q40ide.c 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169
  1. /*
  2. * Q40 I/O port IDE Driver
  3. *
  4. * (c) Richard Zidlicky
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file COPYING in the main directory of this archive for
  8. * more details.
  9. *
  10. *
  11. */
  12. #include <linux/types.h>
  13. #include <linux/mm.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/blkdev.h>
  16. #include <linux/ide.h>
  17. #include <linux/module.h>
  18. #include <asm/ide.h>
  19. /*
  20. * Bases of the IDE interfaces
  21. */
  22. #define Q40IDE_NUM_HWIFS 2
  23. #define PCIDE_BASE1 0x1f0
  24. #define PCIDE_BASE2 0x170
  25. #define PCIDE_BASE3 0x1e8
  26. #define PCIDE_BASE4 0x168
  27. #define PCIDE_BASE5 0x1e0
  28. #define PCIDE_BASE6 0x160
  29. static const unsigned long pcide_bases[Q40IDE_NUM_HWIFS] = {
  30. PCIDE_BASE1, PCIDE_BASE2, /* PCIDE_BASE3, PCIDE_BASE4 , PCIDE_BASE5,
  31. PCIDE_BASE6 */
  32. };
  33. static int q40ide_default_irq(unsigned long base)
  34. {
  35. switch (base) {
  36. case 0x1f0: return 14;
  37. case 0x170: return 15;
  38. case 0x1e8: return 11;
  39. default:
  40. return 0;
  41. }
  42. }
  43. /*
  44. * Addresses are pretranslated for Q40 ISA access.
  45. */
  46. static void q40_ide_setup_ports(struct ide_hw *hw, unsigned long base, int irq)
  47. {
  48. memset(hw, 0, sizeof(*hw));
  49. /* BIG FAT WARNING:
  50. assumption: only DATA port is ever used in 16 bit mode */
  51. hw->io_ports.data_addr = Q40_ISA_IO_W(base);
  52. hw->io_ports.error_addr = Q40_ISA_IO_B(base + 1);
  53. hw->io_ports.nsect_addr = Q40_ISA_IO_B(base + 2);
  54. hw->io_ports.lbal_addr = Q40_ISA_IO_B(base + 3);
  55. hw->io_ports.lbam_addr = Q40_ISA_IO_B(base + 4);
  56. hw->io_ports.lbah_addr = Q40_ISA_IO_B(base + 5);
  57. hw->io_ports.device_addr = Q40_ISA_IO_B(base + 6);
  58. hw->io_ports.status_addr = Q40_ISA_IO_B(base + 7);
  59. hw->io_ports.ctl_addr = Q40_ISA_IO_B(base + 0x206);
  60. hw->irq = irq;
  61. }
  62. static void q40ide_input_data(ide_drive_t *drive, struct ide_cmd *cmd,
  63. void *buf, unsigned int len)
  64. {
  65. unsigned long data_addr = drive->hwif->io_ports.data_addr;
  66. if (drive->media == ide_disk && cmd && (cmd->tf_flags & IDE_TFLAG_FS)) {
  67. __ide_mm_insw(data_addr, buf, (len + 1) / 2);
  68. return;
  69. }
  70. raw_insw_swapw((u16 *)data_addr, buf, (len + 1) / 2);
  71. }
  72. static void q40ide_output_data(ide_drive_t *drive, struct ide_cmd *cmd,
  73. void *buf, unsigned int len)
  74. {
  75. unsigned long data_addr = drive->hwif->io_ports.data_addr;
  76. if (drive->media == ide_disk && cmd && (cmd->tf_flags & IDE_TFLAG_FS)) {
  77. __ide_mm_outsw(data_addr, buf, (len + 1) / 2);
  78. return;
  79. }
  80. raw_outsw_swapw((u16 *)data_addr, buf, (len + 1) / 2);
  81. }
  82. /* Q40 has a byte-swapped IDE interface */
  83. static const struct ide_tp_ops q40ide_tp_ops = {
  84. .exec_command = ide_exec_command,
  85. .read_status = ide_read_status,
  86. .read_altstatus = ide_read_altstatus,
  87. .write_devctl = ide_write_devctl,
  88. .dev_select = ide_dev_select,
  89. .tf_load = ide_tf_load,
  90. .tf_read = ide_tf_read,
  91. .input_data = q40ide_input_data,
  92. .output_data = q40ide_output_data,
  93. };
  94. static const struct ide_port_info q40ide_port_info = {
  95. .tp_ops = &q40ide_tp_ops,
  96. .host_flags = IDE_HFLAG_MMIO | IDE_HFLAG_NO_DMA,
  97. .irq_flags = IRQF_SHARED,
  98. .chipset = ide_generic,
  99. };
  100. /*
  101. * the static array is needed to have the name reported in /proc/ioports,
  102. * hwif->name unfortunately isn't available yet
  103. */
  104. static const char *q40_ide_names[Q40IDE_NUM_HWIFS]={
  105. "ide0", "ide1"
  106. };
  107. /*
  108. * Probe for Q40 IDE interfaces
  109. */
  110. static int __init q40ide_init(void)
  111. {
  112. int i;
  113. struct ide_hw hw[Q40IDE_NUM_HWIFS], *hws[] = { NULL, NULL };
  114. if (!MACH_IS_Q40)
  115. return -ENODEV;
  116. printk(KERN_INFO "ide: Q40 IDE controller\n");
  117. for (i = 0; i < Q40IDE_NUM_HWIFS; i++) {
  118. const char *name = q40_ide_names[i];
  119. if (!request_region(pcide_bases[i], 8, name)) {
  120. printk("could not reserve ports %lx-%lx for %s\n",
  121. pcide_bases[i],pcide_bases[i]+8,name);
  122. continue;
  123. }
  124. if (!request_region(pcide_bases[i]+0x206, 1, name)) {
  125. printk("could not reserve port %lx for %s\n",
  126. pcide_bases[i]+0x206,name);
  127. release_region(pcide_bases[i], 8);
  128. continue;
  129. }
  130. q40_ide_setup_ports(&hw[i], pcide_bases[i],
  131. q40ide_default_irq(pcide_bases[i]));
  132. hws[i] = &hw[i];
  133. }
  134. return ide_host_add(&q40ide_port_info, hws, Q40IDE_NUM_HWIFS, NULL);
  135. }
  136. module_init(q40ide_init);
  137. MODULE_LICENSE("GPL");