rs690.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include "radeon_audio.h"
  32. #include "atom.h"
  33. #include "rs690d.h"
  34. int rs690_mc_wait_for_idle(struct radeon_device *rdev)
  35. {
  36. unsigned i;
  37. uint32_t tmp;
  38. for (i = 0; i < rdev->usec_timeout; i++) {
  39. /* read MC_STATUS */
  40. tmp = RREG32_MC(R_000090_MC_SYSTEM_STATUS);
  41. if (G_000090_MC_SYSTEM_IDLE(tmp))
  42. return 0;
  43. udelay(1);
  44. }
  45. return -1;
  46. }
  47. static void rs690_gpu_init(struct radeon_device *rdev)
  48. {
  49. /* FIXME: is this correct ? */
  50. r420_pipes_init(rdev);
  51. if (rs690_mc_wait_for_idle(rdev)) {
  52. printk(KERN_WARNING "Failed to wait MC idle while "
  53. "programming pipes. Bad things might happen.\n");
  54. }
  55. }
  56. union igp_info {
  57. struct _ATOM_INTEGRATED_SYSTEM_INFO info;
  58. struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_v2;
  59. };
  60. void rs690_pm_info(struct radeon_device *rdev)
  61. {
  62. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  63. union igp_info *info;
  64. uint16_t data_offset;
  65. uint8_t frev, crev;
  66. fixed20_12 tmp;
  67. if (atom_parse_data_header(rdev->mode_info.atom_context, index, NULL,
  68. &frev, &crev, &data_offset)) {
  69. info = (union igp_info *)(rdev->mode_info.atom_context->bios + data_offset);
  70. /* Get various system informations from bios */
  71. switch (crev) {
  72. case 1:
  73. tmp.full = dfixed_const(100);
  74. rdev->pm.igp_sideport_mclk.full = dfixed_const(le32_to_cpu(info->info.ulBootUpMemoryClock));
  75. rdev->pm.igp_sideport_mclk.full = dfixed_div(rdev->pm.igp_sideport_mclk, tmp);
  76. if (le16_to_cpu(info->info.usK8MemoryClock))
  77. rdev->pm.igp_system_mclk.full = dfixed_const(le16_to_cpu(info->info.usK8MemoryClock));
  78. else if (rdev->clock.default_mclk) {
  79. rdev->pm.igp_system_mclk.full = dfixed_const(rdev->clock.default_mclk);
  80. rdev->pm.igp_system_mclk.full = dfixed_div(rdev->pm.igp_system_mclk, tmp);
  81. } else
  82. rdev->pm.igp_system_mclk.full = dfixed_const(400);
  83. rdev->pm.igp_ht_link_clk.full = dfixed_const(le16_to_cpu(info->info.usFSBClock));
  84. rdev->pm.igp_ht_link_width.full = dfixed_const(info->info.ucHTLinkWidth);
  85. break;
  86. case 2:
  87. tmp.full = dfixed_const(100);
  88. rdev->pm.igp_sideport_mclk.full = dfixed_const(le32_to_cpu(info->info_v2.ulBootUpSidePortClock));
  89. rdev->pm.igp_sideport_mclk.full = dfixed_div(rdev->pm.igp_sideport_mclk, tmp);
  90. if (le32_to_cpu(info->info_v2.ulBootUpUMAClock))
  91. rdev->pm.igp_system_mclk.full = dfixed_const(le32_to_cpu(info->info_v2.ulBootUpUMAClock));
  92. else if (rdev->clock.default_mclk)
  93. rdev->pm.igp_system_mclk.full = dfixed_const(rdev->clock.default_mclk);
  94. else
  95. rdev->pm.igp_system_mclk.full = dfixed_const(66700);
  96. rdev->pm.igp_system_mclk.full = dfixed_div(rdev->pm.igp_system_mclk, tmp);
  97. rdev->pm.igp_ht_link_clk.full = dfixed_const(le32_to_cpu(info->info_v2.ulHTLinkFreq));
  98. rdev->pm.igp_ht_link_clk.full = dfixed_div(rdev->pm.igp_ht_link_clk, tmp);
  99. rdev->pm.igp_ht_link_width.full = dfixed_const(le16_to_cpu(info->info_v2.usMinHTLinkWidth));
  100. break;
  101. default:
  102. /* We assume the slower possible clock ie worst case */
  103. rdev->pm.igp_sideport_mclk.full = dfixed_const(200);
  104. rdev->pm.igp_system_mclk.full = dfixed_const(200);
  105. rdev->pm.igp_ht_link_clk.full = dfixed_const(1000);
  106. rdev->pm.igp_ht_link_width.full = dfixed_const(8);
  107. DRM_ERROR("No integrated system info for your GPU, using safe default\n");
  108. break;
  109. }
  110. } else {
  111. /* We assume the slower possible clock ie worst case */
  112. rdev->pm.igp_sideport_mclk.full = dfixed_const(200);
  113. rdev->pm.igp_system_mclk.full = dfixed_const(200);
  114. rdev->pm.igp_ht_link_clk.full = dfixed_const(1000);
  115. rdev->pm.igp_ht_link_width.full = dfixed_const(8);
  116. DRM_ERROR("No integrated system info for your GPU, using safe default\n");
  117. }
  118. /* Compute various bandwidth */
  119. /* k8_bandwidth = (memory_clk / 2) * 2 * 8 * 0.5 = memory_clk * 4 */
  120. tmp.full = dfixed_const(4);
  121. rdev->pm.k8_bandwidth.full = dfixed_mul(rdev->pm.igp_system_mclk, tmp);
  122. /* ht_bandwidth = ht_clk * 2 * ht_width / 8 * 0.8
  123. * = ht_clk * ht_width / 5
  124. */
  125. tmp.full = dfixed_const(5);
  126. rdev->pm.ht_bandwidth.full = dfixed_mul(rdev->pm.igp_ht_link_clk,
  127. rdev->pm.igp_ht_link_width);
  128. rdev->pm.ht_bandwidth.full = dfixed_div(rdev->pm.ht_bandwidth, tmp);
  129. if (tmp.full < rdev->pm.max_bandwidth.full) {
  130. /* HT link is a limiting factor */
  131. rdev->pm.max_bandwidth.full = tmp.full;
  132. }
  133. /* sideport_bandwidth = (sideport_clk / 2) * 2 * 2 * 0.7
  134. * = (sideport_clk * 14) / 10
  135. */
  136. tmp.full = dfixed_const(14);
  137. rdev->pm.sideport_bandwidth.full = dfixed_mul(rdev->pm.igp_sideport_mclk, tmp);
  138. tmp.full = dfixed_const(10);
  139. rdev->pm.sideport_bandwidth.full = dfixed_div(rdev->pm.sideport_bandwidth, tmp);
  140. }
  141. static void rs690_mc_init(struct radeon_device *rdev)
  142. {
  143. u64 base;
  144. uint32_t h_addr, l_addr;
  145. unsigned long long k8_addr;
  146. rs400_gart_adjust_size(rdev);
  147. rdev->mc.vram_is_ddr = true;
  148. rdev->mc.vram_width = 128;
  149. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  150. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  151. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  152. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  153. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  154. base = RREG32_MC(R_000100_MCCFG_FB_LOCATION);
  155. base = G_000100_MC_FB_START(base) << 16;
  156. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  157. /* Some boards seem to be configured for 128MB of sideport memory,
  158. * but really only have 64MB. Just skip the sideport and use
  159. * UMA memory.
  160. */
  161. if (rdev->mc.igp_sideport_enabled &&
  162. (rdev->mc.real_vram_size == (384 * 1024 * 1024))) {
  163. base += 128 * 1024 * 1024;
  164. rdev->mc.real_vram_size -= 128 * 1024 * 1024;
  165. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  166. }
  167. /* Use K8 direct mapping for fast fb access. */
  168. rdev->fastfb_working = false;
  169. h_addr = G_00005F_K8_ADDR_EXT(RREG32_MC(R_00005F_MC_MISC_UMA_CNTL));
  170. l_addr = RREG32_MC(R_00001E_K8_FB_LOCATION);
  171. k8_addr = ((unsigned long long)h_addr) << 32 | l_addr;
  172. #if defined(CONFIG_X86_32) && !defined(CONFIG_X86_PAE)
  173. if (k8_addr + rdev->mc.visible_vram_size < 0x100000000ULL)
  174. #endif
  175. {
  176. /* FastFB shall be used with UMA memory. Here it is simply disabled when sideport
  177. * memory is present.
  178. */
  179. if (rdev->mc.igp_sideport_enabled == false && radeon_fastfb == 1) {
  180. DRM_INFO("Direct mapping: aper base at 0x%llx, replaced by direct mapping base 0x%llx.\n",
  181. (unsigned long long)rdev->mc.aper_base, k8_addr);
  182. rdev->mc.aper_base = (resource_size_t)k8_addr;
  183. rdev->fastfb_working = true;
  184. }
  185. }
  186. rs690_pm_info(rdev);
  187. radeon_vram_location(rdev, &rdev->mc, base);
  188. rdev->mc.gtt_base_align = rdev->mc.gtt_size - 1;
  189. radeon_gtt_location(rdev, &rdev->mc);
  190. radeon_update_bandwidth_info(rdev);
  191. }
  192. void rs690_line_buffer_adjust(struct radeon_device *rdev,
  193. struct drm_display_mode *mode1,
  194. struct drm_display_mode *mode2)
  195. {
  196. u32 tmp;
  197. /*
  198. * Line Buffer Setup
  199. * There is a single line buffer shared by both display controllers.
  200. * R_006520_DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  201. * the display controllers. The paritioning can either be done
  202. * manually or via one of four preset allocations specified in bits 1:0:
  203. * 0 - line buffer is divided in half and shared between crtc
  204. * 1 - D1 gets 3/4 of the line buffer, D2 gets 1/4
  205. * 2 - D1 gets the whole buffer
  206. * 3 - D1 gets 1/4 of the line buffer, D2 gets 3/4
  207. * Setting bit 2 of R_006520_DC_LB_MEMORY_SPLIT controls switches to manual
  208. * allocation mode. In manual allocation mode, D1 always starts at 0,
  209. * D1 end/2 is specified in bits 14:4; D2 allocation follows D1.
  210. */
  211. tmp = RREG32(R_006520_DC_LB_MEMORY_SPLIT) & C_006520_DC_LB_MEMORY_SPLIT;
  212. tmp &= ~C_006520_DC_LB_MEMORY_SPLIT_MODE;
  213. /* auto */
  214. if (mode1 && mode2) {
  215. if (mode1->hdisplay > mode2->hdisplay) {
  216. if (mode1->hdisplay > 2560)
  217. tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_3Q_D2_1Q;
  218. else
  219. tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1HALF_D2HALF;
  220. } else if (mode2->hdisplay > mode1->hdisplay) {
  221. if (mode2->hdisplay > 2560)
  222. tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_1Q_D2_3Q;
  223. else
  224. tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1HALF_D2HALF;
  225. } else
  226. tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1HALF_D2HALF;
  227. } else if (mode1) {
  228. tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_ONLY;
  229. } else if (mode2) {
  230. tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_1Q_D2_3Q;
  231. }
  232. WREG32(R_006520_DC_LB_MEMORY_SPLIT, tmp);
  233. }
  234. struct rs690_watermark {
  235. u32 lb_request_fifo_depth;
  236. fixed20_12 num_line_pair;
  237. fixed20_12 estimated_width;
  238. fixed20_12 worst_case_latency;
  239. fixed20_12 consumption_rate;
  240. fixed20_12 active_time;
  241. fixed20_12 dbpp;
  242. fixed20_12 priority_mark_max;
  243. fixed20_12 priority_mark;
  244. fixed20_12 sclk;
  245. };
  246. static void rs690_crtc_bandwidth_compute(struct radeon_device *rdev,
  247. struct radeon_crtc *crtc,
  248. struct rs690_watermark *wm,
  249. bool low)
  250. {
  251. struct drm_display_mode *mode = &crtc->base.mode;
  252. fixed20_12 a, b, c;
  253. fixed20_12 pclk, request_fifo_depth, tolerable_latency, estimated_width;
  254. fixed20_12 consumption_time, line_time, chunk_time, read_delay_latency;
  255. fixed20_12 sclk, core_bandwidth, max_bandwidth;
  256. u32 selected_sclk;
  257. if (!crtc->base.enabled) {
  258. /* FIXME: wouldn't it better to set priority mark to maximum */
  259. wm->lb_request_fifo_depth = 4;
  260. return;
  261. }
  262. if (((rdev->family == CHIP_RS780) || (rdev->family == CHIP_RS880)) &&
  263. (rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled)
  264. selected_sclk = radeon_dpm_get_sclk(rdev, low);
  265. else
  266. selected_sclk = rdev->pm.current_sclk;
  267. /* sclk in Mhz */
  268. a.full = dfixed_const(100);
  269. sclk.full = dfixed_const(selected_sclk);
  270. sclk.full = dfixed_div(sclk, a);
  271. /* core_bandwidth = sclk(Mhz) * 16 */
  272. a.full = dfixed_const(16);
  273. core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
  274. if (crtc->vsc.full > dfixed_const(2))
  275. wm->num_line_pair.full = dfixed_const(2);
  276. else
  277. wm->num_line_pair.full = dfixed_const(1);
  278. b.full = dfixed_const(mode->crtc_hdisplay);
  279. c.full = dfixed_const(256);
  280. a.full = dfixed_div(b, c);
  281. request_fifo_depth.full = dfixed_mul(a, wm->num_line_pair);
  282. request_fifo_depth.full = dfixed_ceil(request_fifo_depth);
  283. if (a.full < dfixed_const(4)) {
  284. wm->lb_request_fifo_depth = 4;
  285. } else {
  286. wm->lb_request_fifo_depth = dfixed_trunc(request_fifo_depth);
  287. }
  288. /* Determine consumption rate
  289. * pclk = pixel clock period(ns) = 1000 / (mode.clock / 1000)
  290. * vtaps = number of vertical taps,
  291. * vsc = vertical scaling ratio, defined as source/destination
  292. * hsc = horizontal scaling ration, defined as source/destination
  293. */
  294. a.full = dfixed_const(mode->clock);
  295. b.full = dfixed_const(1000);
  296. a.full = dfixed_div(a, b);
  297. pclk.full = dfixed_div(b, a);
  298. if (crtc->rmx_type != RMX_OFF) {
  299. b.full = dfixed_const(2);
  300. if (crtc->vsc.full > b.full)
  301. b.full = crtc->vsc.full;
  302. b.full = dfixed_mul(b, crtc->hsc);
  303. c.full = dfixed_const(2);
  304. b.full = dfixed_div(b, c);
  305. consumption_time.full = dfixed_div(pclk, b);
  306. } else {
  307. consumption_time.full = pclk.full;
  308. }
  309. a.full = dfixed_const(1);
  310. wm->consumption_rate.full = dfixed_div(a, consumption_time);
  311. /* Determine line time
  312. * LineTime = total time for one line of displayhtotal
  313. * LineTime = total number of horizontal pixels
  314. * pclk = pixel clock period(ns)
  315. */
  316. a.full = dfixed_const(crtc->base.mode.crtc_htotal);
  317. line_time.full = dfixed_mul(a, pclk);
  318. /* Determine active time
  319. * ActiveTime = time of active region of display within one line,
  320. * hactive = total number of horizontal active pixels
  321. * htotal = total number of horizontal pixels
  322. */
  323. a.full = dfixed_const(crtc->base.mode.crtc_htotal);
  324. b.full = dfixed_const(crtc->base.mode.crtc_hdisplay);
  325. wm->active_time.full = dfixed_mul(line_time, b);
  326. wm->active_time.full = dfixed_div(wm->active_time, a);
  327. /* Maximun bandwidth is the minimun bandwidth of all component */
  328. max_bandwidth = core_bandwidth;
  329. if (rdev->mc.igp_sideport_enabled) {
  330. if (max_bandwidth.full > rdev->pm.sideport_bandwidth.full &&
  331. rdev->pm.sideport_bandwidth.full)
  332. max_bandwidth = rdev->pm.sideport_bandwidth;
  333. read_delay_latency.full = dfixed_const(370 * 800);
  334. a.full = dfixed_const(1000);
  335. b.full = dfixed_div(rdev->pm.igp_sideport_mclk, a);
  336. read_delay_latency.full = dfixed_div(read_delay_latency, b);
  337. read_delay_latency.full = dfixed_mul(read_delay_latency, a);
  338. } else {
  339. if (max_bandwidth.full > rdev->pm.k8_bandwidth.full &&
  340. rdev->pm.k8_bandwidth.full)
  341. max_bandwidth = rdev->pm.k8_bandwidth;
  342. if (max_bandwidth.full > rdev->pm.ht_bandwidth.full &&
  343. rdev->pm.ht_bandwidth.full)
  344. max_bandwidth = rdev->pm.ht_bandwidth;
  345. read_delay_latency.full = dfixed_const(5000);
  346. }
  347. /* sclk = system clocks(ns) = 1000 / max_bandwidth / 16 */
  348. a.full = dfixed_const(16);
  349. sclk.full = dfixed_mul(max_bandwidth, a);
  350. a.full = dfixed_const(1000);
  351. sclk.full = dfixed_div(a, sclk);
  352. /* Determine chunk time
  353. * ChunkTime = the time it takes the DCP to send one chunk of data
  354. * to the LB which consists of pipeline delay and inter chunk gap
  355. * sclk = system clock(ns)
  356. */
  357. a.full = dfixed_const(256 * 13);
  358. chunk_time.full = dfixed_mul(sclk, a);
  359. a.full = dfixed_const(10);
  360. chunk_time.full = dfixed_div(chunk_time, a);
  361. /* Determine the worst case latency
  362. * NumLinePair = Number of line pairs to request(1=2 lines, 2=4 lines)
  363. * WorstCaseLatency = worst case time from urgent to when the MC starts
  364. * to return data
  365. * READ_DELAY_IDLE_MAX = constant of 1us
  366. * ChunkTime = time it takes the DCP to send one chunk of data to the LB
  367. * which consists of pipeline delay and inter chunk gap
  368. */
  369. if (dfixed_trunc(wm->num_line_pair) > 1) {
  370. a.full = dfixed_const(3);
  371. wm->worst_case_latency.full = dfixed_mul(a, chunk_time);
  372. wm->worst_case_latency.full += read_delay_latency.full;
  373. } else {
  374. a.full = dfixed_const(2);
  375. wm->worst_case_latency.full = dfixed_mul(a, chunk_time);
  376. wm->worst_case_latency.full += read_delay_latency.full;
  377. }
  378. /* Determine the tolerable latency
  379. * TolerableLatency = Any given request has only 1 line time
  380. * for the data to be returned
  381. * LBRequestFifoDepth = Number of chunk requests the LB can
  382. * put into the request FIFO for a display
  383. * LineTime = total time for one line of display
  384. * ChunkTime = the time it takes the DCP to send one chunk
  385. * of data to the LB which consists of
  386. * pipeline delay and inter chunk gap
  387. */
  388. if ((2+wm->lb_request_fifo_depth) >= dfixed_trunc(request_fifo_depth)) {
  389. tolerable_latency.full = line_time.full;
  390. } else {
  391. tolerable_latency.full = dfixed_const(wm->lb_request_fifo_depth - 2);
  392. tolerable_latency.full = request_fifo_depth.full - tolerable_latency.full;
  393. tolerable_latency.full = dfixed_mul(tolerable_latency, chunk_time);
  394. tolerable_latency.full = line_time.full - tolerable_latency.full;
  395. }
  396. /* We assume worst case 32bits (4 bytes) */
  397. wm->dbpp.full = dfixed_const(4 * 8);
  398. /* Determine the maximum priority mark
  399. * width = viewport width in pixels
  400. */
  401. a.full = dfixed_const(16);
  402. wm->priority_mark_max.full = dfixed_const(crtc->base.mode.crtc_hdisplay);
  403. wm->priority_mark_max.full = dfixed_div(wm->priority_mark_max, a);
  404. wm->priority_mark_max.full = dfixed_ceil(wm->priority_mark_max);
  405. /* Determine estimated width */
  406. estimated_width.full = tolerable_latency.full - wm->worst_case_latency.full;
  407. estimated_width.full = dfixed_div(estimated_width, consumption_time);
  408. if (dfixed_trunc(estimated_width) > crtc->base.mode.crtc_hdisplay) {
  409. wm->priority_mark.full = dfixed_const(10);
  410. } else {
  411. a.full = dfixed_const(16);
  412. wm->priority_mark.full = dfixed_div(estimated_width, a);
  413. wm->priority_mark.full = dfixed_ceil(wm->priority_mark);
  414. wm->priority_mark.full = wm->priority_mark_max.full - wm->priority_mark.full;
  415. }
  416. }
  417. static void rs690_compute_mode_priority(struct radeon_device *rdev,
  418. struct rs690_watermark *wm0,
  419. struct rs690_watermark *wm1,
  420. struct drm_display_mode *mode0,
  421. struct drm_display_mode *mode1,
  422. u32 *d1mode_priority_a_cnt,
  423. u32 *d2mode_priority_a_cnt)
  424. {
  425. fixed20_12 priority_mark02, priority_mark12, fill_rate;
  426. fixed20_12 a, b;
  427. *d1mode_priority_a_cnt = S_006548_D1MODE_PRIORITY_A_OFF(1);
  428. *d2mode_priority_a_cnt = S_006548_D1MODE_PRIORITY_A_OFF(1);
  429. if (mode0 && mode1) {
  430. if (dfixed_trunc(wm0->dbpp) > 64)
  431. a.full = dfixed_mul(wm0->dbpp, wm0->num_line_pair);
  432. else
  433. a.full = wm0->num_line_pair.full;
  434. if (dfixed_trunc(wm1->dbpp) > 64)
  435. b.full = dfixed_mul(wm1->dbpp, wm1->num_line_pair);
  436. else
  437. b.full = wm1->num_line_pair.full;
  438. a.full += b.full;
  439. fill_rate.full = dfixed_div(wm0->sclk, a);
  440. if (wm0->consumption_rate.full > fill_rate.full) {
  441. b.full = wm0->consumption_rate.full - fill_rate.full;
  442. b.full = dfixed_mul(b, wm0->active_time);
  443. a.full = dfixed_mul(wm0->worst_case_latency,
  444. wm0->consumption_rate);
  445. a.full = a.full + b.full;
  446. b.full = dfixed_const(16 * 1000);
  447. priority_mark02.full = dfixed_div(a, b);
  448. } else {
  449. a.full = dfixed_mul(wm0->worst_case_latency,
  450. wm0->consumption_rate);
  451. b.full = dfixed_const(16 * 1000);
  452. priority_mark02.full = dfixed_div(a, b);
  453. }
  454. if (wm1->consumption_rate.full > fill_rate.full) {
  455. b.full = wm1->consumption_rate.full - fill_rate.full;
  456. b.full = dfixed_mul(b, wm1->active_time);
  457. a.full = dfixed_mul(wm1->worst_case_latency,
  458. wm1->consumption_rate);
  459. a.full = a.full + b.full;
  460. b.full = dfixed_const(16 * 1000);
  461. priority_mark12.full = dfixed_div(a, b);
  462. } else {
  463. a.full = dfixed_mul(wm1->worst_case_latency,
  464. wm1->consumption_rate);
  465. b.full = dfixed_const(16 * 1000);
  466. priority_mark12.full = dfixed_div(a, b);
  467. }
  468. if (wm0->priority_mark.full > priority_mark02.full)
  469. priority_mark02.full = wm0->priority_mark.full;
  470. if (wm0->priority_mark_max.full > priority_mark02.full)
  471. priority_mark02.full = wm0->priority_mark_max.full;
  472. if (wm1->priority_mark.full > priority_mark12.full)
  473. priority_mark12.full = wm1->priority_mark.full;
  474. if (wm1->priority_mark_max.full > priority_mark12.full)
  475. priority_mark12.full = wm1->priority_mark_max.full;
  476. *d1mode_priority_a_cnt = dfixed_trunc(priority_mark02);
  477. *d2mode_priority_a_cnt = dfixed_trunc(priority_mark12);
  478. if (rdev->disp_priority == 2) {
  479. *d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
  480. *d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
  481. }
  482. } else if (mode0) {
  483. if (dfixed_trunc(wm0->dbpp) > 64)
  484. a.full = dfixed_mul(wm0->dbpp, wm0->num_line_pair);
  485. else
  486. a.full = wm0->num_line_pair.full;
  487. fill_rate.full = dfixed_div(wm0->sclk, a);
  488. if (wm0->consumption_rate.full > fill_rate.full) {
  489. b.full = wm0->consumption_rate.full - fill_rate.full;
  490. b.full = dfixed_mul(b, wm0->active_time);
  491. a.full = dfixed_mul(wm0->worst_case_latency,
  492. wm0->consumption_rate);
  493. a.full = a.full + b.full;
  494. b.full = dfixed_const(16 * 1000);
  495. priority_mark02.full = dfixed_div(a, b);
  496. } else {
  497. a.full = dfixed_mul(wm0->worst_case_latency,
  498. wm0->consumption_rate);
  499. b.full = dfixed_const(16 * 1000);
  500. priority_mark02.full = dfixed_div(a, b);
  501. }
  502. if (wm0->priority_mark.full > priority_mark02.full)
  503. priority_mark02.full = wm0->priority_mark.full;
  504. if (wm0->priority_mark_max.full > priority_mark02.full)
  505. priority_mark02.full = wm0->priority_mark_max.full;
  506. *d1mode_priority_a_cnt = dfixed_trunc(priority_mark02);
  507. if (rdev->disp_priority == 2)
  508. *d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
  509. } else if (mode1) {
  510. if (dfixed_trunc(wm1->dbpp) > 64)
  511. a.full = dfixed_mul(wm1->dbpp, wm1->num_line_pair);
  512. else
  513. a.full = wm1->num_line_pair.full;
  514. fill_rate.full = dfixed_div(wm1->sclk, a);
  515. if (wm1->consumption_rate.full > fill_rate.full) {
  516. b.full = wm1->consumption_rate.full - fill_rate.full;
  517. b.full = dfixed_mul(b, wm1->active_time);
  518. a.full = dfixed_mul(wm1->worst_case_latency,
  519. wm1->consumption_rate);
  520. a.full = a.full + b.full;
  521. b.full = dfixed_const(16 * 1000);
  522. priority_mark12.full = dfixed_div(a, b);
  523. } else {
  524. a.full = dfixed_mul(wm1->worst_case_latency,
  525. wm1->consumption_rate);
  526. b.full = dfixed_const(16 * 1000);
  527. priority_mark12.full = dfixed_div(a, b);
  528. }
  529. if (wm1->priority_mark.full > priority_mark12.full)
  530. priority_mark12.full = wm1->priority_mark.full;
  531. if (wm1->priority_mark_max.full > priority_mark12.full)
  532. priority_mark12.full = wm1->priority_mark_max.full;
  533. *d2mode_priority_a_cnt = dfixed_trunc(priority_mark12);
  534. if (rdev->disp_priority == 2)
  535. *d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
  536. }
  537. }
  538. void rs690_bandwidth_update(struct radeon_device *rdev)
  539. {
  540. struct drm_display_mode *mode0 = NULL;
  541. struct drm_display_mode *mode1 = NULL;
  542. struct rs690_watermark wm0_high, wm0_low;
  543. struct rs690_watermark wm1_high, wm1_low;
  544. u32 tmp;
  545. u32 d1mode_priority_a_cnt, d1mode_priority_b_cnt;
  546. u32 d2mode_priority_a_cnt, d2mode_priority_b_cnt;
  547. if (!rdev->mode_info.mode_config_initialized)
  548. return;
  549. radeon_update_display_priority(rdev);
  550. if (rdev->mode_info.crtcs[0]->base.enabled)
  551. mode0 = &rdev->mode_info.crtcs[0]->base.mode;
  552. if (rdev->mode_info.crtcs[1]->base.enabled)
  553. mode1 = &rdev->mode_info.crtcs[1]->base.mode;
  554. /*
  555. * Set display0/1 priority up in the memory controller for
  556. * modes if the user specifies HIGH for displaypriority
  557. * option.
  558. */
  559. if ((rdev->disp_priority == 2) &&
  560. ((rdev->family == CHIP_RS690) || (rdev->family == CHIP_RS740))) {
  561. tmp = RREG32_MC(R_000104_MC_INIT_MISC_LAT_TIMER);
  562. tmp &= C_000104_MC_DISP0R_INIT_LAT;
  563. tmp &= C_000104_MC_DISP1R_INIT_LAT;
  564. if (mode0)
  565. tmp |= S_000104_MC_DISP0R_INIT_LAT(1);
  566. if (mode1)
  567. tmp |= S_000104_MC_DISP1R_INIT_LAT(1);
  568. WREG32_MC(R_000104_MC_INIT_MISC_LAT_TIMER, tmp);
  569. }
  570. rs690_line_buffer_adjust(rdev, mode0, mode1);
  571. if ((rdev->family == CHIP_RS690) || (rdev->family == CHIP_RS740))
  572. WREG32(R_006C9C_DCP_CONTROL, 0);
  573. if ((rdev->family == CHIP_RS780) || (rdev->family == CHIP_RS880))
  574. WREG32(R_006C9C_DCP_CONTROL, 2);
  575. rs690_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[0], &wm0_high, false);
  576. rs690_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[1], &wm1_high, false);
  577. rs690_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[0], &wm0_low, true);
  578. rs690_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[1], &wm1_low, true);
  579. tmp = (wm0_high.lb_request_fifo_depth - 1);
  580. tmp |= (wm1_high.lb_request_fifo_depth - 1) << 16;
  581. WREG32(R_006D58_LB_MAX_REQ_OUTSTANDING, tmp);
  582. rs690_compute_mode_priority(rdev,
  583. &wm0_high, &wm1_high,
  584. mode0, mode1,
  585. &d1mode_priority_a_cnt, &d2mode_priority_a_cnt);
  586. rs690_compute_mode_priority(rdev,
  587. &wm0_low, &wm1_low,
  588. mode0, mode1,
  589. &d1mode_priority_b_cnt, &d2mode_priority_b_cnt);
  590. WREG32(R_006548_D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
  591. WREG32(R_00654C_D1MODE_PRIORITY_B_CNT, d1mode_priority_b_cnt);
  592. WREG32(R_006D48_D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
  593. WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT, d2mode_priority_b_cnt);
  594. }
  595. uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  596. {
  597. unsigned long flags;
  598. uint32_t r;
  599. spin_lock_irqsave(&rdev->mc_idx_lock, flags);
  600. WREG32(R_000078_MC_INDEX, S_000078_MC_IND_ADDR(reg));
  601. r = RREG32(R_00007C_MC_DATA);
  602. WREG32(R_000078_MC_INDEX, ~C_000078_MC_IND_ADDR);
  603. spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
  604. return r;
  605. }
  606. void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  607. {
  608. unsigned long flags;
  609. spin_lock_irqsave(&rdev->mc_idx_lock, flags);
  610. WREG32(R_000078_MC_INDEX, S_000078_MC_IND_ADDR(reg) |
  611. S_000078_MC_IND_WR_EN(1));
  612. WREG32(R_00007C_MC_DATA, v);
  613. WREG32(R_000078_MC_INDEX, 0x7F);
  614. spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
  615. }
  616. static void rs690_mc_program(struct radeon_device *rdev)
  617. {
  618. struct rv515_mc_save save;
  619. /* Stops all mc clients */
  620. rv515_mc_stop(rdev, &save);
  621. /* Wait for mc idle */
  622. if (rs690_mc_wait_for_idle(rdev))
  623. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  624. /* Program MC, should be a 32bits limited address space */
  625. WREG32_MC(R_000100_MCCFG_FB_LOCATION,
  626. S_000100_MC_FB_START(rdev->mc.vram_start >> 16) |
  627. S_000100_MC_FB_TOP(rdev->mc.vram_end >> 16));
  628. WREG32(R_000134_HDP_FB_LOCATION,
  629. S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
  630. rv515_mc_resume(rdev, &save);
  631. }
  632. static int rs690_startup(struct radeon_device *rdev)
  633. {
  634. int r;
  635. rs690_mc_program(rdev);
  636. /* Resume clock */
  637. rv515_clock_startup(rdev);
  638. /* Initialize GPU configuration (# pipes, ...) */
  639. rs690_gpu_init(rdev);
  640. /* Initialize GART (initialize after TTM so we can allocate
  641. * memory through TTM but finalize after TTM) */
  642. r = rs400_gart_enable(rdev);
  643. if (r)
  644. return r;
  645. /* allocate wb buffer */
  646. r = radeon_wb_init(rdev);
  647. if (r)
  648. return r;
  649. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  650. if (r) {
  651. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  652. return r;
  653. }
  654. /* Enable IRQ */
  655. if (!rdev->irq.installed) {
  656. r = radeon_irq_kms_init(rdev);
  657. if (r)
  658. return r;
  659. }
  660. rs600_irq_set(rdev);
  661. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  662. /* 1M ring buffer */
  663. r = r100_cp_init(rdev, 1024 * 1024);
  664. if (r) {
  665. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  666. return r;
  667. }
  668. r = radeon_ib_pool_init(rdev);
  669. if (r) {
  670. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  671. return r;
  672. }
  673. r = radeon_audio_init(rdev);
  674. if (r) {
  675. dev_err(rdev->dev, "failed initializing audio\n");
  676. return r;
  677. }
  678. return 0;
  679. }
  680. int rs690_resume(struct radeon_device *rdev)
  681. {
  682. int r;
  683. /* Make sur GART are not working */
  684. rs400_gart_disable(rdev);
  685. /* Resume clock before doing reset */
  686. rv515_clock_startup(rdev);
  687. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  688. if (radeon_asic_reset(rdev)) {
  689. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  690. RREG32(R_000E40_RBBM_STATUS),
  691. RREG32(R_0007C0_CP_STAT));
  692. }
  693. /* post */
  694. atom_asic_init(rdev->mode_info.atom_context);
  695. /* Resume clock after posting */
  696. rv515_clock_startup(rdev);
  697. /* Initialize surface registers */
  698. radeon_surface_init(rdev);
  699. rdev->accel_working = true;
  700. r = rs690_startup(rdev);
  701. if (r) {
  702. rdev->accel_working = false;
  703. }
  704. return r;
  705. }
  706. int rs690_suspend(struct radeon_device *rdev)
  707. {
  708. radeon_pm_suspend(rdev);
  709. radeon_audio_fini(rdev);
  710. r100_cp_disable(rdev);
  711. radeon_wb_disable(rdev);
  712. rs600_irq_disable(rdev);
  713. rs400_gart_disable(rdev);
  714. return 0;
  715. }
  716. void rs690_fini(struct radeon_device *rdev)
  717. {
  718. radeon_pm_fini(rdev);
  719. radeon_audio_fini(rdev);
  720. r100_cp_fini(rdev);
  721. radeon_wb_fini(rdev);
  722. radeon_ib_pool_fini(rdev);
  723. radeon_gem_fini(rdev);
  724. rs400_gart_fini(rdev);
  725. radeon_irq_kms_fini(rdev);
  726. radeon_fence_driver_fini(rdev);
  727. radeon_bo_fini(rdev);
  728. radeon_atombios_fini(rdev);
  729. kfree(rdev->bios);
  730. rdev->bios = NULL;
  731. }
  732. int rs690_init(struct radeon_device *rdev)
  733. {
  734. int r;
  735. /* Disable VGA */
  736. rv515_vga_render_disable(rdev);
  737. /* Initialize scratch registers */
  738. radeon_scratch_init(rdev);
  739. /* Initialize surface registers */
  740. radeon_surface_init(rdev);
  741. /* restore some register to sane defaults */
  742. r100_restore_sanity(rdev);
  743. /* TODO: disable VGA need to use VGA request */
  744. /* BIOS*/
  745. if (!radeon_get_bios(rdev)) {
  746. if (ASIC_IS_AVIVO(rdev))
  747. return -EINVAL;
  748. }
  749. if (rdev->is_atom_bios) {
  750. r = radeon_atombios_init(rdev);
  751. if (r)
  752. return r;
  753. } else {
  754. dev_err(rdev->dev, "Expecting atombios for RV515 GPU\n");
  755. return -EINVAL;
  756. }
  757. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  758. if (radeon_asic_reset(rdev)) {
  759. dev_warn(rdev->dev,
  760. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  761. RREG32(R_000E40_RBBM_STATUS),
  762. RREG32(R_0007C0_CP_STAT));
  763. }
  764. /* check if cards are posted or not */
  765. if (radeon_boot_test_post_card(rdev) == false)
  766. return -EINVAL;
  767. /* Initialize clocks */
  768. radeon_get_clock_info(rdev->ddev);
  769. /* initialize memory controller */
  770. rs690_mc_init(rdev);
  771. rv515_debugfs(rdev);
  772. /* Fence driver */
  773. r = radeon_fence_driver_init(rdev);
  774. if (r)
  775. return r;
  776. /* Memory manager */
  777. r = radeon_bo_init(rdev);
  778. if (r)
  779. return r;
  780. r = rs400_gart_init(rdev);
  781. if (r)
  782. return r;
  783. rs600_set_safe_registers(rdev);
  784. /* Initialize power management */
  785. radeon_pm_init(rdev);
  786. rdev->accel_working = true;
  787. r = rs690_startup(rdev);
  788. if (r) {
  789. /* Somethings want wront with the accel init stop accel */
  790. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  791. r100_cp_fini(rdev);
  792. radeon_wb_fini(rdev);
  793. radeon_ib_pool_fini(rdev);
  794. rs400_gart_fini(rdev);
  795. radeon_irq_kms_fini(rdev);
  796. rdev->accel_working = false;
  797. }
  798. return 0;
  799. }