radeon_ttm.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <ttm/ttm_bo_api.h>
  33. #include <ttm/ttm_bo_driver.h>
  34. #include <ttm/ttm_placement.h>
  35. #include <ttm/ttm_module.h>
  36. #include <ttm/ttm_page_alloc.h>
  37. #include <drm/drmP.h>
  38. #include <drm/radeon_drm.h>
  39. #include <linux/seq_file.h>
  40. #include <linux/slab.h>
  41. #include <linux/swiotlb.h>
  42. #include <linux/swap.h>
  43. #include <linux/pagemap.h>
  44. #include <linux/debugfs.h>
  45. #include "radeon_reg.h"
  46. #include "radeon.h"
  47. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  48. static int radeon_ttm_debugfs_init(struct radeon_device *rdev);
  49. static void radeon_ttm_debugfs_fini(struct radeon_device *rdev);
  50. static struct radeon_device *radeon_get_rdev(struct ttm_bo_device *bdev)
  51. {
  52. struct radeon_mman *mman;
  53. struct radeon_device *rdev;
  54. mman = container_of(bdev, struct radeon_mman, bdev);
  55. rdev = container_of(mman, struct radeon_device, mman);
  56. return rdev;
  57. }
  58. /*
  59. * Global memory.
  60. */
  61. static int radeon_ttm_mem_global_init(struct drm_global_reference *ref)
  62. {
  63. return ttm_mem_global_init(ref->object);
  64. }
  65. static void radeon_ttm_mem_global_release(struct drm_global_reference *ref)
  66. {
  67. ttm_mem_global_release(ref->object);
  68. }
  69. static int radeon_ttm_global_init(struct radeon_device *rdev)
  70. {
  71. struct drm_global_reference *global_ref;
  72. int r;
  73. rdev->mman.mem_global_referenced = false;
  74. global_ref = &rdev->mman.mem_global_ref;
  75. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  76. global_ref->size = sizeof(struct ttm_mem_global);
  77. global_ref->init = &radeon_ttm_mem_global_init;
  78. global_ref->release = &radeon_ttm_mem_global_release;
  79. r = drm_global_item_ref(global_ref);
  80. if (r != 0) {
  81. DRM_ERROR("Failed setting up TTM memory accounting "
  82. "subsystem.\n");
  83. return r;
  84. }
  85. rdev->mman.bo_global_ref.mem_glob =
  86. rdev->mman.mem_global_ref.object;
  87. global_ref = &rdev->mman.bo_global_ref.ref;
  88. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  89. global_ref->size = sizeof(struct ttm_bo_global);
  90. global_ref->init = &ttm_bo_global_init;
  91. global_ref->release = &ttm_bo_global_release;
  92. r = drm_global_item_ref(global_ref);
  93. if (r != 0) {
  94. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  95. drm_global_item_unref(&rdev->mman.mem_global_ref);
  96. return r;
  97. }
  98. rdev->mman.mem_global_referenced = true;
  99. return 0;
  100. }
  101. static void radeon_ttm_global_fini(struct radeon_device *rdev)
  102. {
  103. if (rdev->mman.mem_global_referenced) {
  104. drm_global_item_unref(&rdev->mman.bo_global_ref.ref);
  105. drm_global_item_unref(&rdev->mman.mem_global_ref);
  106. rdev->mman.mem_global_referenced = false;
  107. }
  108. }
  109. static int radeon_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  110. {
  111. return 0;
  112. }
  113. static int radeon_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  114. struct ttm_mem_type_manager *man)
  115. {
  116. struct radeon_device *rdev;
  117. rdev = radeon_get_rdev(bdev);
  118. switch (type) {
  119. case TTM_PL_SYSTEM:
  120. /* System memory */
  121. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  122. man->available_caching = TTM_PL_MASK_CACHING;
  123. man->default_caching = TTM_PL_FLAG_CACHED;
  124. break;
  125. case TTM_PL_TT:
  126. man->func = &ttm_bo_manager_func;
  127. man->gpu_offset = rdev->mc.gtt_start;
  128. man->available_caching = TTM_PL_MASK_CACHING;
  129. man->default_caching = TTM_PL_FLAG_CACHED;
  130. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  131. #if __OS_HAS_AGP
  132. if (rdev->flags & RADEON_IS_AGP) {
  133. if (!rdev->ddev->agp) {
  134. DRM_ERROR("AGP is not enabled for memory type %u\n",
  135. (unsigned)type);
  136. return -EINVAL;
  137. }
  138. if (!rdev->ddev->agp->cant_use_aperture)
  139. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  140. man->available_caching = TTM_PL_FLAG_UNCACHED |
  141. TTM_PL_FLAG_WC;
  142. man->default_caching = TTM_PL_FLAG_WC;
  143. }
  144. #endif
  145. break;
  146. case TTM_PL_VRAM:
  147. /* "On-card" video ram */
  148. man->func = &ttm_bo_manager_func;
  149. man->gpu_offset = rdev->mc.vram_start;
  150. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  151. TTM_MEMTYPE_FLAG_MAPPABLE;
  152. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  153. man->default_caching = TTM_PL_FLAG_WC;
  154. break;
  155. default:
  156. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  157. return -EINVAL;
  158. }
  159. return 0;
  160. }
  161. static void radeon_evict_flags(struct ttm_buffer_object *bo,
  162. struct ttm_placement *placement)
  163. {
  164. static struct ttm_place placements = {
  165. .fpfn = 0,
  166. .lpfn = 0,
  167. .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
  168. };
  169. struct radeon_bo *rbo;
  170. if (!radeon_ttm_bo_is_radeon_bo(bo)) {
  171. placement->placement = &placements;
  172. placement->busy_placement = &placements;
  173. placement->num_placement = 1;
  174. placement->num_busy_placement = 1;
  175. return;
  176. }
  177. rbo = container_of(bo, struct radeon_bo, tbo);
  178. switch (bo->mem.mem_type) {
  179. case TTM_PL_VRAM:
  180. if (rbo->rdev->ring[radeon_copy_ring_index(rbo->rdev)].ready == false)
  181. radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
  182. else if (rbo->rdev->mc.visible_vram_size < rbo->rdev->mc.real_vram_size &&
  183. bo->mem.start < (rbo->rdev->mc.visible_vram_size >> PAGE_SHIFT)) {
  184. unsigned fpfn = rbo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
  185. int i;
  186. /* Try evicting to the CPU inaccessible part of VRAM
  187. * first, but only set GTT as busy placement, so this
  188. * BO will be evicted to GTT rather than causing other
  189. * BOs to be evicted from VRAM
  190. */
  191. radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM |
  192. RADEON_GEM_DOMAIN_GTT);
  193. rbo->placement.num_busy_placement = 0;
  194. for (i = 0; i < rbo->placement.num_placement; i++) {
  195. if (rbo->placements[i].flags & TTM_PL_FLAG_VRAM) {
  196. if (rbo->placements[0].fpfn < fpfn)
  197. rbo->placements[0].fpfn = fpfn;
  198. } else {
  199. rbo->placement.busy_placement =
  200. &rbo->placements[i];
  201. rbo->placement.num_busy_placement = 1;
  202. }
  203. }
  204. } else
  205. radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_GTT);
  206. break;
  207. case TTM_PL_TT:
  208. default:
  209. radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
  210. }
  211. *placement = rbo->placement;
  212. }
  213. static int radeon_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  214. {
  215. struct radeon_bo *rbo = container_of(bo, struct radeon_bo, tbo);
  216. return drm_vma_node_verify_access(&rbo->gem_base.vma_node, filp);
  217. }
  218. static void radeon_move_null(struct ttm_buffer_object *bo,
  219. struct ttm_mem_reg *new_mem)
  220. {
  221. struct ttm_mem_reg *old_mem = &bo->mem;
  222. BUG_ON(old_mem->mm_node != NULL);
  223. *old_mem = *new_mem;
  224. new_mem->mm_node = NULL;
  225. }
  226. static int radeon_move_blit(struct ttm_buffer_object *bo,
  227. bool evict, bool no_wait_gpu,
  228. struct ttm_mem_reg *new_mem,
  229. struct ttm_mem_reg *old_mem)
  230. {
  231. struct radeon_device *rdev;
  232. uint64_t old_start, new_start;
  233. struct radeon_fence *fence;
  234. unsigned num_pages;
  235. int r, ridx;
  236. rdev = radeon_get_rdev(bo->bdev);
  237. ridx = radeon_copy_ring_index(rdev);
  238. old_start = old_mem->start << PAGE_SHIFT;
  239. new_start = new_mem->start << PAGE_SHIFT;
  240. switch (old_mem->mem_type) {
  241. case TTM_PL_VRAM:
  242. old_start += rdev->mc.vram_start;
  243. break;
  244. case TTM_PL_TT:
  245. old_start += rdev->mc.gtt_start;
  246. break;
  247. default:
  248. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  249. return -EINVAL;
  250. }
  251. switch (new_mem->mem_type) {
  252. case TTM_PL_VRAM:
  253. new_start += rdev->mc.vram_start;
  254. break;
  255. case TTM_PL_TT:
  256. new_start += rdev->mc.gtt_start;
  257. break;
  258. default:
  259. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  260. return -EINVAL;
  261. }
  262. if (!rdev->ring[ridx].ready) {
  263. DRM_ERROR("Trying to move memory with ring turned off.\n");
  264. return -EINVAL;
  265. }
  266. BUILD_BUG_ON((PAGE_SIZE % RADEON_GPU_PAGE_SIZE) != 0);
  267. num_pages = new_mem->num_pages * (PAGE_SIZE / RADEON_GPU_PAGE_SIZE);
  268. fence = radeon_copy(rdev, old_start, new_start, num_pages, bo->resv);
  269. if (IS_ERR(fence))
  270. return PTR_ERR(fence);
  271. r = ttm_bo_move_accel_cleanup(bo, &fence->base,
  272. evict, no_wait_gpu, new_mem);
  273. radeon_fence_unref(&fence);
  274. return r;
  275. }
  276. static int radeon_move_vram_ram(struct ttm_buffer_object *bo,
  277. bool evict, bool interruptible,
  278. bool no_wait_gpu,
  279. struct ttm_mem_reg *new_mem)
  280. {
  281. struct radeon_device *rdev;
  282. struct ttm_mem_reg *old_mem = &bo->mem;
  283. struct ttm_mem_reg tmp_mem;
  284. struct ttm_place placements;
  285. struct ttm_placement placement;
  286. int r;
  287. rdev = radeon_get_rdev(bo->bdev);
  288. tmp_mem = *new_mem;
  289. tmp_mem.mm_node = NULL;
  290. placement.num_placement = 1;
  291. placement.placement = &placements;
  292. placement.num_busy_placement = 1;
  293. placement.busy_placement = &placements;
  294. placements.fpfn = 0;
  295. placements.lpfn = 0;
  296. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  297. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  298. interruptible, no_wait_gpu);
  299. if (unlikely(r)) {
  300. return r;
  301. }
  302. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  303. if (unlikely(r)) {
  304. goto out_cleanup;
  305. }
  306. r = ttm_tt_bind(bo->ttm, &tmp_mem);
  307. if (unlikely(r)) {
  308. goto out_cleanup;
  309. }
  310. r = radeon_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
  311. if (unlikely(r)) {
  312. goto out_cleanup;
  313. }
  314. r = ttm_bo_move_ttm(bo, true, no_wait_gpu, new_mem);
  315. out_cleanup:
  316. ttm_bo_mem_put(bo, &tmp_mem);
  317. return r;
  318. }
  319. static int radeon_move_ram_vram(struct ttm_buffer_object *bo,
  320. bool evict, bool interruptible,
  321. bool no_wait_gpu,
  322. struct ttm_mem_reg *new_mem)
  323. {
  324. struct radeon_device *rdev;
  325. struct ttm_mem_reg *old_mem = &bo->mem;
  326. struct ttm_mem_reg tmp_mem;
  327. struct ttm_placement placement;
  328. struct ttm_place placements;
  329. int r;
  330. rdev = radeon_get_rdev(bo->bdev);
  331. tmp_mem = *new_mem;
  332. tmp_mem.mm_node = NULL;
  333. placement.num_placement = 1;
  334. placement.placement = &placements;
  335. placement.num_busy_placement = 1;
  336. placement.busy_placement = &placements;
  337. placements.fpfn = 0;
  338. placements.lpfn = 0;
  339. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  340. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  341. interruptible, no_wait_gpu);
  342. if (unlikely(r)) {
  343. return r;
  344. }
  345. r = ttm_bo_move_ttm(bo, true, no_wait_gpu, &tmp_mem);
  346. if (unlikely(r)) {
  347. goto out_cleanup;
  348. }
  349. r = radeon_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
  350. if (unlikely(r)) {
  351. goto out_cleanup;
  352. }
  353. out_cleanup:
  354. ttm_bo_mem_put(bo, &tmp_mem);
  355. return r;
  356. }
  357. static int radeon_bo_move(struct ttm_buffer_object *bo,
  358. bool evict, bool interruptible,
  359. bool no_wait_gpu,
  360. struct ttm_mem_reg *new_mem)
  361. {
  362. struct radeon_device *rdev;
  363. struct ttm_mem_reg *old_mem = &bo->mem;
  364. int r;
  365. rdev = radeon_get_rdev(bo->bdev);
  366. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  367. radeon_move_null(bo, new_mem);
  368. return 0;
  369. }
  370. if ((old_mem->mem_type == TTM_PL_TT &&
  371. new_mem->mem_type == TTM_PL_SYSTEM) ||
  372. (old_mem->mem_type == TTM_PL_SYSTEM &&
  373. new_mem->mem_type == TTM_PL_TT)) {
  374. /* bind is enough */
  375. radeon_move_null(bo, new_mem);
  376. return 0;
  377. }
  378. if (!rdev->ring[radeon_copy_ring_index(rdev)].ready ||
  379. rdev->asic->copy.copy == NULL) {
  380. /* use memcpy */
  381. goto memcpy;
  382. }
  383. if (old_mem->mem_type == TTM_PL_VRAM &&
  384. new_mem->mem_type == TTM_PL_SYSTEM) {
  385. r = radeon_move_vram_ram(bo, evict, interruptible,
  386. no_wait_gpu, new_mem);
  387. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  388. new_mem->mem_type == TTM_PL_VRAM) {
  389. r = radeon_move_ram_vram(bo, evict, interruptible,
  390. no_wait_gpu, new_mem);
  391. } else {
  392. r = radeon_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
  393. }
  394. if (r) {
  395. memcpy:
  396. r = ttm_bo_move_memcpy(bo, evict, no_wait_gpu, new_mem);
  397. if (r) {
  398. return r;
  399. }
  400. }
  401. /* update statistics */
  402. atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &rdev->num_bytes_moved);
  403. return 0;
  404. }
  405. static int radeon_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  406. {
  407. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  408. struct radeon_device *rdev = radeon_get_rdev(bdev);
  409. mem->bus.addr = NULL;
  410. mem->bus.offset = 0;
  411. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  412. mem->bus.base = 0;
  413. mem->bus.is_iomem = false;
  414. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  415. return -EINVAL;
  416. switch (mem->mem_type) {
  417. case TTM_PL_SYSTEM:
  418. /* system memory */
  419. return 0;
  420. case TTM_PL_TT:
  421. #if __OS_HAS_AGP
  422. if (rdev->flags & RADEON_IS_AGP) {
  423. /* RADEON_IS_AGP is set only if AGP is active */
  424. mem->bus.offset = mem->start << PAGE_SHIFT;
  425. mem->bus.base = rdev->mc.agp_base;
  426. mem->bus.is_iomem = !rdev->ddev->agp->cant_use_aperture;
  427. }
  428. #endif
  429. break;
  430. case TTM_PL_VRAM:
  431. mem->bus.offset = mem->start << PAGE_SHIFT;
  432. /* check if it's visible */
  433. if ((mem->bus.offset + mem->bus.size) > rdev->mc.visible_vram_size)
  434. return -EINVAL;
  435. mem->bus.base = rdev->mc.aper_base;
  436. mem->bus.is_iomem = true;
  437. #ifdef __alpha__
  438. /*
  439. * Alpha: use bus.addr to hold the ioremap() return,
  440. * so we can modify bus.base below.
  441. */
  442. if (mem->placement & TTM_PL_FLAG_WC)
  443. mem->bus.addr =
  444. ioremap_wc(mem->bus.base + mem->bus.offset,
  445. mem->bus.size);
  446. else
  447. mem->bus.addr =
  448. ioremap_nocache(mem->bus.base + mem->bus.offset,
  449. mem->bus.size);
  450. /*
  451. * Alpha: Use just the bus offset plus
  452. * the hose/domain memory base for bus.base.
  453. * It then can be used to build PTEs for VRAM
  454. * access, as done in ttm_bo_vm_fault().
  455. */
  456. mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
  457. rdev->ddev->hose->dense_mem_base;
  458. #endif
  459. break;
  460. default:
  461. return -EINVAL;
  462. }
  463. return 0;
  464. }
  465. static void radeon_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  466. {
  467. }
  468. /*
  469. * TTM backend functions.
  470. */
  471. struct radeon_ttm_tt {
  472. struct ttm_dma_tt ttm;
  473. struct radeon_device *rdev;
  474. u64 offset;
  475. uint64_t userptr;
  476. struct mm_struct *usermm;
  477. uint32_t userflags;
  478. };
  479. /* prepare the sg table with the user pages */
  480. static int radeon_ttm_tt_pin_userptr(struct ttm_tt *ttm)
  481. {
  482. struct radeon_device *rdev = radeon_get_rdev(ttm->bdev);
  483. struct radeon_ttm_tt *gtt = (void *)ttm;
  484. unsigned pinned = 0, nents;
  485. int r;
  486. int write = !(gtt->userflags & RADEON_GEM_USERPTR_READONLY);
  487. enum dma_data_direction direction = write ?
  488. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  489. if (current->mm != gtt->usermm)
  490. return -EPERM;
  491. if (gtt->userflags & RADEON_GEM_USERPTR_ANONONLY) {
  492. /* check that we only pin down anonymous memory
  493. to prevent problems with writeback */
  494. unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
  495. struct vm_area_struct *vma;
  496. vma = find_vma(gtt->usermm, gtt->userptr);
  497. if (!vma || vma->vm_file || vma->vm_end < end)
  498. return -EPERM;
  499. }
  500. do {
  501. unsigned num_pages = ttm->num_pages - pinned;
  502. uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
  503. struct page **pages = ttm->pages + pinned;
  504. r = get_user_pages(current, current->mm, userptr, num_pages,
  505. write, 0, pages, NULL);
  506. if (r < 0)
  507. goto release_pages;
  508. pinned += r;
  509. } while (pinned < ttm->num_pages);
  510. r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
  511. ttm->num_pages << PAGE_SHIFT,
  512. GFP_KERNEL);
  513. if (r)
  514. goto release_sg;
  515. r = -ENOMEM;
  516. nents = dma_map_sg(rdev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  517. if (nents != ttm->sg->nents)
  518. goto release_sg;
  519. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  520. gtt->ttm.dma_address, ttm->num_pages);
  521. return 0;
  522. release_sg:
  523. kfree(ttm->sg);
  524. release_pages:
  525. release_pages(ttm->pages, pinned, 0);
  526. return r;
  527. }
  528. static void radeon_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
  529. {
  530. struct radeon_device *rdev = radeon_get_rdev(ttm->bdev);
  531. struct radeon_ttm_tt *gtt = (void *)ttm;
  532. struct sg_page_iter sg_iter;
  533. int write = !(gtt->userflags & RADEON_GEM_USERPTR_READONLY);
  534. enum dma_data_direction direction = write ?
  535. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  536. /* double check that we don't free the table twice */
  537. if (!ttm->sg->sgl)
  538. return;
  539. /* free the sg table and pages again */
  540. dma_unmap_sg(rdev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  541. for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
  542. struct page *page = sg_page_iter_page(&sg_iter);
  543. if (!(gtt->userflags & RADEON_GEM_USERPTR_READONLY))
  544. set_page_dirty(page);
  545. mark_page_accessed(page);
  546. page_cache_release(page);
  547. }
  548. sg_free_table(ttm->sg);
  549. }
  550. static int radeon_ttm_backend_bind(struct ttm_tt *ttm,
  551. struct ttm_mem_reg *bo_mem)
  552. {
  553. struct radeon_ttm_tt *gtt = (void*)ttm;
  554. uint32_t flags = RADEON_GART_PAGE_VALID | RADEON_GART_PAGE_READ |
  555. RADEON_GART_PAGE_WRITE;
  556. int r;
  557. if (gtt->userptr) {
  558. radeon_ttm_tt_pin_userptr(ttm);
  559. flags &= ~RADEON_GART_PAGE_WRITE;
  560. }
  561. gtt->offset = (unsigned long)(bo_mem->start << PAGE_SHIFT);
  562. if (!ttm->num_pages) {
  563. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  564. ttm->num_pages, bo_mem, ttm);
  565. }
  566. if (ttm->caching_state == tt_cached)
  567. flags |= RADEON_GART_PAGE_SNOOP;
  568. r = radeon_gart_bind(gtt->rdev, gtt->offset, ttm->num_pages,
  569. ttm->pages, gtt->ttm.dma_address, flags);
  570. if (r) {
  571. DRM_ERROR("failed to bind %lu pages at 0x%08X\n",
  572. ttm->num_pages, (unsigned)gtt->offset);
  573. return r;
  574. }
  575. return 0;
  576. }
  577. static int radeon_ttm_backend_unbind(struct ttm_tt *ttm)
  578. {
  579. struct radeon_ttm_tt *gtt = (void *)ttm;
  580. radeon_gart_unbind(gtt->rdev, gtt->offset, ttm->num_pages);
  581. if (gtt->userptr)
  582. radeon_ttm_tt_unpin_userptr(ttm);
  583. return 0;
  584. }
  585. static void radeon_ttm_backend_destroy(struct ttm_tt *ttm)
  586. {
  587. struct radeon_ttm_tt *gtt = (void *)ttm;
  588. ttm_dma_tt_fini(&gtt->ttm);
  589. kfree(gtt);
  590. }
  591. static struct ttm_backend_func radeon_backend_func = {
  592. .bind = &radeon_ttm_backend_bind,
  593. .unbind = &radeon_ttm_backend_unbind,
  594. .destroy = &radeon_ttm_backend_destroy,
  595. };
  596. static struct ttm_tt *radeon_ttm_tt_create(struct ttm_bo_device *bdev,
  597. unsigned long size, uint32_t page_flags,
  598. struct page *dummy_read_page)
  599. {
  600. struct radeon_device *rdev;
  601. struct radeon_ttm_tt *gtt;
  602. rdev = radeon_get_rdev(bdev);
  603. #if __OS_HAS_AGP
  604. if (rdev->flags & RADEON_IS_AGP) {
  605. return ttm_agp_tt_create(bdev, rdev->ddev->agp->bridge,
  606. size, page_flags, dummy_read_page);
  607. }
  608. #endif
  609. gtt = kzalloc(sizeof(struct radeon_ttm_tt), GFP_KERNEL);
  610. if (gtt == NULL) {
  611. return NULL;
  612. }
  613. gtt->ttm.ttm.func = &radeon_backend_func;
  614. gtt->rdev = rdev;
  615. if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
  616. kfree(gtt);
  617. return NULL;
  618. }
  619. return &gtt->ttm.ttm;
  620. }
  621. static struct radeon_ttm_tt *radeon_ttm_tt_to_gtt(struct ttm_tt *ttm)
  622. {
  623. if (!ttm || ttm->func != &radeon_backend_func)
  624. return NULL;
  625. return (struct radeon_ttm_tt *)ttm;
  626. }
  627. static int radeon_ttm_tt_populate(struct ttm_tt *ttm)
  628. {
  629. struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
  630. struct radeon_device *rdev;
  631. unsigned i;
  632. int r;
  633. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  634. if (ttm->state != tt_unpopulated)
  635. return 0;
  636. if (gtt && gtt->userptr) {
  637. ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
  638. if (!ttm->sg)
  639. return -ENOMEM;
  640. ttm->page_flags |= TTM_PAGE_FLAG_SG;
  641. ttm->state = tt_unbound;
  642. return 0;
  643. }
  644. if (slave && ttm->sg) {
  645. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  646. gtt->ttm.dma_address, ttm->num_pages);
  647. ttm->state = tt_unbound;
  648. return 0;
  649. }
  650. rdev = radeon_get_rdev(ttm->bdev);
  651. #if __OS_HAS_AGP
  652. if (rdev->flags & RADEON_IS_AGP) {
  653. return ttm_agp_tt_populate(ttm);
  654. }
  655. #endif
  656. #ifdef CONFIG_SWIOTLB
  657. if (swiotlb_nr_tbl()) {
  658. return ttm_dma_populate(&gtt->ttm, rdev->dev);
  659. }
  660. #endif
  661. r = ttm_pool_populate(ttm);
  662. if (r) {
  663. return r;
  664. }
  665. for (i = 0; i < ttm->num_pages; i++) {
  666. gtt->ttm.dma_address[i] = pci_map_page(rdev->pdev, ttm->pages[i],
  667. 0, PAGE_SIZE,
  668. PCI_DMA_BIDIRECTIONAL);
  669. if (pci_dma_mapping_error(rdev->pdev, gtt->ttm.dma_address[i])) {
  670. while (--i) {
  671. pci_unmap_page(rdev->pdev, gtt->ttm.dma_address[i],
  672. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  673. gtt->ttm.dma_address[i] = 0;
  674. }
  675. ttm_pool_unpopulate(ttm);
  676. return -EFAULT;
  677. }
  678. }
  679. return 0;
  680. }
  681. static void radeon_ttm_tt_unpopulate(struct ttm_tt *ttm)
  682. {
  683. struct radeon_device *rdev;
  684. struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
  685. unsigned i;
  686. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  687. if (gtt && gtt->userptr) {
  688. kfree(ttm->sg);
  689. ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
  690. return;
  691. }
  692. if (slave)
  693. return;
  694. rdev = radeon_get_rdev(ttm->bdev);
  695. #if __OS_HAS_AGP
  696. if (rdev->flags & RADEON_IS_AGP) {
  697. ttm_agp_tt_unpopulate(ttm);
  698. return;
  699. }
  700. #endif
  701. #ifdef CONFIG_SWIOTLB
  702. if (swiotlb_nr_tbl()) {
  703. ttm_dma_unpopulate(&gtt->ttm, rdev->dev);
  704. return;
  705. }
  706. #endif
  707. for (i = 0; i < ttm->num_pages; i++) {
  708. if (gtt->ttm.dma_address[i]) {
  709. pci_unmap_page(rdev->pdev, gtt->ttm.dma_address[i],
  710. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  711. }
  712. }
  713. ttm_pool_unpopulate(ttm);
  714. }
  715. int radeon_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  716. uint32_t flags)
  717. {
  718. struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
  719. if (gtt == NULL)
  720. return -EINVAL;
  721. gtt->userptr = addr;
  722. gtt->usermm = current->mm;
  723. gtt->userflags = flags;
  724. return 0;
  725. }
  726. bool radeon_ttm_tt_has_userptr(struct ttm_tt *ttm)
  727. {
  728. struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
  729. if (gtt == NULL)
  730. return false;
  731. return !!gtt->userptr;
  732. }
  733. bool radeon_ttm_tt_is_readonly(struct ttm_tt *ttm)
  734. {
  735. struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
  736. if (gtt == NULL)
  737. return false;
  738. return !!(gtt->userflags & RADEON_GEM_USERPTR_READONLY);
  739. }
  740. static struct ttm_bo_driver radeon_bo_driver = {
  741. .ttm_tt_create = &radeon_ttm_tt_create,
  742. .ttm_tt_populate = &radeon_ttm_tt_populate,
  743. .ttm_tt_unpopulate = &radeon_ttm_tt_unpopulate,
  744. .invalidate_caches = &radeon_invalidate_caches,
  745. .init_mem_type = &radeon_init_mem_type,
  746. .evict_flags = &radeon_evict_flags,
  747. .move = &radeon_bo_move,
  748. .verify_access = &radeon_verify_access,
  749. .move_notify = &radeon_bo_move_notify,
  750. .fault_reserve_notify = &radeon_bo_fault_reserve_notify,
  751. .io_mem_reserve = &radeon_ttm_io_mem_reserve,
  752. .io_mem_free = &radeon_ttm_io_mem_free,
  753. };
  754. int radeon_ttm_init(struct radeon_device *rdev)
  755. {
  756. int r;
  757. r = radeon_ttm_global_init(rdev);
  758. if (r) {
  759. return r;
  760. }
  761. /* No others user of address space so set it to 0 */
  762. r = ttm_bo_device_init(&rdev->mman.bdev,
  763. rdev->mman.bo_global_ref.ref.object,
  764. &radeon_bo_driver,
  765. rdev->ddev->anon_inode->i_mapping,
  766. DRM_FILE_PAGE_OFFSET,
  767. rdev->need_dma32);
  768. if (r) {
  769. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  770. return r;
  771. }
  772. rdev->mman.initialized = true;
  773. r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_VRAM,
  774. rdev->mc.real_vram_size >> PAGE_SHIFT);
  775. if (r) {
  776. DRM_ERROR("Failed initializing VRAM heap.\n");
  777. return r;
  778. }
  779. /* Change the size here instead of the init above so only lpfn is affected */
  780. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  781. r = radeon_bo_create(rdev, 256 * 1024, PAGE_SIZE, true,
  782. RADEON_GEM_DOMAIN_VRAM, 0, NULL,
  783. NULL, &rdev->stollen_vga_memory);
  784. if (r) {
  785. return r;
  786. }
  787. r = radeon_bo_reserve(rdev->stollen_vga_memory, false);
  788. if (r)
  789. return r;
  790. r = radeon_bo_pin(rdev->stollen_vga_memory, RADEON_GEM_DOMAIN_VRAM, NULL);
  791. radeon_bo_unreserve(rdev->stollen_vga_memory);
  792. if (r) {
  793. radeon_bo_unref(&rdev->stollen_vga_memory);
  794. return r;
  795. }
  796. DRM_INFO("radeon: %uM of VRAM memory ready\n",
  797. (unsigned) (rdev->mc.real_vram_size / (1024 * 1024)));
  798. r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_TT,
  799. rdev->mc.gtt_size >> PAGE_SHIFT);
  800. if (r) {
  801. DRM_ERROR("Failed initializing GTT heap.\n");
  802. return r;
  803. }
  804. DRM_INFO("radeon: %uM of GTT memory ready.\n",
  805. (unsigned)(rdev->mc.gtt_size / (1024 * 1024)));
  806. r = radeon_ttm_debugfs_init(rdev);
  807. if (r) {
  808. DRM_ERROR("Failed to init debugfs\n");
  809. return r;
  810. }
  811. return 0;
  812. }
  813. void radeon_ttm_fini(struct radeon_device *rdev)
  814. {
  815. int r;
  816. if (!rdev->mman.initialized)
  817. return;
  818. radeon_ttm_debugfs_fini(rdev);
  819. if (rdev->stollen_vga_memory) {
  820. r = radeon_bo_reserve(rdev->stollen_vga_memory, false);
  821. if (r == 0) {
  822. radeon_bo_unpin(rdev->stollen_vga_memory);
  823. radeon_bo_unreserve(rdev->stollen_vga_memory);
  824. }
  825. radeon_bo_unref(&rdev->stollen_vga_memory);
  826. }
  827. ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_VRAM);
  828. ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_TT);
  829. ttm_bo_device_release(&rdev->mman.bdev);
  830. radeon_gart_fini(rdev);
  831. radeon_ttm_global_fini(rdev);
  832. rdev->mman.initialized = false;
  833. DRM_INFO("radeon: ttm finalized\n");
  834. }
  835. /* this should only be called at bootup or when userspace
  836. * isn't running */
  837. void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size)
  838. {
  839. struct ttm_mem_type_manager *man;
  840. if (!rdev->mman.initialized)
  841. return;
  842. man = &rdev->mman.bdev.man[TTM_PL_VRAM];
  843. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  844. man->size = size >> PAGE_SHIFT;
  845. }
  846. static struct vm_operations_struct radeon_ttm_vm_ops;
  847. static const struct vm_operations_struct *ttm_vm_ops = NULL;
  848. static int radeon_ttm_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
  849. {
  850. struct ttm_buffer_object *bo;
  851. struct radeon_device *rdev;
  852. int r;
  853. bo = (struct ttm_buffer_object *)vma->vm_private_data;
  854. if (bo == NULL) {
  855. return VM_FAULT_NOPAGE;
  856. }
  857. rdev = radeon_get_rdev(bo->bdev);
  858. down_read(&rdev->pm.mclk_lock);
  859. r = ttm_vm_ops->fault(vma, vmf);
  860. up_read(&rdev->pm.mclk_lock);
  861. return r;
  862. }
  863. int radeon_mmap(struct file *filp, struct vm_area_struct *vma)
  864. {
  865. struct drm_file *file_priv;
  866. struct radeon_device *rdev;
  867. int r;
  868. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET)) {
  869. return -EINVAL;
  870. }
  871. file_priv = filp->private_data;
  872. rdev = file_priv->minor->dev->dev_private;
  873. if (rdev == NULL) {
  874. return -EINVAL;
  875. }
  876. r = ttm_bo_mmap(filp, vma, &rdev->mman.bdev);
  877. if (unlikely(r != 0)) {
  878. return r;
  879. }
  880. if (unlikely(ttm_vm_ops == NULL)) {
  881. ttm_vm_ops = vma->vm_ops;
  882. radeon_ttm_vm_ops = *ttm_vm_ops;
  883. radeon_ttm_vm_ops.fault = &radeon_ttm_fault;
  884. }
  885. vma->vm_ops = &radeon_ttm_vm_ops;
  886. return 0;
  887. }
  888. #if defined(CONFIG_DEBUG_FS)
  889. static int radeon_mm_dump_table(struct seq_file *m, void *data)
  890. {
  891. struct drm_info_node *node = (struct drm_info_node *)m->private;
  892. unsigned ttm_pl = *(int *)node->info_ent->data;
  893. struct drm_device *dev = node->minor->dev;
  894. struct radeon_device *rdev = dev->dev_private;
  895. struct drm_mm *mm = (struct drm_mm *)rdev->mman.bdev.man[ttm_pl].priv;
  896. int ret;
  897. struct ttm_bo_global *glob = rdev->mman.bdev.glob;
  898. spin_lock(&glob->lru_lock);
  899. ret = drm_mm_dump_table(m, mm);
  900. spin_unlock(&glob->lru_lock);
  901. return ret;
  902. }
  903. static int ttm_pl_vram = TTM_PL_VRAM;
  904. static int ttm_pl_tt = TTM_PL_TT;
  905. static struct drm_info_list radeon_ttm_debugfs_list[] = {
  906. {"radeon_vram_mm", radeon_mm_dump_table, 0, &ttm_pl_vram},
  907. {"radeon_gtt_mm", radeon_mm_dump_table, 0, &ttm_pl_tt},
  908. {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
  909. #ifdef CONFIG_SWIOTLB
  910. {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
  911. #endif
  912. };
  913. static int radeon_ttm_vram_open(struct inode *inode, struct file *filep)
  914. {
  915. struct radeon_device *rdev = inode->i_private;
  916. i_size_write(inode, rdev->mc.mc_vram_size);
  917. filep->private_data = inode->i_private;
  918. return 0;
  919. }
  920. static ssize_t radeon_ttm_vram_read(struct file *f, char __user *buf,
  921. size_t size, loff_t *pos)
  922. {
  923. struct radeon_device *rdev = f->private_data;
  924. ssize_t result = 0;
  925. int r;
  926. if (size & 0x3 || *pos & 0x3)
  927. return -EINVAL;
  928. while (size) {
  929. unsigned long flags;
  930. uint32_t value;
  931. if (*pos >= rdev->mc.mc_vram_size)
  932. return result;
  933. spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
  934. WREG32(RADEON_MM_INDEX, ((uint32_t)*pos) | 0x80000000);
  935. if (rdev->family >= CHIP_CEDAR)
  936. WREG32(EVERGREEN_MM_INDEX_HI, *pos >> 31);
  937. value = RREG32(RADEON_MM_DATA);
  938. spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);
  939. r = put_user(value, (uint32_t *)buf);
  940. if (r)
  941. return r;
  942. result += 4;
  943. buf += 4;
  944. *pos += 4;
  945. size -= 4;
  946. }
  947. return result;
  948. }
  949. static const struct file_operations radeon_ttm_vram_fops = {
  950. .owner = THIS_MODULE,
  951. .open = radeon_ttm_vram_open,
  952. .read = radeon_ttm_vram_read,
  953. .llseek = default_llseek
  954. };
  955. static int radeon_ttm_gtt_open(struct inode *inode, struct file *filep)
  956. {
  957. struct radeon_device *rdev = inode->i_private;
  958. i_size_write(inode, rdev->mc.gtt_size);
  959. filep->private_data = inode->i_private;
  960. return 0;
  961. }
  962. static ssize_t radeon_ttm_gtt_read(struct file *f, char __user *buf,
  963. size_t size, loff_t *pos)
  964. {
  965. struct radeon_device *rdev = f->private_data;
  966. ssize_t result = 0;
  967. int r;
  968. while (size) {
  969. loff_t p = *pos / PAGE_SIZE;
  970. unsigned off = *pos & ~PAGE_MASK;
  971. size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
  972. struct page *page;
  973. void *ptr;
  974. if (p >= rdev->gart.num_cpu_pages)
  975. return result;
  976. page = rdev->gart.pages[p];
  977. if (page) {
  978. ptr = kmap(page);
  979. ptr += off;
  980. r = copy_to_user(buf, ptr, cur_size);
  981. kunmap(rdev->gart.pages[p]);
  982. } else
  983. r = clear_user(buf, cur_size);
  984. if (r)
  985. return -EFAULT;
  986. result += cur_size;
  987. buf += cur_size;
  988. *pos += cur_size;
  989. size -= cur_size;
  990. }
  991. return result;
  992. }
  993. static const struct file_operations radeon_ttm_gtt_fops = {
  994. .owner = THIS_MODULE,
  995. .open = radeon_ttm_gtt_open,
  996. .read = radeon_ttm_gtt_read,
  997. .llseek = default_llseek
  998. };
  999. #endif
  1000. static int radeon_ttm_debugfs_init(struct radeon_device *rdev)
  1001. {
  1002. #if defined(CONFIG_DEBUG_FS)
  1003. unsigned count;
  1004. struct drm_minor *minor = rdev->ddev->primary;
  1005. struct dentry *ent, *root = minor->debugfs_root;
  1006. ent = debugfs_create_file("radeon_vram", S_IFREG | S_IRUGO, root,
  1007. rdev, &radeon_ttm_vram_fops);
  1008. if (IS_ERR(ent))
  1009. return PTR_ERR(ent);
  1010. rdev->mman.vram = ent;
  1011. ent = debugfs_create_file("radeon_gtt", S_IFREG | S_IRUGO, root,
  1012. rdev, &radeon_ttm_gtt_fops);
  1013. if (IS_ERR(ent))
  1014. return PTR_ERR(ent);
  1015. rdev->mman.gtt = ent;
  1016. count = ARRAY_SIZE(radeon_ttm_debugfs_list);
  1017. #ifdef CONFIG_SWIOTLB
  1018. if (!swiotlb_nr_tbl())
  1019. --count;
  1020. #endif
  1021. return radeon_debugfs_add_files(rdev, radeon_ttm_debugfs_list, count);
  1022. #else
  1023. return 0;
  1024. #endif
  1025. }
  1026. static void radeon_ttm_debugfs_fini(struct radeon_device *rdev)
  1027. {
  1028. #if defined(CONFIG_DEBUG_FS)
  1029. debugfs_remove(rdev->mman.vram);
  1030. rdev->mman.vram = NULL;
  1031. debugfs_remove(rdev->mman.gtt);
  1032. rdev->mman.gtt = NULL;
  1033. #endif
  1034. }