radeon_pm.c 55 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include <drm/drmP.h>
  24. #include "radeon.h"
  25. #include "avivod.h"
  26. #include "atom.h"
  27. #include "r600_dpm.h"
  28. #include <linux/power_supply.h>
  29. #include <linux/hwmon.h>
  30. #include <linux/hwmon-sysfs.h>
  31. #define RADEON_IDLE_LOOP_MS 100
  32. #define RADEON_RECLOCK_DELAY_MS 200
  33. #define RADEON_WAIT_VBLANK_TIMEOUT 200
  34. static const char *radeon_pm_state_type_name[5] = {
  35. "",
  36. "Powersave",
  37. "Battery",
  38. "Balanced",
  39. "Performance",
  40. };
  41. static void radeon_dynpm_idle_work_handler(struct work_struct *work);
  42. static int radeon_debugfs_pm_init(struct radeon_device *rdev);
  43. static bool radeon_pm_in_vbl(struct radeon_device *rdev);
  44. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
  45. static void radeon_pm_update_profile(struct radeon_device *rdev);
  46. static void radeon_pm_set_clocks(struct radeon_device *rdev);
  47. int radeon_pm_get_type_index(struct radeon_device *rdev,
  48. enum radeon_pm_state_type ps_type,
  49. int instance)
  50. {
  51. int i;
  52. int found_instance = -1;
  53. for (i = 0; i < rdev->pm.num_power_states; i++) {
  54. if (rdev->pm.power_state[i].type == ps_type) {
  55. found_instance++;
  56. if (found_instance == instance)
  57. return i;
  58. }
  59. }
  60. /* return default if no match */
  61. return rdev->pm.default_power_state_index;
  62. }
  63. void radeon_pm_acpi_event_handler(struct radeon_device *rdev)
  64. {
  65. if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
  66. mutex_lock(&rdev->pm.mutex);
  67. if (power_supply_is_system_supplied() > 0)
  68. rdev->pm.dpm.ac_power = true;
  69. else
  70. rdev->pm.dpm.ac_power = false;
  71. if (rdev->family == CHIP_ARUBA) {
  72. if (rdev->asic->dpm.enable_bapm)
  73. radeon_dpm_enable_bapm(rdev, rdev->pm.dpm.ac_power);
  74. }
  75. mutex_unlock(&rdev->pm.mutex);
  76. } else if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  77. if (rdev->pm.profile == PM_PROFILE_AUTO) {
  78. mutex_lock(&rdev->pm.mutex);
  79. radeon_pm_update_profile(rdev);
  80. radeon_pm_set_clocks(rdev);
  81. mutex_unlock(&rdev->pm.mutex);
  82. }
  83. }
  84. }
  85. static void radeon_pm_update_profile(struct radeon_device *rdev)
  86. {
  87. switch (rdev->pm.profile) {
  88. case PM_PROFILE_DEFAULT:
  89. rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
  90. break;
  91. case PM_PROFILE_AUTO:
  92. if (power_supply_is_system_supplied() > 0) {
  93. if (rdev->pm.active_crtc_count > 1)
  94. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  95. else
  96. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  97. } else {
  98. if (rdev->pm.active_crtc_count > 1)
  99. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  100. else
  101. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  102. }
  103. break;
  104. case PM_PROFILE_LOW:
  105. if (rdev->pm.active_crtc_count > 1)
  106. rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
  107. else
  108. rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
  109. break;
  110. case PM_PROFILE_MID:
  111. if (rdev->pm.active_crtc_count > 1)
  112. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  113. else
  114. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  115. break;
  116. case PM_PROFILE_HIGH:
  117. if (rdev->pm.active_crtc_count > 1)
  118. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  119. else
  120. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  121. break;
  122. }
  123. if (rdev->pm.active_crtc_count == 0) {
  124. rdev->pm.requested_power_state_index =
  125. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
  126. rdev->pm.requested_clock_mode_index =
  127. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
  128. } else {
  129. rdev->pm.requested_power_state_index =
  130. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
  131. rdev->pm.requested_clock_mode_index =
  132. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
  133. }
  134. }
  135. static void radeon_unmap_vram_bos(struct radeon_device *rdev)
  136. {
  137. struct radeon_bo *bo, *n;
  138. if (list_empty(&rdev->gem.objects))
  139. return;
  140. list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
  141. if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
  142. ttm_bo_unmap_virtual(&bo->tbo);
  143. }
  144. }
  145. static void radeon_sync_with_vblank(struct radeon_device *rdev)
  146. {
  147. if (rdev->pm.active_crtcs) {
  148. rdev->pm.vblank_sync = false;
  149. wait_event_timeout(
  150. rdev->irq.vblank_queue, rdev->pm.vblank_sync,
  151. msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
  152. }
  153. }
  154. static void radeon_set_power_state(struct radeon_device *rdev)
  155. {
  156. u32 sclk, mclk;
  157. bool misc_after = false;
  158. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  159. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  160. return;
  161. if (radeon_gui_idle(rdev)) {
  162. sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  163. clock_info[rdev->pm.requested_clock_mode_index].sclk;
  164. if (sclk > rdev->pm.default_sclk)
  165. sclk = rdev->pm.default_sclk;
  166. /* starting with BTC, there is one state that is used for both
  167. * MH and SH. Difference is that we always use the high clock index for
  168. * mclk and vddci.
  169. */
  170. if ((rdev->pm.pm_method == PM_METHOD_PROFILE) &&
  171. (rdev->family >= CHIP_BARTS) &&
  172. rdev->pm.active_crtc_count &&
  173. ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) ||
  174. (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX)))
  175. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  176. clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk;
  177. else
  178. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  179. clock_info[rdev->pm.requested_clock_mode_index].mclk;
  180. if (mclk > rdev->pm.default_mclk)
  181. mclk = rdev->pm.default_mclk;
  182. /* upvolt before raising clocks, downvolt after lowering clocks */
  183. if (sclk < rdev->pm.current_sclk)
  184. misc_after = true;
  185. radeon_sync_with_vblank(rdev);
  186. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  187. if (!radeon_pm_in_vbl(rdev))
  188. return;
  189. }
  190. radeon_pm_prepare(rdev);
  191. if (!misc_after)
  192. /* voltage, pcie lanes, etc.*/
  193. radeon_pm_misc(rdev);
  194. /* set engine clock */
  195. if (sclk != rdev->pm.current_sclk) {
  196. radeon_pm_debug_check_in_vbl(rdev, false);
  197. radeon_set_engine_clock(rdev, sclk);
  198. radeon_pm_debug_check_in_vbl(rdev, true);
  199. rdev->pm.current_sclk = sclk;
  200. DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk);
  201. }
  202. /* set memory clock */
  203. if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) {
  204. radeon_pm_debug_check_in_vbl(rdev, false);
  205. radeon_set_memory_clock(rdev, mclk);
  206. radeon_pm_debug_check_in_vbl(rdev, true);
  207. rdev->pm.current_mclk = mclk;
  208. DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk);
  209. }
  210. if (misc_after)
  211. /* voltage, pcie lanes, etc.*/
  212. radeon_pm_misc(rdev);
  213. radeon_pm_finish(rdev);
  214. rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
  215. rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
  216. } else
  217. DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n");
  218. }
  219. static void radeon_pm_set_clocks(struct radeon_device *rdev)
  220. {
  221. int i, r;
  222. /* no need to take locks, etc. if nothing's going to change */
  223. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  224. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  225. return;
  226. mutex_lock(&rdev->ddev->struct_mutex);
  227. down_write(&rdev->pm.mclk_lock);
  228. mutex_lock(&rdev->ring_lock);
  229. /* wait for the rings to drain */
  230. for (i = 0; i < RADEON_NUM_RINGS; i++) {
  231. struct radeon_ring *ring = &rdev->ring[i];
  232. if (!ring->ready) {
  233. continue;
  234. }
  235. r = radeon_fence_wait_empty(rdev, i);
  236. if (r) {
  237. /* needs a GPU reset dont reset here */
  238. mutex_unlock(&rdev->ring_lock);
  239. up_write(&rdev->pm.mclk_lock);
  240. mutex_unlock(&rdev->ddev->struct_mutex);
  241. return;
  242. }
  243. }
  244. radeon_unmap_vram_bos(rdev);
  245. if (rdev->irq.installed) {
  246. for (i = 0; i < rdev->num_crtc; i++) {
  247. if (rdev->pm.active_crtcs & (1 << i)) {
  248. rdev->pm.req_vblank |= (1 << i);
  249. drm_vblank_get(rdev->ddev, i);
  250. }
  251. }
  252. }
  253. radeon_set_power_state(rdev);
  254. if (rdev->irq.installed) {
  255. for (i = 0; i < rdev->num_crtc; i++) {
  256. if (rdev->pm.req_vblank & (1 << i)) {
  257. rdev->pm.req_vblank &= ~(1 << i);
  258. drm_vblank_put(rdev->ddev, i);
  259. }
  260. }
  261. }
  262. /* update display watermarks based on new power state */
  263. radeon_update_bandwidth_info(rdev);
  264. if (rdev->pm.active_crtc_count)
  265. radeon_bandwidth_update(rdev);
  266. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  267. mutex_unlock(&rdev->ring_lock);
  268. up_write(&rdev->pm.mclk_lock);
  269. mutex_unlock(&rdev->ddev->struct_mutex);
  270. }
  271. static void radeon_pm_print_states(struct radeon_device *rdev)
  272. {
  273. int i, j;
  274. struct radeon_power_state *power_state;
  275. struct radeon_pm_clock_info *clock_info;
  276. DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states);
  277. for (i = 0; i < rdev->pm.num_power_states; i++) {
  278. power_state = &rdev->pm.power_state[i];
  279. DRM_DEBUG_DRIVER("State %d: %s\n", i,
  280. radeon_pm_state_type_name[power_state->type]);
  281. if (i == rdev->pm.default_power_state_index)
  282. DRM_DEBUG_DRIVER("\tDefault");
  283. if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
  284. DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes);
  285. if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  286. DRM_DEBUG_DRIVER("\tSingle display only\n");
  287. DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
  288. for (j = 0; j < power_state->num_clock_modes; j++) {
  289. clock_info = &(power_state->clock_info[j]);
  290. if (rdev->flags & RADEON_IS_IGP)
  291. DRM_DEBUG_DRIVER("\t\t%d e: %d\n",
  292. j,
  293. clock_info->sclk * 10);
  294. else
  295. DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n",
  296. j,
  297. clock_info->sclk * 10,
  298. clock_info->mclk * 10,
  299. clock_info->voltage.voltage);
  300. }
  301. }
  302. }
  303. static ssize_t radeon_get_pm_profile(struct device *dev,
  304. struct device_attribute *attr,
  305. char *buf)
  306. {
  307. struct drm_device *ddev = dev_get_drvdata(dev);
  308. struct radeon_device *rdev = ddev->dev_private;
  309. int cp = rdev->pm.profile;
  310. return snprintf(buf, PAGE_SIZE, "%s\n",
  311. (cp == PM_PROFILE_AUTO) ? "auto" :
  312. (cp == PM_PROFILE_LOW) ? "low" :
  313. (cp == PM_PROFILE_MID) ? "mid" :
  314. (cp == PM_PROFILE_HIGH) ? "high" : "default");
  315. }
  316. static ssize_t radeon_set_pm_profile(struct device *dev,
  317. struct device_attribute *attr,
  318. const char *buf,
  319. size_t count)
  320. {
  321. struct drm_device *ddev = dev_get_drvdata(dev);
  322. struct radeon_device *rdev = ddev->dev_private;
  323. /* Can't set profile when the card is off */
  324. if ((rdev->flags & RADEON_IS_PX) &&
  325. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  326. return -EINVAL;
  327. mutex_lock(&rdev->pm.mutex);
  328. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  329. if (strncmp("default", buf, strlen("default")) == 0)
  330. rdev->pm.profile = PM_PROFILE_DEFAULT;
  331. else if (strncmp("auto", buf, strlen("auto")) == 0)
  332. rdev->pm.profile = PM_PROFILE_AUTO;
  333. else if (strncmp("low", buf, strlen("low")) == 0)
  334. rdev->pm.profile = PM_PROFILE_LOW;
  335. else if (strncmp("mid", buf, strlen("mid")) == 0)
  336. rdev->pm.profile = PM_PROFILE_MID;
  337. else if (strncmp("high", buf, strlen("high")) == 0)
  338. rdev->pm.profile = PM_PROFILE_HIGH;
  339. else {
  340. count = -EINVAL;
  341. goto fail;
  342. }
  343. radeon_pm_update_profile(rdev);
  344. radeon_pm_set_clocks(rdev);
  345. } else
  346. count = -EINVAL;
  347. fail:
  348. mutex_unlock(&rdev->pm.mutex);
  349. return count;
  350. }
  351. static ssize_t radeon_get_pm_method(struct device *dev,
  352. struct device_attribute *attr,
  353. char *buf)
  354. {
  355. struct drm_device *ddev = dev_get_drvdata(dev);
  356. struct radeon_device *rdev = ddev->dev_private;
  357. int pm = rdev->pm.pm_method;
  358. return snprintf(buf, PAGE_SIZE, "%s\n",
  359. (pm == PM_METHOD_DYNPM) ? "dynpm" :
  360. (pm == PM_METHOD_PROFILE) ? "profile" : "dpm");
  361. }
  362. static ssize_t radeon_set_pm_method(struct device *dev,
  363. struct device_attribute *attr,
  364. const char *buf,
  365. size_t count)
  366. {
  367. struct drm_device *ddev = dev_get_drvdata(dev);
  368. struct radeon_device *rdev = ddev->dev_private;
  369. /* Can't set method when the card is off */
  370. if ((rdev->flags & RADEON_IS_PX) &&
  371. (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
  372. count = -EINVAL;
  373. goto fail;
  374. }
  375. /* we don't support the legacy modes with dpm */
  376. if (rdev->pm.pm_method == PM_METHOD_DPM) {
  377. count = -EINVAL;
  378. goto fail;
  379. }
  380. if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
  381. mutex_lock(&rdev->pm.mutex);
  382. rdev->pm.pm_method = PM_METHOD_DYNPM;
  383. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  384. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  385. mutex_unlock(&rdev->pm.mutex);
  386. } else if (strncmp("profile", buf, strlen("profile")) == 0) {
  387. mutex_lock(&rdev->pm.mutex);
  388. /* disable dynpm */
  389. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  390. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  391. rdev->pm.pm_method = PM_METHOD_PROFILE;
  392. mutex_unlock(&rdev->pm.mutex);
  393. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  394. } else {
  395. count = -EINVAL;
  396. goto fail;
  397. }
  398. radeon_pm_compute_clocks(rdev);
  399. fail:
  400. return count;
  401. }
  402. static ssize_t radeon_get_dpm_state(struct device *dev,
  403. struct device_attribute *attr,
  404. char *buf)
  405. {
  406. struct drm_device *ddev = dev_get_drvdata(dev);
  407. struct radeon_device *rdev = ddev->dev_private;
  408. enum radeon_pm_state_type pm = rdev->pm.dpm.user_state;
  409. return snprintf(buf, PAGE_SIZE, "%s\n",
  410. (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
  411. (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
  412. }
  413. static ssize_t radeon_set_dpm_state(struct device *dev,
  414. struct device_attribute *attr,
  415. const char *buf,
  416. size_t count)
  417. {
  418. struct drm_device *ddev = dev_get_drvdata(dev);
  419. struct radeon_device *rdev = ddev->dev_private;
  420. mutex_lock(&rdev->pm.mutex);
  421. if (strncmp("battery", buf, strlen("battery")) == 0)
  422. rdev->pm.dpm.user_state = POWER_STATE_TYPE_BATTERY;
  423. else if (strncmp("balanced", buf, strlen("balanced")) == 0)
  424. rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  425. else if (strncmp("performance", buf, strlen("performance")) == 0)
  426. rdev->pm.dpm.user_state = POWER_STATE_TYPE_PERFORMANCE;
  427. else {
  428. mutex_unlock(&rdev->pm.mutex);
  429. count = -EINVAL;
  430. goto fail;
  431. }
  432. mutex_unlock(&rdev->pm.mutex);
  433. /* Can't set dpm state when the card is off */
  434. if (!(rdev->flags & RADEON_IS_PX) ||
  435. (ddev->switch_power_state == DRM_SWITCH_POWER_ON))
  436. radeon_pm_compute_clocks(rdev);
  437. fail:
  438. return count;
  439. }
  440. static ssize_t radeon_get_dpm_forced_performance_level(struct device *dev,
  441. struct device_attribute *attr,
  442. char *buf)
  443. {
  444. struct drm_device *ddev = dev_get_drvdata(dev);
  445. struct radeon_device *rdev = ddev->dev_private;
  446. enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
  447. if ((rdev->flags & RADEON_IS_PX) &&
  448. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  449. return snprintf(buf, PAGE_SIZE, "off\n");
  450. return snprintf(buf, PAGE_SIZE, "%s\n",
  451. (level == RADEON_DPM_FORCED_LEVEL_AUTO) ? "auto" :
  452. (level == RADEON_DPM_FORCED_LEVEL_LOW) ? "low" : "high");
  453. }
  454. static ssize_t radeon_set_dpm_forced_performance_level(struct device *dev,
  455. struct device_attribute *attr,
  456. const char *buf,
  457. size_t count)
  458. {
  459. struct drm_device *ddev = dev_get_drvdata(dev);
  460. struct radeon_device *rdev = ddev->dev_private;
  461. enum radeon_dpm_forced_level level;
  462. int ret = 0;
  463. /* Can't force performance level when the card is off */
  464. if ((rdev->flags & RADEON_IS_PX) &&
  465. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  466. return -EINVAL;
  467. mutex_lock(&rdev->pm.mutex);
  468. if (strncmp("low", buf, strlen("low")) == 0) {
  469. level = RADEON_DPM_FORCED_LEVEL_LOW;
  470. } else if (strncmp("high", buf, strlen("high")) == 0) {
  471. level = RADEON_DPM_FORCED_LEVEL_HIGH;
  472. } else if (strncmp("auto", buf, strlen("auto")) == 0) {
  473. level = RADEON_DPM_FORCED_LEVEL_AUTO;
  474. } else {
  475. count = -EINVAL;
  476. goto fail;
  477. }
  478. if (rdev->asic->dpm.force_performance_level) {
  479. if (rdev->pm.dpm.thermal_active) {
  480. count = -EINVAL;
  481. goto fail;
  482. }
  483. ret = radeon_dpm_force_performance_level(rdev, level);
  484. if (ret)
  485. count = -EINVAL;
  486. }
  487. fail:
  488. mutex_unlock(&rdev->pm.mutex);
  489. return count;
  490. }
  491. static ssize_t radeon_hwmon_get_pwm1_enable(struct device *dev,
  492. struct device_attribute *attr,
  493. char *buf)
  494. {
  495. struct radeon_device *rdev = dev_get_drvdata(dev);
  496. u32 pwm_mode = 0;
  497. if (rdev->asic->dpm.fan_ctrl_get_mode)
  498. pwm_mode = rdev->asic->dpm.fan_ctrl_get_mode(rdev);
  499. /* never 0 (full-speed), fuse or smc-controlled always */
  500. return sprintf(buf, "%i\n", pwm_mode == FDO_PWM_MODE_STATIC ? 1 : 2);
  501. }
  502. static ssize_t radeon_hwmon_set_pwm1_enable(struct device *dev,
  503. struct device_attribute *attr,
  504. const char *buf,
  505. size_t count)
  506. {
  507. struct radeon_device *rdev = dev_get_drvdata(dev);
  508. int err;
  509. int value;
  510. if(!rdev->asic->dpm.fan_ctrl_set_mode)
  511. return -EINVAL;
  512. err = kstrtoint(buf, 10, &value);
  513. if (err)
  514. return err;
  515. switch (value) {
  516. case 1: /* manual, percent-based */
  517. rdev->asic->dpm.fan_ctrl_set_mode(rdev, FDO_PWM_MODE_STATIC);
  518. break;
  519. default: /* disable */
  520. rdev->asic->dpm.fan_ctrl_set_mode(rdev, 0);
  521. break;
  522. }
  523. return count;
  524. }
  525. static ssize_t radeon_hwmon_get_pwm1_min(struct device *dev,
  526. struct device_attribute *attr,
  527. char *buf)
  528. {
  529. return sprintf(buf, "%i\n", 0);
  530. }
  531. static ssize_t radeon_hwmon_get_pwm1_max(struct device *dev,
  532. struct device_attribute *attr,
  533. char *buf)
  534. {
  535. return sprintf(buf, "%i\n", 255);
  536. }
  537. static ssize_t radeon_hwmon_set_pwm1(struct device *dev,
  538. struct device_attribute *attr,
  539. const char *buf, size_t count)
  540. {
  541. struct radeon_device *rdev = dev_get_drvdata(dev);
  542. int err;
  543. u32 value;
  544. err = kstrtou32(buf, 10, &value);
  545. if (err)
  546. return err;
  547. value = (value * 100) / 255;
  548. err = rdev->asic->dpm.set_fan_speed_percent(rdev, value);
  549. if (err)
  550. return err;
  551. return count;
  552. }
  553. static ssize_t radeon_hwmon_get_pwm1(struct device *dev,
  554. struct device_attribute *attr,
  555. char *buf)
  556. {
  557. struct radeon_device *rdev = dev_get_drvdata(dev);
  558. int err;
  559. u32 speed;
  560. err = rdev->asic->dpm.get_fan_speed_percent(rdev, &speed);
  561. if (err)
  562. return err;
  563. speed = (speed * 255) / 100;
  564. return sprintf(buf, "%i\n", speed);
  565. }
  566. static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
  567. static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
  568. static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, radeon_get_dpm_state, radeon_set_dpm_state);
  569. static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
  570. radeon_get_dpm_forced_performance_level,
  571. radeon_set_dpm_forced_performance_level);
  572. static ssize_t radeon_hwmon_show_temp(struct device *dev,
  573. struct device_attribute *attr,
  574. char *buf)
  575. {
  576. struct radeon_device *rdev = dev_get_drvdata(dev);
  577. struct drm_device *ddev = rdev->ddev;
  578. int temp;
  579. /* Can't get temperature when the card is off */
  580. if ((rdev->flags & RADEON_IS_PX) &&
  581. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  582. return -EINVAL;
  583. if (rdev->asic->pm.get_temperature)
  584. temp = radeon_get_temperature(rdev);
  585. else
  586. temp = 0;
  587. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  588. }
  589. static ssize_t radeon_hwmon_show_temp_thresh(struct device *dev,
  590. struct device_attribute *attr,
  591. char *buf)
  592. {
  593. struct radeon_device *rdev = dev_get_drvdata(dev);
  594. int hyst = to_sensor_dev_attr(attr)->index;
  595. int temp;
  596. if (hyst)
  597. temp = rdev->pm.dpm.thermal.min_temp;
  598. else
  599. temp = rdev->pm.dpm.thermal.max_temp;
  600. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  601. }
  602. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0);
  603. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 0);
  604. static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 1);
  605. static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, radeon_hwmon_get_pwm1, radeon_hwmon_set_pwm1, 0);
  606. static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, radeon_hwmon_get_pwm1_enable, radeon_hwmon_set_pwm1_enable, 0);
  607. static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, radeon_hwmon_get_pwm1_min, NULL, 0);
  608. static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, radeon_hwmon_get_pwm1_max, NULL, 0);
  609. static struct attribute *hwmon_attributes[] = {
  610. &sensor_dev_attr_temp1_input.dev_attr.attr,
  611. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  612. &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
  613. &sensor_dev_attr_pwm1.dev_attr.attr,
  614. &sensor_dev_attr_pwm1_enable.dev_attr.attr,
  615. &sensor_dev_attr_pwm1_min.dev_attr.attr,
  616. &sensor_dev_attr_pwm1_max.dev_attr.attr,
  617. NULL
  618. };
  619. static umode_t hwmon_attributes_visible(struct kobject *kobj,
  620. struct attribute *attr, int index)
  621. {
  622. struct device *dev = container_of(kobj, struct device, kobj);
  623. struct radeon_device *rdev = dev_get_drvdata(dev);
  624. umode_t effective_mode = attr->mode;
  625. /* Skip limit attributes if DPM is not enabled */
  626. if (rdev->pm.pm_method != PM_METHOD_DPM &&
  627. (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
  628. attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr))
  629. return 0;
  630. /* Skip fan attributes if fan is not present */
  631. if (rdev->pm.no_fan &&
  632. (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
  633. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
  634. attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
  635. attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
  636. return 0;
  637. /* mask fan attributes if we have no bindings for this asic to expose */
  638. if ((!rdev->asic->dpm.get_fan_speed_percent &&
  639. attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
  640. (!rdev->asic->dpm.fan_ctrl_get_mode &&
  641. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
  642. effective_mode &= ~S_IRUGO;
  643. if ((!rdev->asic->dpm.set_fan_speed_percent &&
  644. attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
  645. (!rdev->asic->dpm.fan_ctrl_set_mode &&
  646. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
  647. effective_mode &= ~S_IWUSR;
  648. /* hide max/min values if we can't both query and manage the fan */
  649. if ((!rdev->asic->dpm.set_fan_speed_percent &&
  650. !rdev->asic->dpm.get_fan_speed_percent) &&
  651. (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
  652. attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
  653. return 0;
  654. return effective_mode;
  655. }
  656. static const struct attribute_group hwmon_attrgroup = {
  657. .attrs = hwmon_attributes,
  658. .is_visible = hwmon_attributes_visible,
  659. };
  660. static const struct attribute_group *hwmon_groups[] = {
  661. &hwmon_attrgroup,
  662. NULL
  663. };
  664. static int radeon_hwmon_init(struct radeon_device *rdev)
  665. {
  666. int err = 0;
  667. switch (rdev->pm.int_thermal_type) {
  668. case THERMAL_TYPE_RV6XX:
  669. case THERMAL_TYPE_RV770:
  670. case THERMAL_TYPE_EVERGREEN:
  671. case THERMAL_TYPE_NI:
  672. case THERMAL_TYPE_SUMO:
  673. case THERMAL_TYPE_SI:
  674. case THERMAL_TYPE_CI:
  675. case THERMAL_TYPE_KV:
  676. if (rdev->asic->pm.get_temperature == NULL)
  677. return err;
  678. rdev->pm.int_hwmon_dev = hwmon_device_register_with_groups(rdev->dev,
  679. "radeon", rdev,
  680. hwmon_groups);
  681. if (IS_ERR(rdev->pm.int_hwmon_dev)) {
  682. err = PTR_ERR(rdev->pm.int_hwmon_dev);
  683. dev_err(rdev->dev,
  684. "Unable to register hwmon device: %d\n", err);
  685. }
  686. break;
  687. default:
  688. break;
  689. }
  690. return err;
  691. }
  692. static void radeon_hwmon_fini(struct radeon_device *rdev)
  693. {
  694. if (rdev->pm.int_hwmon_dev)
  695. hwmon_device_unregister(rdev->pm.int_hwmon_dev);
  696. }
  697. static void radeon_dpm_thermal_work_handler(struct work_struct *work)
  698. {
  699. struct radeon_device *rdev =
  700. container_of(work, struct radeon_device,
  701. pm.dpm.thermal.work);
  702. /* switch to the thermal state */
  703. enum radeon_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
  704. if (!rdev->pm.dpm_enabled)
  705. return;
  706. if (rdev->asic->pm.get_temperature) {
  707. int temp = radeon_get_temperature(rdev);
  708. if (temp < rdev->pm.dpm.thermal.min_temp)
  709. /* switch back the user state */
  710. dpm_state = rdev->pm.dpm.user_state;
  711. } else {
  712. if (rdev->pm.dpm.thermal.high_to_low)
  713. /* switch back the user state */
  714. dpm_state = rdev->pm.dpm.user_state;
  715. }
  716. mutex_lock(&rdev->pm.mutex);
  717. if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
  718. rdev->pm.dpm.thermal_active = true;
  719. else
  720. rdev->pm.dpm.thermal_active = false;
  721. rdev->pm.dpm.state = dpm_state;
  722. mutex_unlock(&rdev->pm.mutex);
  723. radeon_pm_compute_clocks(rdev);
  724. }
  725. static bool radeon_dpm_single_display(struct radeon_device *rdev)
  726. {
  727. bool single_display = (rdev->pm.dpm.new_active_crtc_count < 2) ?
  728. true : false;
  729. /* check if the vblank period is too short to adjust the mclk */
  730. if (single_display && rdev->asic->dpm.vblank_too_short) {
  731. if (radeon_dpm_vblank_too_short(rdev))
  732. single_display = false;
  733. }
  734. /* 120hz tends to be problematic even if they are under the
  735. * vblank limit.
  736. */
  737. if (single_display && (r600_dpm_get_vrefresh(rdev) >= 120))
  738. single_display = false;
  739. return single_display;
  740. }
  741. static struct radeon_ps *radeon_dpm_pick_power_state(struct radeon_device *rdev,
  742. enum radeon_pm_state_type dpm_state)
  743. {
  744. int i;
  745. struct radeon_ps *ps;
  746. u32 ui_class;
  747. bool single_display = radeon_dpm_single_display(rdev);
  748. /* certain older asics have a separare 3D performance state,
  749. * so try that first if the user selected performance
  750. */
  751. if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
  752. dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
  753. /* balanced states don't exist at the moment */
  754. if (dpm_state == POWER_STATE_TYPE_BALANCED)
  755. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  756. restart_search:
  757. /* Pick the best power state based on current conditions */
  758. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  759. ps = &rdev->pm.dpm.ps[i];
  760. ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
  761. switch (dpm_state) {
  762. /* user states */
  763. case POWER_STATE_TYPE_BATTERY:
  764. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
  765. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  766. if (single_display)
  767. return ps;
  768. } else
  769. return ps;
  770. }
  771. break;
  772. case POWER_STATE_TYPE_BALANCED:
  773. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
  774. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  775. if (single_display)
  776. return ps;
  777. } else
  778. return ps;
  779. }
  780. break;
  781. case POWER_STATE_TYPE_PERFORMANCE:
  782. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  783. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  784. if (single_display)
  785. return ps;
  786. } else
  787. return ps;
  788. }
  789. break;
  790. /* internal states */
  791. case POWER_STATE_TYPE_INTERNAL_UVD:
  792. if (rdev->pm.dpm.uvd_ps)
  793. return rdev->pm.dpm.uvd_ps;
  794. else
  795. break;
  796. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  797. if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  798. return ps;
  799. break;
  800. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  801. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  802. return ps;
  803. break;
  804. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  805. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  806. return ps;
  807. break;
  808. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  809. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  810. return ps;
  811. break;
  812. case POWER_STATE_TYPE_INTERNAL_BOOT:
  813. return rdev->pm.dpm.boot_ps;
  814. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  815. if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
  816. return ps;
  817. break;
  818. case POWER_STATE_TYPE_INTERNAL_ACPI:
  819. if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
  820. return ps;
  821. break;
  822. case POWER_STATE_TYPE_INTERNAL_ULV:
  823. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
  824. return ps;
  825. break;
  826. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  827. if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
  828. return ps;
  829. break;
  830. default:
  831. break;
  832. }
  833. }
  834. /* use a fallback state if we didn't match */
  835. switch (dpm_state) {
  836. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  837. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
  838. goto restart_search;
  839. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  840. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  841. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  842. if (rdev->pm.dpm.uvd_ps) {
  843. return rdev->pm.dpm.uvd_ps;
  844. } else {
  845. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  846. goto restart_search;
  847. }
  848. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  849. dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
  850. goto restart_search;
  851. case POWER_STATE_TYPE_INTERNAL_ACPI:
  852. dpm_state = POWER_STATE_TYPE_BATTERY;
  853. goto restart_search;
  854. case POWER_STATE_TYPE_BATTERY:
  855. case POWER_STATE_TYPE_BALANCED:
  856. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  857. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  858. goto restart_search;
  859. default:
  860. break;
  861. }
  862. return NULL;
  863. }
  864. static void radeon_dpm_change_power_state_locked(struct radeon_device *rdev)
  865. {
  866. int i;
  867. struct radeon_ps *ps;
  868. enum radeon_pm_state_type dpm_state;
  869. int ret;
  870. bool single_display = radeon_dpm_single_display(rdev);
  871. /* if dpm init failed */
  872. if (!rdev->pm.dpm_enabled)
  873. return;
  874. if (rdev->pm.dpm.user_state != rdev->pm.dpm.state) {
  875. /* add other state override checks here */
  876. if ((!rdev->pm.dpm.thermal_active) &&
  877. (!rdev->pm.dpm.uvd_active))
  878. rdev->pm.dpm.state = rdev->pm.dpm.user_state;
  879. }
  880. dpm_state = rdev->pm.dpm.state;
  881. ps = radeon_dpm_pick_power_state(rdev, dpm_state);
  882. if (ps)
  883. rdev->pm.dpm.requested_ps = ps;
  884. else
  885. return;
  886. /* no need to reprogram if nothing changed unless we are on BTC+ */
  887. if (rdev->pm.dpm.current_ps == rdev->pm.dpm.requested_ps) {
  888. /* vce just modifies an existing state so force a change */
  889. if (ps->vce_active != rdev->pm.dpm.vce_active)
  890. goto force;
  891. /* user has made a display change (such as timing) */
  892. if (rdev->pm.dpm.single_display != single_display)
  893. goto force;
  894. if ((rdev->family < CHIP_BARTS) || (rdev->flags & RADEON_IS_IGP)) {
  895. /* for pre-BTC and APUs if the num crtcs changed but state is the same,
  896. * all we need to do is update the display configuration.
  897. */
  898. if (rdev->pm.dpm.new_active_crtcs != rdev->pm.dpm.current_active_crtcs) {
  899. /* update display watermarks based on new power state */
  900. radeon_bandwidth_update(rdev);
  901. /* update displays */
  902. radeon_dpm_display_configuration_changed(rdev);
  903. rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
  904. rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
  905. }
  906. return;
  907. } else {
  908. /* for BTC+ if the num crtcs hasn't changed and state is the same,
  909. * nothing to do, if the num crtcs is > 1 and state is the same,
  910. * update display configuration.
  911. */
  912. if (rdev->pm.dpm.new_active_crtcs ==
  913. rdev->pm.dpm.current_active_crtcs) {
  914. return;
  915. } else {
  916. if ((rdev->pm.dpm.current_active_crtc_count > 1) &&
  917. (rdev->pm.dpm.new_active_crtc_count > 1)) {
  918. /* update display watermarks based on new power state */
  919. radeon_bandwidth_update(rdev);
  920. /* update displays */
  921. radeon_dpm_display_configuration_changed(rdev);
  922. rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
  923. rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
  924. return;
  925. }
  926. }
  927. }
  928. }
  929. force:
  930. if (radeon_dpm == 1) {
  931. printk("switching from power state:\n");
  932. radeon_dpm_print_power_state(rdev, rdev->pm.dpm.current_ps);
  933. printk("switching to power state:\n");
  934. radeon_dpm_print_power_state(rdev, rdev->pm.dpm.requested_ps);
  935. }
  936. mutex_lock(&rdev->ddev->struct_mutex);
  937. down_write(&rdev->pm.mclk_lock);
  938. mutex_lock(&rdev->ring_lock);
  939. /* update whether vce is active */
  940. ps->vce_active = rdev->pm.dpm.vce_active;
  941. ret = radeon_dpm_pre_set_power_state(rdev);
  942. if (ret)
  943. goto done;
  944. /* update display watermarks based on new power state */
  945. radeon_bandwidth_update(rdev);
  946. /* update displays */
  947. radeon_dpm_display_configuration_changed(rdev);
  948. rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
  949. rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
  950. rdev->pm.dpm.single_display = single_display;
  951. /* wait for the rings to drain */
  952. for (i = 0; i < RADEON_NUM_RINGS; i++) {
  953. struct radeon_ring *ring = &rdev->ring[i];
  954. if (ring->ready)
  955. radeon_fence_wait_empty(rdev, i);
  956. }
  957. /* program the new power state */
  958. radeon_dpm_set_power_state(rdev);
  959. /* update current power state */
  960. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps;
  961. radeon_dpm_post_set_power_state(rdev);
  962. if (rdev->asic->dpm.force_performance_level) {
  963. if (rdev->pm.dpm.thermal_active) {
  964. enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
  965. /* force low perf level for thermal */
  966. radeon_dpm_force_performance_level(rdev, RADEON_DPM_FORCED_LEVEL_LOW);
  967. /* save the user's level */
  968. rdev->pm.dpm.forced_level = level;
  969. } else {
  970. /* otherwise, user selected level */
  971. radeon_dpm_force_performance_level(rdev, rdev->pm.dpm.forced_level);
  972. }
  973. }
  974. done:
  975. mutex_unlock(&rdev->ring_lock);
  976. up_write(&rdev->pm.mclk_lock);
  977. mutex_unlock(&rdev->ddev->struct_mutex);
  978. }
  979. void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable)
  980. {
  981. enum radeon_pm_state_type dpm_state;
  982. if (rdev->asic->dpm.powergate_uvd) {
  983. mutex_lock(&rdev->pm.mutex);
  984. /* don't powergate anything if we
  985. have active but pause streams */
  986. enable |= rdev->pm.dpm.sd > 0;
  987. enable |= rdev->pm.dpm.hd > 0;
  988. /* enable/disable UVD */
  989. radeon_dpm_powergate_uvd(rdev, !enable);
  990. mutex_unlock(&rdev->pm.mutex);
  991. } else {
  992. if (enable) {
  993. mutex_lock(&rdev->pm.mutex);
  994. rdev->pm.dpm.uvd_active = true;
  995. /* disable this for now */
  996. #if 0
  997. if ((rdev->pm.dpm.sd == 1) && (rdev->pm.dpm.hd == 0))
  998. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_SD;
  999. else if ((rdev->pm.dpm.sd == 2) && (rdev->pm.dpm.hd == 0))
  1000. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
  1001. else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 1))
  1002. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
  1003. else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 2))
  1004. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD2;
  1005. else
  1006. #endif
  1007. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD;
  1008. rdev->pm.dpm.state = dpm_state;
  1009. mutex_unlock(&rdev->pm.mutex);
  1010. } else {
  1011. mutex_lock(&rdev->pm.mutex);
  1012. rdev->pm.dpm.uvd_active = false;
  1013. mutex_unlock(&rdev->pm.mutex);
  1014. }
  1015. radeon_pm_compute_clocks(rdev);
  1016. }
  1017. }
  1018. void radeon_dpm_enable_vce(struct radeon_device *rdev, bool enable)
  1019. {
  1020. if (enable) {
  1021. mutex_lock(&rdev->pm.mutex);
  1022. rdev->pm.dpm.vce_active = true;
  1023. /* XXX select vce level based on ring/task */
  1024. rdev->pm.dpm.vce_level = RADEON_VCE_LEVEL_AC_ALL;
  1025. mutex_unlock(&rdev->pm.mutex);
  1026. } else {
  1027. mutex_lock(&rdev->pm.mutex);
  1028. rdev->pm.dpm.vce_active = false;
  1029. mutex_unlock(&rdev->pm.mutex);
  1030. }
  1031. radeon_pm_compute_clocks(rdev);
  1032. }
  1033. static void radeon_pm_suspend_old(struct radeon_device *rdev)
  1034. {
  1035. mutex_lock(&rdev->pm.mutex);
  1036. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  1037. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE)
  1038. rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED;
  1039. }
  1040. mutex_unlock(&rdev->pm.mutex);
  1041. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  1042. }
  1043. static void radeon_pm_suspend_dpm(struct radeon_device *rdev)
  1044. {
  1045. mutex_lock(&rdev->pm.mutex);
  1046. /* disable dpm */
  1047. radeon_dpm_disable(rdev);
  1048. /* reset the power state */
  1049. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
  1050. rdev->pm.dpm_enabled = false;
  1051. mutex_unlock(&rdev->pm.mutex);
  1052. }
  1053. void radeon_pm_suspend(struct radeon_device *rdev)
  1054. {
  1055. if (rdev->pm.pm_method == PM_METHOD_DPM)
  1056. radeon_pm_suspend_dpm(rdev);
  1057. else
  1058. radeon_pm_suspend_old(rdev);
  1059. }
  1060. static void radeon_pm_resume_old(struct radeon_device *rdev)
  1061. {
  1062. /* set up the default clocks if the MC ucode is loaded */
  1063. if ((rdev->family >= CHIP_BARTS) &&
  1064. (rdev->family <= CHIP_CAYMAN) &&
  1065. rdev->mc_fw) {
  1066. if (rdev->pm.default_vddc)
  1067. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  1068. SET_VOLTAGE_TYPE_ASIC_VDDC);
  1069. if (rdev->pm.default_vddci)
  1070. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  1071. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  1072. if (rdev->pm.default_sclk)
  1073. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  1074. if (rdev->pm.default_mclk)
  1075. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  1076. }
  1077. /* asic init will reset the default power state */
  1078. mutex_lock(&rdev->pm.mutex);
  1079. rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
  1080. rdev->pm.current_clock_mode_index = 0;
  1081. rdev->pm.current_sclk = rdev->pm.default_sclk;
  1082. rdev->pm.current_mclk = rdev->pm.default_mclk;
  1083. if (rdev->pm.power_state) {
  1084. rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
  1085. rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci;
  1086. }
  1087. if (rdev->pm.pm_method == PM_METHOD_DYNPM
  1088. && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) {
  1089. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  1090. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  1091. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  1092. }
  1093. mutex_unlock(&rdev->pm.mutex);
  1094. radeon_pm_compute_clocks(rdev);
  1095. }
  1096. static void radeon_pm_resume_dpm(struct radeon_device *rdev)
  1097. {
  1098. int ret;
  1099. /* asic init will reset to the boot state */
  1100. mutex_lock(&rdev->pm.mutex);
  1101. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
  1102. radeon_dpm_setup_asic(rdev);
  1103. ret = radeon_dpm_enable(rdev);
  1104. mutex_unlock(&rdev->pm.mutex);
  1105. if (ret)
  1106. goto dpm_resume_fail;
  1107. rdev->pm.dpm_enabled = true;
  1108. return;
  1109. dpm_resume_fail:
  1110. DRM_ERROR("radeon: dpm resume failed\n");
  1111. if ((rdev->family >= CHIP_BARTS) &&
  1112. (rdev->family <= CHIP_CAYMAN) &&
  1113. rdev->mc_fw) {
  1114. if (rdev->pm.default_vddc)
  1115. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  1116. SET_VOLTAGE_TYPE_ASIC_VDDC);
  1117. if (rdev->pm.default_vddci)
  1118. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  1119. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  1120. if (rdev->pm.default_sclk)
  1121. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  1122. if (rdev->pm.default_mclk)
  1123. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  1124. }
  1125. }
  1126. void radeon_pm_resume(struct radeon_device *rdev)
  1127. {
  1128. if (rdev->pm.pm_method == PM_METHOD_DPM)
  1129. radeon_pm_resume_dpm(rdev);
  1130. else
  1131. radeon_pm_resume_old(rdev);
  1132. }
  1133. static int radeon_pm_init_old(struct radeon_device *rdev)
  1134. {
  1135. int ret;
  1136. rdev->pm.profile = PM_PROFILE_DEFAULT;
  1137. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  1138. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  1139. rdev->pm.dynpm_can_upclock = true;
  1140. rdev->pm.dynpm_can_downclock = true;
  1141. rdev->pm.default_sclk = rdev->clock.default_sclk;
  1142. rdev->pm.default_mclk = rdev->clock.default_mclk;
  1143. rdev->pm.current_sclk = rdev->clock.default_sclk;
  1144. rdev->pm.current_mclk = rdev->clock.default_mclk;
  1145. rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  1146. if (rdev->bios) {
  1147. if (rdev->is_atom_bios)
  1148. radeon_atombios_get_power_modes(rdev);
  1149. else
  1150. radeon_combios_get_power_modes(rdev);
  1151. radeon_pm_print_states(rdev);
  1152. radeon_pm_init_profile(rdev);
  1153. /* set up the default clocks if the MC ucode is loaded */
  1154. if ((rdev->family >= CHIP_BARTS) &&
  1155. (rdev->family <= CHIP_CAYMAN) &&
  1156. rdev->mc_fw) {
  1157. if (rdev->pm.default_vddc)
  1158. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  1159. SET_VOLTAGE_TYPE_ASIC_VDDC);
  1160. if (rdev->pm.default_vddci)
  1161. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  1162. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  1163. if (rdev->pm.default_sclk)
  1164. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  1165. if (rdev->pm.default_mclk)
  1166. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  1167. }
  1168. }
  1169. /* set up the internal thermal sensor if applicable */
  1170. ret = radeon_hwmon_init(rdev);
  1171. if (ret)
  1172. return ret;
  1173. INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
  1174. if (rdev->pm.num_power_states > 1) {
  1175. /* where's the best place to put these? */
  1176. ret = device_create_file(rdev->dev, &dev_attr_power_profile);
  1177. if (ret)
  1178. DRM_ERROR("failed to create device file for power profile\n");
  1179. ret = device_create_file(rdev->dev, &dev_attr_power_method);
  1180. if (ret)
  1181. DRM_ERROR("failed to create device file for power method\n");
  1182. if (radeon_debugfs_pm_init(rdev)) {
  1183. DRM_ERROR("Failed to register debugfs file for PM!\n");
  1184. }
  1185. DRM_INFO("radeon: power management initialized\n");
  1186. }
  1187. return 0;
  1188. }
  1189. static void radeon_dpm_print_power_states(struct radeon_device *rdev)
  1190. {
  1191. int i;
  1192. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  1193. printk("== power state %d ==\n", i);
  1194. radeon_dpm_print_power_state(rdev, &rdev->pm.dpm.ps[i]);
  1195. }
  1196. }
  1197. static int radeon_pm_init_dpm(struct radeon_device *rdev)
  1198. {
  1199. int ret;
  1200. /* default to balanced state */
  1201. rdev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
  1202. rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  1203. rdev->pm.dpm.forced_level = RADEON_DPM_FORCED_LEVEL_AUTO;
  1204. rdev->pm.default_sclk = rdev->clock.default_sclk;
  1205. rdev->pm.default_mclk = rdev->clock.default_mclk;
  1206. rdev->pm.current_sclk = rdev->clock.default_sclk;
  1207. rdev->pm.current_mclk = rdev->clock.default_mclk;
  1208. rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  1209. if (rdev->bios && rdev->is_atom_bios)
  1210. radeon_atombios_get_power_modes(rdev);
  1211. else
  1212. return -EINVAL;
  1213. /* set up the internal thermal sensor if applicable */
  1214. ret = radeon_hwmon_init(rdev);
  1215. if (ret)
  1216. return ret;
  1217. INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler);
  1218. mutex_lock(&rdev->pm.mutex);
  1219. radeon_dpm_init(rdev);
  1220. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
  1221. if (radeon_dpm == 1)
  1222. radeon_dpm_print_power_states(rdev);
  1223. radeon_dpm_setup_asic(rdev);
  1224. ret = radeon_dpm_enable(rdev);
  1225. mutex_unlock(&rdev->pm.mutex);
  1226. if (ret)
  1227. goto dpm_failed;
  1228. rdev->pm.dpm_enabled = true;
  1229. ret = device_create_file(rdev->dev, &dev_attr_power_dpm_state);
  1230. if (ret)
  1231. DRM_ERROR("failed to create device file for dpm state\n");
  1232. ret = device_create_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
  1233. if (ret)
  1234. DRM_ERROR("failed to create device file for dpm state\n");
  1235. /* XXX: these are noops for dpm but are here for backwards compat */
  1236. ret = device_create_file(rdev->dev, &dev_attr_power_profile);
  1237. if (ret)
  1238. DRM_ERROR("failed to create device file for power profile\n");
  1239. ret = device_create_file(rdev->dev, &dev_attr_power_method);
  1240. if (ret)
  1241. DRM_ERROR("failed to create device file for power method\n");
  1242. if (radeon_debugfs_pm_init(rdev)) {
  1243. DRM_ERROR("Failed to register debugfs file for dpm!\n");
  1244. }
  1245. DRM_INFO("radeon: dpm initialized\n");
  1246. return 0;
  1247. dpm_failed:
  1248. rdev->pm.dpm_enabled = false;
  1249. if ((rdev->family >= CHIP_BARTS) &&
  1250. (rdev->family <= CHIP_CAYMAN) &&
  1251. rdev->mc_fw) {
  1252. if (rdev->pm.default_vddc)
  1253. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  1254. SET_VOLTAGE_TYPE_ASIC_VDDC);
  1255. if (rdev->pm.default_vddci)
  1256. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  1257. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  1258. if (rdev->pm.default_sclk)
  1259. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  1260. if (rdev->pm.default_mclk)
  1261. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  1262. }
  1263. DRM_ERROR("radeon: dpm initialization failed\n");
  1264. return ret;
  1265. }
  1266. struct radeon_dpm_quirk {
  1267. u32 chip_vendor;
  1268. u32 chip_device;
  1269. u32 subsys_vendor;
  1270. u32 subsys_device;
  1271. };
  1272. /* cards with dpm stability problems */
  1273. static struct radeon_dpm_quirk radeon_dpm_quirk_list[] = {
  1274. /* TURKS - https://bugs.launchpad.net/ubuntu/+source/linux/+bug/1386534 */
  1275. { PCI_VENDOR_ID_ATI, 0x6759, 0x1682, 0x3195 },
  1276. /* TURKS - https://bugzilla.kernel.org/show_bug.cgi?id=83731 */
  1277. { PCI_VENDOR_ID_ATI, 0x6840, 0x1179, 0xfb81 },
  1278. { 0, 0, 0, 0 },
  1279. };
  1280. int radeon_pm_init(struct radeon_device *rdev)
  1281. {
  1282. struct radeon_dpm_quirk *p = radeon_dpm_quirk_list;
  1283. bool disable_dpm = false;
  1284. /* Apply dpm quirks */
  1285. while (p && p->chip_device != 0) {
  1286. if (rdev->pdev->vendor == p->chip_vendor &&
  1287. rdev->pdev->device == p->chip_device &&
  1288. rdev->pdev->subsystem_vendor == p->subsys_vendor &&
  1289. rdev->pdev->subsystem_device == p->subsys_device) {
  1290. disable_dpm = true;
  1291. break;
  1292. }
  1293. ++p;
  1294. }
  1295. /* enable dpm on rv6xx+ */
  1296. switch (rdev->family) {
  1297. case CHIP_RV610:
  1298. case CHIP_RV630:
  1299. case CHIP_RV620:
  1300. case CHIP_RV635:
  1301. case CHIP_RV670:
  1302. case CHIP_RS780:
  1303. case CHIP_RS880:
  1304. case CHIP_RV770:
  1305. /* DPM requires the RLC, RV770+ dGPU requires SMC */
  1306. if (!rdev->rlc_fw)
  1307. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1308. else if ((rdev->family >= CHIP_RV770) &&
  1309. (!(rdev->flags & RADEON_IS_IGP)) &&
  1310. (!rdev->smc_fw))
  1311. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1312. else if (radeon_dpm == 1)
  1313. rdev->pm.pm_method = PM_METHOD_DPM;
  1314. else
  1315. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1316. break;
  1317. case CHIP_RV730:
  1318. case CHIP_RV710:
  1319. case CHIP_RV740:
  1320. case CHIP_CEDAR:
  1321. case CHIP_REDWOOD:
  1322. case CHIP_JUNIPER:
  1323. case CHIP_CYPRESS:
  1324. case CHIP_HEMLOCK:
  1325. case CHIP_PALM:
  1326. case CHIP_SUMO:
  1327. case CHIP_SUMO2:
  1328. case CHIP_BARTS:
  1329. case CHIP_TURKS:
  1330. case CHIP_CAICOS:
  1331. case CHIP_CAYMAN:
  1332. case CHIP_ARUBA:
  1333. case CHIP_TAHITI:
  1334. case CHIP_PITCAIRN:
  1335. case CHIP_VERDE:
  1336. case CHIP_OLAND:
  1337. case CHIP_HAINAN:
  1338. case CHIP_BONAIRE:
  1339. case CHIP_KABINI:
  1340. case CHIP_KAVERI:
  1341. case CHIP_HAWAII:
  1342. case CHIP_MULLINS:
  1343. /* DPM requires the RLC, RV770+ dGPU requires SMC */
  1344. if (!rdev->rlc_fw)
  1345. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1346. else if ((rdev->family >= CHIP_RV770) &&
  1347. (!(rdev->flags & RADEON_IS_IGP)) &&
  1348. (!rdev->smc_fw))
  1349. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1350. else if (disable_dpm && (radeon_dpm == -1))
  1351. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1352. else if (radeon_dpm == 0)
  1353. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1354. else
  1355. rdev->pm.pm_method = PM_METHOD_DPM;
  1356. break;
  1357. default:
  1358. /* default to profile method */
  1359. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1360. break;
  1361. }
  1362. if (rdev->pm.pm_method == PM_METHOD_DPM)
  1363. return radeon_pm_init_dpm(rdev);
  1364. else
  1365. return radeon_pm_init_old(rdev);
  1366. }
  1367. int radeon_pm_late_init(struct radeon_device *rdev)
  1368. {
  1369. int ret = 0;
  1370. if (rdev->pm.pm_method == PM_METHOD_DPM) {
  1371. mutex_lock(&rdev->pm.mutex);
  1372. ret = radeon_dpm_late_enable(rdev);
  1373. mutex_unlock(&rdev->pm.mutex);
  1374. }
  1375. return ret;
  1376. }
  1377. static void radeon_pm_fini_old(struct radeon_device *rdev)
  1378. {
  1379. if (rdev->pm.num_power_states > 1) {
  1380. mutex_lock(&rdev->pm.mutex);
  1381. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  1382. rdev->pm.profile = PM_PROFILE_DEFAULT;
  1383. radeon_pm_update_profile(rdev);
  1384. radeon_pm_set_clocks(rdev);
  1385. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  1386. /* reset default clocks */
  1387. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  1388. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  1389. radeon_pm_set_clocks(rdev);
  1390. }
  1391. mutex_unlock(&rdev->pm.mutex);
  1392. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  1393. device_remove_file(rdev->dev, &dev_attr_power_profile);
  1394. device_remove_file(rdev->dev, &dev_attr_power_method);
  1395. }
  1396. radeon_hwmon_fini(rdev);
  1397. kfree(rdev->pm.power_state);
  1398. }
  1399. static void radeon_pm_fini_dpm(struct radeon_device *rdev)
  1400. {
  1401. if (rdev->pm.num_power_states > 1) {
  1402. mutex_lock(&rdev->pm.mutex);
  1403. radeon_dpm_disable(rdev);
  1404. mutex_unlock(&rdev->pm.mutex);
  1405. device_remove_file(rdev->dev, &dev_attr_power_dpm_state);
  1406. device_remove_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
  1407. /* XXX backwards compat */
  1408. device_remove_file(rdev->dev, &dev_attr_power_profile);
  1409. device_remove_file(rdev->dev, &dev_attr_power_method);
  1410. }
  1411. radeon_dpm_fini(rdev);
  1412. radeon_hwmon_fini(rdev);
  1413. kfree(rdev->pm.power_state);
  1414. }
  1415. void radeon_pm_fini(struct radeon_device *rdev)
  1416. {
  1417. if (rdev->pm.pm_method == PM_METHOD_DPM)
  1418. radeon_pm_fini_dpm(rdev);
  1419. else
  1420. radeon_pm_fini_old(rdev);
  1421. }
  1422. static void radeon_pm_compute_clocks_old(struct radeon_device *rdev)
  1423. {
  1424. struct drm_device *ddev = rdev->ddev;
  1425. struct drm_crtc *crtc;
  1426. struct radeon_crtc *radeon_crtc;
  1427. if (rdev->pm.num_power_states < 2)
  1428. return;
  1429. mutex_lock(&rdev->pm.mutex);
  1430. rdev->pm.active_crtcs = 0;
  1431. rdev->pm.active_crtc_count = 0;
  1432. if (rdev->num_crtc && rdev->mode_info.mode_config_initialized) {
  1433. list_for_each_entry(crtc,
  1434. &ddev->mode_config.crtc_list, head) {
  1435. radeon_crtc = to_radeon_crtc(crtc);
  1436. if (radeon_crtc->enabled) {
  1437. rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
  1438. rdev->pm.active_crtc_count++;
  1439. }
  1440. }
  1441. }
  1442. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  1443. radeon_pm_update_profile(rdev);
  1444. radeon_pm_set_clocks(rdev);
  1445. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  1446. if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
  1447. if (rdev->pm.active_crtc_count > 1) {
  1448. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  1449. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  1450. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  1451. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  1452. radeon_pm_get_dynpm_state(rdev);
  1453. radeon_pm_set_clocks(rdev);
  1454. DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n");
  1455. }
  1456. } else if (rdev->pm.active_crtc_count == 1) {
  1457. /* TODO: Increase clocks if needed for current mode */
  1458. if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
  1459. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  1460. rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
  1461. radeon_pm_get_dynpm_state(rdev);
  1462. radeon_pm_set_clocks(rdev);
  1463. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  1464. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  1465. } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
  1466. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  1467. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  1468. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  1469. DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n");
  1470. }
  1471. } else { /* count == 0 */
  1472. if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
  1473. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  1474. rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
  1475. rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
  1476. radeon_pm_get_dynpm_state(rdev);
  1477. radeon_pm_set_clocks(rdev);
  1478. }
  1479. }
  1480. }
  1481. }
  1482. mutex_unlock(&rdev->pm.mutex);
  1483. }
  1484. static void radeon_pm_compute_clocks_dpm(struct radeon_device *rdev)
  1485. {
  1486. struct drm_device *ddev = rdev->ddev;
  1487. struct drm_crtc *crtc;
  1488. struct radeon_crtc *radeon_crtc;
  1489. if (!rdev->pm.dpm_enabled)
  1490. return;
  1491. mutex_lock(&rdev->pm.mutex);
  1492. /* update active crtc counts */
  1493. rdev->pm.dpm.new_active_crtcs = 0;
  1494. rdev->pm.dpm.new_active_crtc_count = 0;
  1495. if (rdev->num_crtc && rdev->mode_info.mode_config_initialized) {
  1496. list_for_each_entry(crtc,
  1497. &ddev->mode_config.crtc_list, head) {
  1498. radeon_crtc = to_radeon_crtc(crtc);
  1499. if (crtc->enabled) {
  1500. rdev->pm.dpm.new_active_crtcs |= (1 << radeon_crtc->crtc_id);
  1501. rdev->pm.dpm.new_active_crtc_count++;
  1502. }
  1503. }
  1504. }
  1505. /* update battery/ac status */
  1506. if (power_supply_is_system_supplied() > 0)
  1507. rdev->pm.dpm.ac_power = true;
  1508. else
  1509. rdev->pm.dpm.ac_power = false;
  1510. radeon_dpm_change_power_state_locked(rdev);
  1511. mutex_unlock(&rdev->pm.mutex);
  1512. }
  1513. void radeon_pm_compute_clocks(struct radeon_device *rdev)
  1514. {
  1515. if (rdev->pm.pm_method == PM_METHOD_DPM)
  1516. radeon_pm_compute_clocks_dpm(rdev);
  1517. else
  1518. radeon_pm_compute_clocks_old(rdev);
  1519. }
  1520. static bool radeon_pm_in_vbl(struct radeon_device *rdev)
  1521. {
  1522. int crtc, vpos, hpos, vbl_status;
  1523. bool in_vbl = true;
  1524. /* Iterate over all active crtc's. All crtc's must be in vblank,
  1525. * otherwise return in_vbl == false.
  1526. */
  1527. for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) {
  1528. if (rdev->pm.active_crtcs & (1 << crtc)) {
  1529. vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, 0, &vpos, &hpos, NULL, NULL);
  1530. if ((vbl_status & DRM_SCANOUTPOS_VALID) &&
  1531. !(vbl_status & DRM_SCANOUTPOS_IN_VBLANK))
  1532. in_vbl = false;
  1533. }
  1534. }
  1535. return in_vbl;
  1536. }
  1537. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
  1538. {
  1539. u32 stat_crtc = 0;
  1540. bool in_vbl = radeon_pm_in_vbl(rdev);
  1541. if (in_vbl == false)
  1542. DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc,
  1543. finish ? "exit" : "entry");
  1544. return in_vbl;
  1545. }
  1546. static void radeon_dynpm_idle_work_handler(struct work_struct *work)
  1547. {
  1548. struct radeon_device *rdev;
  1549. int resched;
  1550. rdev = container_of(work, struct radeon_device,
  1551. pm.dynpm_idle_work.work);
  1552. resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
  1553. mutex_lock(&rdev->pm.mutex);
  1554. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  1555. int not_processed = 0;
  1556. int i;
  1557. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  1558. struct radeon_ring *ring = &rdev->ring[i];
  1559. if (ring->ready) {
  1560. not_processed += radeon_fence_count_emitted(rdev, i);
  1561. if (not_processed >= 3)
  1562. break;
  1563. }
  1564. }
  1565. if (not_processed >= 3) { /* should upclock */
  1566. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
  1567. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  1568. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  1569. rdev->pm.dynpm_can_upclock) {
  1570. rdev->pm.dynpm_planned_action =
  1571. DYNPM_ACTION_UPCLOCK;
  1572. rdev->pm.dynpm_action_timeout = jiffies +
  1573. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  1574. }
  1575. } else if (not_processed == 0) { /* should downclock */
  1576. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
  1577. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  1578. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  1579. rdev->pm.dynpm_can_downclock) {
  1580. rdev->pm.dynpm_planned_action =
  1581. DYNPM_ACTION_DOWNCLOCK;
  1582. rdev->pm.dynpm_action_timeout = jiffies +
  1583. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  1584. }
  1585. }
  1586. /* Note, radeon_pm_set_clocks is called with static_switch set
  1587. * to false since we want to wait for vbl to avoid flicker.
  1588. */
  1589. if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
  1590. jiffies > rdev->pm.dynpm_action_timeout) {
  1591. radeon_pm_get_dynpm_state(rdev);
  1592. radeon_pm_set_clocks(rdev);
  1593. }
  1594. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  1595. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  1596. }
  1597. mutex_unlock(&rdev->pm.mutex);
  1598. ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
  1599. }
  1600. /*
  1601. * Debugfs info
  1602. */
  1603. #if defined(CONFIG_DEBUG_FS)
  1604. static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
  1605. {
  1606. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1607. struct drm_device *dev = node->minor->dev;
  1608. struct radeon_device *rdev = dev->dev_private;
  1609. struct drm_device *ddev = rdev->ddev;
  1610. if ((rdev->flags & RADEON_IS_PX) &&
  1611. (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
  1612. seq_printf(m, "PX asic powered off\n");
  1613. } else if (rdev->pm.dpm_enabled) {
  1614. mutex_lock(&rdev->pm.mutex);
  1615. if (rdev->asic->dpm.debugfs_print_current_performance_level)
  1616. radeon_dpm_debugfs_print_current_performance_level(rdev, m);
  1617. else
  1618. seq_printf(m, "Debugfs support not implemented for this asic\n");
  1619. mutex_unlock(&rdev->pm.mutex);
  1620. } else {
  1621. seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk);
  1622. /* radeon_get_engine_clock is not reliable on APUs so just print the current clock */
  1623. if ((rdev->family >= CHIP_PALM) && (rdev->flags & RADEON_IS_IGP))
  1624. seq_printf(m, "current engine clock: %u0 kHz\n", rdev->pm.current_sclk);
  1625. else
  1626. seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
  1627. seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk);
  1628. if (rdev->asic->pm.get_memory_clock)
  1629. seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
  1630. if (rdev->pm.current_vddc)
  1631. seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
  1632. if (rdev->asic->pm.get_pcie_lanes)
  1633. seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
  1634. }
  1635. return 0;
  1636. }
  1637. static struct drm_info_list radeon_pm_info_list[] = {
  1638. {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
  1639. };
  1640. #endif
  1641. static int radeon_debugfs_pm_init(struct radeon_device *rdev)
  1642. {
  1643. #if defined(CONFIG_DEBUG_FS)
  1644. return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
  1645. #else
  1646. return 0;
  1647. #endif
  1648. }