radeon_mode.h 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008
  1. /*
  2. * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
  3. * VA Linux Systems Inc., Fremont, California.
  4. * Copyright 2008 Red Hat Inc.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Original Authors:
  25. * Kevin E. Martin, Rickard E. Faith, Alan Hourihane
  26. *
  27. * Kernel port Author: Dave Airlie
  28. */
  29. #ifndef RADEON_MODE_H
  30. #define RADEON_MODE_H
  31. #include <drm/drm_crtc.h>
  32. #include <drm/drm_edid.h>
  33. #include <drm/drm_dp_helper.h>
  34. #include <drm/drm_dp_mst_helper.h>
  35. #include <drm/drm_fixed.h>
  36. #include <drm/drm_crtc_helper.h>
  37. #include <linux/i2c.h>
  38. #include <linux/i2c-algo-bit.h>
  39. struct radeon_bo;
  40. struct radeon_device;
  41. #define to_radeon_crtc(x) container_of(x, struct radeon_crtc, base)
  42. #define to_radeon_connector(x) container_of(x, struct radeon_connector, base)
  43. #define to_radeon_encoder(x) container_of(x, struct radeon_encoder, base)
  44. #define to_radeon_framebuffer(x) container_of(x, struct radeon_framebuffer, base)
  45. #define RADEON_MAX_HPD_PINS 7
  46. #define RADEON_MAX_CRTCS 6
  47. #define RADEON_MAX_AFMT_BLOCKS 7
  48. enum radeon_rmx_type {
  49. RMX_OFF,
  50. RMX_FULL,
  51. RMX_CENTER,
  52. RMX_ASPECT
  53. };
  54. enum radeon_tv_std {
  55. TV_STD_NTSC,
  56. TV_STD_PAL,
  57. TV_STD_PAL_M,
  58. TV_STD_PAL_60,
  59. TV_STD_NTSC_J,
  60. TV_STD_SCART_PAL,
  61. TV_STD_SECAM,
  62. TV_STD_PAL_CN,
  63. TV_STD_PAL_N,
  64. };
  65. enum radeon_underscan_type {
  66. UNDERSCAN_OFF,
  67. UNDERSCAN_ON,
  68. UNDERSCAN_AUTO,
  69. };
  70. enum radeon_hpd_id {
  71. RADEON_HPD_1 = 0,
  72. RADEON_HPD_2,
  73. RADEON_HPD_3,
  74. RADEON_HPD_4,
  75. RADEON_HPD_5,
  76. RADEON_HPD_6,
  77. RADEON_HPD_NONE = 0xff,
  78. };
  79. enum radeon_output_csc {
  80. RADEON_OUTPUT_CSC_BYPASS = 0,
  81. RADEON_OUTPUT_CSC_TVRGB = 1,
  82. RADEON_OUTPUT_CSC_YCBCR601 = 2,
  83. RADEON_OUTPUT_CSC_YCBCR709 = 3,
  84. };
  85. #define RADEON_MAX_I2C_BUS 16
  86. /* radeon gpio-based i2c
  87. * 1. "mask" reg and bits
  88. * grabs the gpio pins for software use
  89. * 0=not held 1=held
  90. * 2. "a" reg and bits
  91. * output pin value
  92. * 0=low 1=high
  93. * 3. "en" reg and bits
  94. * sets the pin direction
  95. * 0=input 1=output
  96. * 4. "y" reg and bits
  97. * input pin value
  98. * 0=low 1=high
  99. */
  100. struct radeon_i2c_bus_rec {
  101. bool valid;
  102. /* id used by atom */
  103. uint8_t i2c_id;
  104. /* id used by atom */
  105. enum radeon_hpd_id hpd;
  106. /* can be used with hw i2c engine */
  107. bool hw_capable;
  108. /* uses multi-media i2c engine */
  109. bool mm_i2c;
  110. /* regs and bits */
  111. uint32_t mask_clk_reg;
  112. uint32_t mask_data_reg;
  113. uint32_t a_clk_reg;
  114. uint32_t a_data_reg;
  115. uint32_t en_clk_reg;
  116. uint32_t en_data_reg;
  117. uint32_t y_clk_reg;
  118. uint32_t y_data_reg;
  119. uint32_t mask_clk_mask;
  120. uint32_t mask_data_mask;
  121. uint32_t a_clk_mask;
  122. uint32_t a_data_mask;
  123. uint32_t en_clk_mask;
  124. uint32_t en_data_mask;
  125. uint32_t y_clk_mask;
  126. uint32_t y_data_mask;
  127. };
  128. struct radeon_tmds_pll {
  129. uint32_t freq;
  130. uint32_t value;
  131. };
  132. #define RADEON_MAX_BIOS_CONNECTOR 16
  133. /* pll flags */
  134. #define RADEON_PLL_USE_BIOS_DIVS (1 << 0)
  135. #define RADEON_PLL_NO_ODD_POST_DIV (1 << 1)
  136. #define RADEON_PLL_USE_REF_DIV (1 << 2)
  137. #define RADEON_PLL_LEGACY (1 << 3)
  138. #define RADEON_PLL_PREFER_LOW_REF_DIV (1 << 4)
  139. #define RADEON_PLL_PREFER_HIGH_REF_DIV (1 << 5)
  140. #define RADEON_PLL_PREFER_LOW_FB_DIV (1 << 6)
  141. #define RADEON_PLL_PREFER_HIGH_FB_DIV (1 << 7)
  142. #define RADEON_PLL_PREFER_LOW_POST_DIV (1 << 8)
  143. #define RADEON_PLL_PREFER_HIGH_POST_DIV (1 << 9)
  144. #define RADEON_PLL_USE_FRAC_FB_DIV (1 << 10)
  145. #define RADEON_PLL_PREFER_CLOSEST_LOWER (1 << 11)
  146. #define RADEON_PLL_USE_POST_DIV (1 << 12)
  147. #define RADEON_PLL_IS_LCD (1 << 13)
  148. #define RADEON_PLL_PREFER_MINM_OVER_MAXP (1 << 14)
  149. struct radeon_pll {
  150. /* reference frequency */
  151. uint32_t reference_freq;
  152. /* fixed dividers */
  153. uint32_t reference_div;
  154. uint32_t post_div;
  155. /* pll in/out limits */
  156. uint32_t pll_in_min;
  157. uint32_t pll_in_max;
  158. uint32_t pll_out_min;
  159. uint32_t pll_out_max;
  160. uint32_t lcd_pll_out_min;
  161. uint32_t lcd_pll_out_max;
  162. uint32_t best_vco;
  163. /* divider limits */
  164. uint32_t min_ref_div;
  165. uint32_t max_ref_div;
  166. uint32_t min_post_div;
  167. uint32_t max_post_div;
  168. uint32_t min_feedback_div;
  169. uint32_t max_feedback_div;
  170. uint32_t min_frac_feedback_div;
  171. uint32_t max_frac_feedback_div;
  172. /* flags for the current clock */
  173. uint32_t flags;
  174. /* pll id */
  175. uint32_t id;
  176. };
  177. struct radeon_i2c_chan {
  178. struct i2c_adapter adapter;
  179. struct drm_device *dev;
  180. struct i2c_algo_bit_data bit;
  181. struct radeon_i2c_bus_rec rec;
  182. struct drm_dp_aux aux;
  183. bool has_aux;
  184. struct mutex mutex;
  185. };
  186. /* mostly for macs, but really any system without connector tables */
  187. enum radeon_connector_table {
  188. CT_NONE = 0,
  189. CT_GENERIC,
  190. CT_IBOOK,
  191. CT_POWERBOOK_EXTERNAL,
  192. CT_POWERBOOK_INTERNAL,
  193. CT_POWERBOOK_VGA,
  194. CT_MINI_EXTERNAL,
  195. CT_MINI_INTERNAL,
  196. CT_IMAC_G5_ISIGHT,
  197. CT_EMAC,
  198. CT_RN50_POWER,
  199. CT_MAC_X800,
  200. CT_MAC_G5_9600,
  201. CT_SAM440EP,
  202. CT_MAC_G4_SILVER
  203. };
  204. enum radeon_dvo_chip {
  205. DVO_SIL164,
  206. DVO_SIL1178,
  207. };
  208. struct radeon_fbdev;
  209. struct radeon_afmt {
  210. bool enabled;
  211. int offset;
  212. bool last_buffer_filled_status;
  213. int id;
  214. struct r600_audio_pin *pin;
  215. };
  216. struct radeon_mode_info {
  217. struct atom_context *atom_context;
  218. struct card_info *atom_card_info;
  219. enum radeon_connector_table connector_table;
  220. bool mode_config_initialized;
  221. struct radeon_crtc *crtcs[RADEON_MAX_CRTCS];
  222. struct radeon_afmt *afmt[RADEON_MAX_AFMT_BLOCKS];
  223. /* DVI-I properties */
  224. struct drm_property *coherent_mode_property;
  225. /* DAC enable load detect */
  226. struct drm_property *load_detect_property;
  227. /* TV standard */
  228. struct drm_property *tv_std_property;
  229. /* legacy TMDS PLL detect */
  230. struct drm_property *tmds_pll_property;
  231. /* underscan */
  232. struct drm_property *underscan_property;
  233. struct drm_property *underscan_hborder_property;
  234. struct drm_property *underscan_vborder_property;
  235. /* audio */
  236. struct drm_property *audio_property;
  237. /* FMT dithering */
  238. struct drm_property *dither_property;
  239. /* Output CSC */
  240. struct drm_property *output_csc_property;
  241. /* hardcoded DFP edid from BIOS */
  242. struct edid *bios_hardcoded_edid;
  243. int bios_hardcoded_edid_size;
  244. /* pointer to fbdev info structure */
  245. struct radeon_fbdev *rfbdev;
  246. /* firmware flags */
  247. u16 firmware_flags;
  248. /* pointer to backlight encoder */
  249. struct radeon_encoder *bl_encoder;
  250. /* bitmask for active encoder frontends */
  251. uint32_t active_encoders;
  252. };
  253. #define RADEON_MAX_BL_LEVEL 0xFF
  254. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  255. struct radeon_backlight_privdata {
  256. struct radeon_encoder *encoder;
  257. uint8_t negative;
  258. };
  259. #endif
  260. #define MAX_H_CODE_TIMING_LEN 32
  261. #define MAX_V_CODE_TIMING_LEN 32
  262. /* need to store these as reading
  263. back code tables is excessive */
  264. struct radeon_tv_regs {
  265. uint32_t tv_uv_adr;
  266. uint32_t timing_cntl;
  267. uint32_t hrestart;
  268. uint32_t vrestart;
  269. uint32_t frestart;
  270. uint16_t h_code_timing[MAX_H_CODE_TIMING_LEN];
  271. uint16_t v_code_timing[MAX_V_CODE_TIMING_LEN];
  272. };
  273. struct radeon_atom_ss {
  274. uint16_t percentage;
  275. uint16_t percentage_divider;
  276. uint8_t type;
  277. uint16_t step;
  278. uint8_t delay;
  279. uint8_t range;
  280. uint8_t refdiv;
  281. /* asic_ss */
  282. uint16_t rate;
  283. uint16_t amount;
  284. };
  285. enum radeon_flip_status {
  286. RADEON_FLIP_NONE,
  287. RADEON_FLIP_PENDING,
  288. RADEON_FLIP_SUBMITTED
  289. };
  290. struct radeon_crtc {
  291. struct drm_crtc base;
  292. int crtc_id;
  293. u16 lut_r[256], lut_g[256], lut_b[256];
  294. bool enabled;
  295. bool can_tile;
  296. uint32_t crtc_offset;
  297. struct drm_gem_object *cursor_bo;
  298. uint64_t cursor_addr;
  299. int cursor_x;
  300. int cursor_y;
  301. int cursor_hot_x;
  302. int cursor_hot_y;
  303. int cursor_width;
  304. int cursor_height;
  305. int max_cursor_width;
  306. int max_cursor_height;
  307. uint32_t legacy_display_base_addr;
  308. uint32_t legacy_cursor_offset;
  309. enum radeon_rmx_type rmx_type;
  310. u8 h_border;
  311. u8 v_border;
  312. fixed20_12 vsc;
  313. fixed20_12 hsc;
  314. struct drm_display_mode native_mode;
  315. int pll_id;
  316. /* page flipping */
  317. struct workqueue_struct *flip_queue;
  318. struct radeon_flip_work *flip_work;
  319. enum radeon_flip_status flip_status;
  320. /* pll sharing */
  321. struct radeon_atom_ss ss;
  322. bool ss_enabled;
  323. u32 adjusted_clock;
  324. int bpc;
  325. u32 pll_reference_div;
  326. u32 pll_post_div;
  327. u32 pll_flags;
  328. struct drm_encoder *encoder;
  329. struct drm_connector *connector;
  330. /* for dpm */
  331. u32 line_time;
  332. u32 wm_low;
  333. u32 wm_high;
  334. struct drm_display_mode hw_mode;
  335. enum radeon_output_csc output_csc;
  336. };
  337. struct radeon_encoder_primary_dac {
  338. /* legacy primary dac */
  339. uint32_t ps2_pdac_adj;
  340. };
  341. struct radeon_encoder_lvds {
  342. /* legacy lvds */
  343. uint16_t panel_vcc_delay;
  344. uint8_t panel_pwr_delay;
  345. uint8_t panel_digon_delay;
  346. uint8_t panel_blon_delay;
  347. uint16_t panel_ref_divider;
  348. uint8_t panel_post_divider;
  349. uint16_t panel_fb_divider;
  350. bool use_bios_dividers;
  351. uint32_t lvds_gen_cntl;
  352. /* panel mode */
  353. struct drm_display_mode native_mode;
  354. struct backlight_device *bl_dev;
  355. int dpms_mode;
  356. uint8_t backlight_level;
  357. };
  358. struct radeon_encoder_tv_dac {
  359. /* legacy tv dac */
  360. uint32_t ps2_tvdac_adj;
  361. uint32_t ntsc_tvdac_adj;
  362. uint32_t pal_tvdac_adj;
  363. int h_pos;
  364. int v_pos;
  365. int h_size;
  366. int supported_tv_stds;
  367. bool tv_on;
  368. enum radeon_tv_std tv_std;
  369. struct radeon_tv_regs tv;
  370. };
  371. struct radeon_encoder_int_tmds {
  372. /* legacy int tmds */
  373. struct radeon_tmds_pll tmds_pll[4];
  374. };
  375. struct radeon_encoder_ext_tmds {
  376. /* tmds over dvo */
  377. struct radeon_i2c_chan *i2c_bus;
  378. uint8_t slave_addr;
  379. enum radeon_dvo_chip dvo_chip;
  380. };
  381. /* spread spectrum */
  382. struct radeon_encoder_atom_dig {
  383. bool linkb;
  384. /* atom dig */
  385. bool coherent_mode;
  386. int dig_encoder; /* -1 disabled, 0 DIGA, 1 DIGB, etc. */
  387. /* atom lvds/edp */
  388. uint32_t lcd_misc;
  389. uint16_t panel_pwr_delay;
  390. uint32_t lcd_ss_id;
  391. /* panel mode */
  392. struct drm_display_mode native_mode;
  393. struct backlight_device *bl_dev;
  394. int dpms_mode;
  395. uint8_t backlight_level;
  396. int panel_mode;
  397. struct radeon_afmt *afmt;
  398. int active_mst_links;
  399. };
  400. struct radeon_encoder_atom_dac {
  401. enum radeon_tv_std tv_std;
  402. };
  403. struct radeon_encoder_mst {
  404. int crtc;
  405. struct radeon_encoder *primary;
  406. struct radeon_connector *connector;
  407. struct drm_dp_mst_port *port;
  408. int pbn;
  409. int fe;
  410. bool fe_from_be;
  411. bool enc_active;
  412. };
  413. struct radeon_encoder {
  414. struct drm_encoder base;
  415. uint32_t encoder_enum;
  416. uint32_t encoder_id;
  417. uint32_t devices;
  418. uint32_t active_device;
  419. uint32_t flags;
  420. uint32_t pixel_clock;
  421. enum radeon_rmx_type rmx_type;
  422. enum radeon_underscan_type underscan_type;
  423. uint32_t underscan_hborder;
  424. uint32_t underscan_vborder;
  425. struct drm_display_mode native_mode;
  426. void *enc_priv;
  427. int audio_polling_active;
  428. bool is_ext_encoder;
  429. u16 caps;
  430. struct radeon_audio_funcs *audio;
  431. enum radeon_output_csc output_csc;
  432. bool can_mst;
  433. uint32_t offset;
  434. bool is_mst_encoder;
  435. /* front end for this mst encoder */
  436. };
  437. struct radeon_connector_atom_dig {
  438. uint32_t igp_lane_info;
  439. /* displayport */
  440. u8 dpcd[DP_RECEIVER_CAP_SIZE];
  441. u8 dp_sink_type;
  442. int dp_clock;
  443. int dp_lane_count;
  444. bool edp_on;
  445. bool is_mst;
  446. };
  447. struct radeon_gpio_rec {
  448. bool valid;
  449. u8 id;
  450. u32 reg;
  451. u32 mask;
  452. u32 shift;
  453. };
  454. struct radeon_hpd {
  455. enum radeon_hpd_id hpd;
  456. u8 plugged_state;
  457. struct radeon_gpio_rec gpio;
  458. };
  459. struct radeon_router {
  460. u32 router_id;
  461. struct radeon_i2c_bus_rec i2c_info;
  462. u8 i2c_addr;
  463. /* i2c mux */
  464. bool ddc_valid;
  465. u8 ddc_mux_type;
  466. u8 ddc_mux_control_pin;
  467. u8 ddc_mux_state;
  468. /* clock/data mux */
  469. bool cd_valid;
  470. u8 cd_mux_type;
  471. u8 cd_mux_control_pin;
  472. u8 cd_mux_state;
  473. };
  474. enum radeon_connector_audio {
  475. RADEON_AUDIO_DISABLE = 0,
  476. RADEON_AUDIO_ENABLE = 1,
  477. RADEON_AUDIO_AUTO = 2
  478. };
  479. enum radeon_connector_dither {
  480. RADEON_FMT_DITHER_DISABLE = 0,
  481. RADEON_FMT_DITHER_ENABLE = 1,
  482. };
  483. struct stream_attribs {
  484. uint16_t fe;
  485. uint16_t slots;
  486. };
  487. struct radeon_connector {
  488. struct drm_connector base;
  489. uint32_t connector_id;
  490. uint32_t devices;
  491. struct radeon_i2c_chan *ddc_bus;
  492. /* some systems have an hdmi and vga port with a shared ddc line */
  493. bool shared_ddc;
  494. bool use_digital;
  495. /* we need to mind the EDID between detect
  496. and get modes due to analog/digital/tvencoder */
  497. struct edid *edid;
  498. void *con_priv;
  499. bool dac_load_detect;
  500. bool detected_by_load; /* if the connection status was determined by load */
  501. uint16_t connector_object_id;
  502. struct radeon_hpd hpd;
  503. struct radeon_router router;
  504. struct radeon_i2c_chan *router_bus;
  505. enum radeon_connector_audio audio;
  506. enum radeon_connector_dither dither;
  507. int pixelclock_for_modeset;
  508. bool is_mst_connector;
  509. struct radeon_connector *mst_port;
  510. struct drm_dp_mst_port *port;
  511. struct drm_dp_mst_topology_mgr mst_mgr;
  512. struct radeon_encoder *mst_encoder;
  513. struct stream_attribs cur_stream_attribs[6];
  514. int enabled_attribs;
  515. };
  516. struct radeon_framebuffer {
  517. struct drm_framebuffer base;
  518. struct drm_gem_object *obj;
  519. };
  520. #define ENCODER_MODE_IS_DP(em) (((em) == ATOM_ENCODER_MODE_DP) || \
  521. ((em) == ATOM_ENCODER_MODE_DP_MST))
  522. struct atom_clock_dividers {
  523. u32 post_div;
  524. union {
  525. struct {
  526. #ifdef __BIG_ENDIAN
  527. u32 reserved : 6;
  528. u32 whole_fb_div : 12;
  529. u32 frac_fb_div : 14;
  530. #else
  531. u32 frac_fb_div : 14;
  532. u32 whole_fb_div : 12;
  533. u32 reserved : 6;
  534. #endif
  535. };
  536. u32 fb_div;
  537. };
  538. u32 ref_div;
  539. bool enable_post_div;
  540. bool enable_dithen;
  541. u32 vco_mode;
  542. u32 real_clock;
  543. /* added for CI */
  544. u32 post_divider;
  545. u32 flags;
  546. };
  547. struct atom_mpll_param {
  548. union {
  549. struct {
  550. #ifdef __BIG_ENDIAN
  551. u32 reserved : 8;
  552. u32 clkfrac : 12;
  553. u32 clkf : 12;
  554. #else
  555. u32 clkf : 12;
  556. u32 clkfrac : 12;
  557. u32 reserved : 8;
  558. #endif
  559. };
  560. u32 fb_div;
  561. };
  562. u32 post_div;
  563. u32 bwcntl;
  564. u32 dll_speed;
  565. u32 vco_mode;
  566. u32 yclk_sel;
  567. u32 qdr;
  568. u32 half_rate;
  569. };
  570. #define MEM_TYPE_GDDR5 0x50
  571. #define MEM_TYPE_GDDR4 0x40
  572. #define MEM_TYPE_GDDR3 0x30
  573. #define MEM_TYPE_DDR2 0x20
  574. #define MEM_TYPE_GDDR1 0x10
  575. #define MEM_TYPE_DDR3 0xb0
  576. #define MEM_TYPE_MASK 0xf0
  577. struct atom_memory_info {
  578. u8 mem_vendor;
  579. u8 mem_type;
  580. };
  581. #define MAX_AC_TIMING_ENTRIES 16
  582. struct atom_memory_clock_range_table
  583. {
  584. u8 num_entries;
  585. u8 rsv[3];
  586. u32 mclk[MAX_AC_TIMING_ENTRIES];
  587. };
  588. #define VBIOS_MC_REGISTER_ARRAY_SIZE 32
  589. #define VBIOS_MAX_AC_TIMING_ENTRIES 20
  590. struct atom_mc_reg_entry {
  591. u32 mclk_max;
  592. u32 mc_data[VBIOS_MC_REGISTER_ARRAY_SIZE];
  593. };
  594. struct atom_mc_register_address {
  595. u16 s1;
  596. u8 pre_reg_data;
  597. };
  598. struct atom_mc_reg_table {
  599. u8 last;
  600. u8 num_entries;
  601. struct atom_mc_reg_entry mc_reg_table_entry[VBIOS_MAX_AC_TIMING_ENTRIES];
  602. struct atom_mc_register_address mc_reg_address[VBIOS_MC_REGISTER_ARRAY_SIZE];
  603. };
  604. #define MAX_VOLTAGE_ENTRIES 32
  605. struct atom_voltage_table_entry
  606. {
  607. u16 value;
  608. u32 smio_low;
  609. };
  610. struct atom_voltage_table
  611. {
  612. u32 count;
  613. u32 mask_low;
  614. u32 phase_delay;
  615. struct atom_voltage_table_entry entries[MAX_VOLTAGE_ENTRIES];
  616. };
  617. extern void
  618. radeon_add_atom_connector(struct drm_device *dev,
  619. uint32_t connector_id,
  620. uint32_t supported_device,
  621. int connector_type,
  622. struct radeon_i2c_bus_rec *i2c_bus,
  623. uint32_t igp_lane_info,
  624. uint16_t connector_object_id,
  625. struct radeon_hpd *hpd,
  626. struct radeon_router *router);
  627. extern void
  628. radeon_add_legacy_connector(struct drm_device *dev,
  629. uint32_t connector_id,
  630. uint32_t supported_device,
  631. int connector_type,
  632. struct radeon_i2c_bus_rec *i2c_bus,
  633. uint16_t connector_object_id,
  634. struct radeon_hpd *hpd);
  635. extern uint32_t
  636. radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device,
  637. uint8_t dac);
  638. extern void radeon_link_encoder_connector(struct drm_device *dev);
  639. extern enum radeon_tv_std
  640. radeon_combios_get_tv_info(struct radeon_device *rdev);
  641. extern enum radeon_tv_std
  642. radeon_atombios_get_tv_info(struct radeon_device *rdev);
  643. extern void radeon_atombios_get_default_voltages(struct radeon_device *rdev,
  644. u16 *vddc, u16 *vddci, u16 *mvdd);
  645. extern void
  646. radeon_combios_connected_scratch_regs(struct drm_connector *connector,
  647. struct drm_encoder *encoder,
  648. bool connected);
  649. extern void
  650. radeon_atombios_connected_scratch_regs(struct drm_connector *connector,
  651. struct drm_encoder *encoder,
  652. bool connected);
  653. extern struct drm_connector *
  654. radeon_get_connector_for_encoder(struct drm_encoder *encoder);
  655. extern struct drm_connector *
  656. radeon_get_connector_for_encoder_init(struct drm_encoder *encoder);
  657. extern bool radeon_dig_monitor_is_duallink(struct drm_encoder *encoder,
  658. u32 pixel_clock);
  659. extern u16 radeon_encoder_get_dp_bridge_encoder_id(struct drm_encoder *encoder);
  660. extern u16 radeon_connector_encoder_get_dp_bridge_encoder_id(struct drm_connector *connector);
  661. extern bool radeon_connector_is_dp12_capable(struct drm_connector *connector);
  662. extern int radeon_get_monitor_bpc(struct drm_connector *connector);
  663. extern struct edid *radeon_connector_edid(struct drm_connector *connector);
  664. extern void radeon_connector_hotplug(struct drm_connector *connector);
  665. extern int radeon_dp_mode_valid_helper(struct drm_connector *connector,
  666. struct drm_display_mode *mode);
  667. extern void radeon_dp_set_link_config(struct drm_connector *connector,
  668. const struct drm_display_mode *mode);
  669. extern void radeon_dp_link_train(struct drm_encoder *encoder,
  670. struct drm_connector *connector);
  671. extern bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector);
  672. extern u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector);
  673. extern bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector);
  674. extern int radeon_dp_get_panel_mode(struct drm_encoder *encoder,
  675. struct drm_connector *connector);
  676. int radeon_dp_get_max_link_rate(struct drm_connector *connector,
  677. const u8 *dpcd);
  678. extern void radeon_dp_set_rx_power_state(struct drm_connector *connector,
  679. u8 power_state);
  680. extern void radeon_dp_aux_init(struct radeon_connector *radeon_connector);
  681. extern ssize_t
  682. radeon_dp_aux_transfer_native(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg);
  683. extern void atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode);
  684. extern void atombios_dig_encoder_setup2(struct drm_encoder *encoder, int action, int panel_mode, int enc_override);
  685. extern void radeon_atom_encoder_init(struct radeon_device *rdev);
  686. extern void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev);
  687. extern void atombios_dig_transmitter_setup(struct drm_encoder *encoder,
  688. int action, uint8_t lane_num,
  689. uint8_t lane_set);
  690. extern void atombios_dig_transmitter_setup2(struct drm_encoder *encoder,
  691. int action, uint8_t lane_num,
  692. uint8_t lane_set, int fe);
  693. extern void atombios_set_mst_encoder_crtc_source(struct drm_encoder *encoder,
  694. int fe);
  695. extern void radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder);
  696. extern struct drm_encoder *radeon_get_external_encoder(struct drm_encoder *encoder);
  697. void radeon_atom_copy_swap(u8 *dst, u8 *src, u8 num_bytes, bool to_le);
  698. extern void radeon_i2c_init(struct radeon_device *rdev);
  699. extern void radeon_i2c_fini(struct radeon_device *rdev);
  700. extern void radeon_combios_i2c_init(struct radeon_device *rdev);
  701. extern void radeon_atombios_i2c_init(struct radeon_device *rdev);
  702. extern void radeon_i2c_add(struct radeon_device *rdev,
  703. struct radeon_i2c_bus_rec *rec,
  704. const char *name);
  705. extern struct radeon_i2c_chan *radeon_i2c_lookup(struct radeon_device *rdev,
  706. struct radeon_i2c_bus_rec *i2c_bus);
  707. extern struct radeon_i2c_chan *radeon_i2c_create(struct drm_device *dev,
  708. struct radeon_i2c_bus_rec *rec,
  709. const char *name);
  710. extern void radeon_i2c_destroy(struct radeon_i2c_chan *i2c);
  711. extern void radeon_i2c_get_byte(struct radeon_i2c_chan *i2c_bus,
  712. u8 slave_addr,
  713. u8 addr,
  714. u8 *val);
  715. extern void radeon_i2c_put_byte(struct radeon_i2c_chan *i2c,
  716. u8 slave_addr,
  717. u8 addr,
  718. u8 val);
  719. extern void radeon_router_select_ddc_port(struct radeon_connector *radeon_connector);
  720. extern void radeon_router_select_cd_port(struct radeon_connector *radeon_connector);
  721. extern bool radeon_ddc_probe(struct radeon_connector *radeon_connector, bool use_aux);
  722. extern bool radeon_atombios_get_ppll_ss_info(struct radeon_device *rdev,
  723. struct radeon_atom_ss *ss,
  724. int id);
  725. extern bool radeon_atombios_get_asic_ss_info(struct radeon_device *rdev,
  726. struct radeon_atom_ss *ss,
  727. int id, u32 clock);
  728. extern struct radeon_gpio_rec radeon_atombios_lookup_gpio(struct radeon_device *rdev,
  729. u8 id);
  730. extern void radeon_compute_pll_legacy(struct radeon_pll *pll,
  731. uint64_t freq,
  732. uint32_t *dot_clock_p,
  733. uint32_t *fb_div_p,
  734. uint32_t *frac_fb_div_p,
  735. uint32_t *ref_div_p,
  736. uint32_t *post_div_p);
  737. extern void radeon_compute_pll_avivo(struct radeon_pll *pll,
  738. u32 freq,
  739. u32 *dot_clock_p,
  740. u32 *fb_div_p,
  741. u32 *frac_fb_div_p,
  742. u32 *ref_div_p,
  743. u32 *post_div_p);
  744. extern void radeon_setup_encoder_clones(struct drm_device *dev);
  745. struct drm_encoder *radeon_encoder_legacy_lvds_add(struct drm_device *dev, int bios_index);
  746. struct drm_encoder *radeon_encoder_legacy_primary_dac_add(struct drm_device *dev, int bios_index, int with_tv);
  747. struct drm_encoder *radeon_encoder_legacy_tv_dac_add(struct drm_device *dev, int bios_index, int with_tv);
  748. struct drm_encoder *radeon_encoder_legacy_tmds_int_add(struct drm_device *dev, int bios_index);
  749. struct drm_encoder *radeon_encoder_legacy_tmds_ext_add(struct drm_device *dev, int bios_index);
  750. extern void atombios_dvo_setup(struct drm_encoder *encoder, int action);
  751. extern void atombios_digital_setup(struct drm_encoder *encoder, int action);
  752. extern int atombios_get_encoder_mode(struct drm_encoder *encoder);
  753. extern bool atombios_set_edp_panel_power(struct drm_connector *connector, int action);
  754. extern void radeon_encoder_set_active_device(struct drm_encoder *encoder);
  755. extern bool radeon_encoder_is_digital(struct drm_encoder *encoder);
  756. extern void radeon_crtc_load_lut(struct drm_crtc *crtc);
  757. extern int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  758. struct drm_framebuffer *old_fb);
  759. extern int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
  760. struct drm_framebuffer *fb,
  761. int x, int y,
  762. enum mode_set_atomic state);
  763. extern int atombios_crtc_mode_set(struct drm_crtc *crtc,
  764. struct drm_display_mode *mode,
  765. struct drm_display_mode *adjusted_mode,
  766. int x, int y,
  767. struct drm_framebuffer *old_fb);
  768. extern void atombios_crtc_dpms(struct drm_crtc *crtc, int mode);
  769. extern int radeon_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  770. struct drm_framebuffer *old_fb);
  771. extern int radeon_crtc_set_base_atomic(struct drm_crtc *crtc,
  772. struct drm_framebuffer *fb,
  773. int x, int y,
  774. enum mode_set_atomic state);
  775. extern int radeon_crtc_do_set_base(struct drm_crtc *crtc,
  776. struct drm_framebuffer *fb,
  777. int x, int y, int atomic);
  778. extern int radeon_crtc_cursor_set2(struct drm_crtc *crtc,
  779. struct drm_file *file_priv,
  780. uint32_t handle,
  781. uint32_t width,
  782. uint32_t height,
  783. int32_t hot_x,
  784. int32_t hot_y);
  785. extern int radeon_crtc_cursor_move(struct drm_crtc *crtc,
  786. int x, int y);
  787. extern void radeon_cursor_reset(struct drm_crtc *crtc);
  788. extern int radeon_get_crtc_scanoutpos(struct drm_device *dev, int crtc,
  789. unsigned int flags,
  790. int *vpos, int *hpos, ktime_t *stime,
  791. ktime_t *etime);
  792. extern bool radeon_combios_check_hardcoded_edid(struct radeon_device *rdev);
  793. extern struct edid *
  794. radeon_bios_get_hardcoded_edid(struct radeon_device *rdev);
  795. extern bool radeon_atom_get_clock_info(struct drm_device *dev);
  796. extern bool radeon_combios_get_clock_info(struct drm_device *dev);
  797. extern struct radeon_encoder_atom_dig *
  798. radeon_atombios_get_lvds_info(struct radeon_encoder *encoder);
  799. extern bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
  800. struct radeon_encoder_int_tmds *tmds);
  801. extern bool radeon_legacy_get_tmds_info_from_combios(struct radeon_encoder *encoder,
  802. struct radeon_encoder_int_tmds *tmds);
  803. extern bool radeon_legacy_get_tmds_info_from_table(struct radeon_encoder *encoder,
  804. struct radeon_encoder_int_tmds *tmds);
  805. extern bool radeon_legacy_get_ext_tmds_info_from_combios(struct radeon_encoder *encoder,
  806. struct radeon_encoder_ext_tmds *tmds);
  807. extern bool radeon_legacy_get_ext_tmds_info_from_table(struct radeon_encoder *encoder,
  808. struct radeon_encoder_ext_tmds *tmds);
  809. extern struct radeon_encoder_primary_dac *
  810. radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder);
  811. extern struct radeon_encoder_tv_dac *
  812. radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder);
  813. extern struct radeon_encoder_lvds *
  814. radeon_combios_get_lvds_info(struct radeon_encoder *encoder);
  815. extern void radeon_combios_get_ext_tmds_info(struct radeon_encoder *encoder);
  816. extern struct radeon_encoder_tv_dac *
  817. radeon_combios_get_tv_dac_info(struct radeon_encoder *encoder);
  818. extern struct radeon_encoder_primary_dac *
  819. radeon_combios_get_primary_dac_info(struct radeon_encoder *encoder);
  820. extern bool radeon_combios_external_tmds_setup(struct drm_encoder *encoder);
  821. extern void radeon_external_tmds_setup(struct drm_encoder *encoder);
  822. extern void radeon_combios_output_lock(struct drm_encoder *encoder, bool lock);
  823. extern void radeon_combios_initialize_bios_scratch_regs(struct drm_device *dev);
  824. extern void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock);
  825. extern void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev);
  826. extern void radeon_save_bios_scratch_regs(struct radeon_device *rdev);
  827. extern void radeon_restore_bios_scratch_regs(struct radeon_device *rdev);
  828. extern void
  829. radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
  830. extern void
  831. radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
  832. extern void
  833. radeon_combios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
  834. extern void
  835. radeon_combios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
  836. extern void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  837. u16 blue, int regno);
  838. extern void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  839. u16 *blue, int regno);
  840. int radeon_framebuffer_init(struct drm_device *dev,
  841. struct radeon_framebuffer *rfb,
  842. struct drm_mode_fb_cmd2 *mode_cmd,
  843. struct drm_gem_object *obj);
  844. int radeonfb_remove(struct drm_device *dev, struct drm_framebuffer *fb);
  845. bool radeon_get_legacy_connector_info_from_bios(struct drm_device *dev);
  846. bool radeon_get_legacy_connector_info_from_table(struct drm_device *dev);
  847. void radeon_atombios_init_crtc(struct drm_device *dev,
  848. struct radeon_crtc *radeon_crtc);
  849. void radeon_legacy_init_crtc(struct drm_device *dev,
  850. struct radeon_crtc *radeon_crtc);
  851. void radeon_get_clock_info(struct drm_device *dev);
  852. extern bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev);
  853. extern bool radeon_get_atom_connector_info_from_supported_devices_table(struct drm_device *dev);
  854. void radeon_enc_destroy(struct drm_encoder *encoder);
  855. void radeon_copy_fb(struct drm_device *dev, struct drm_gem_object *dst_obj);
  856. void radeon_combios_asic_init(struct drm_device *dev);
  857. bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
  858. const struct drm_display_mode *mode,
  859. struct drm_display_mode *adjusted_mode);
  860. void radeon_panel_mode_fixup(struct drm_encoder *encoder,
  861. struct drm_display_mode *adjusted_mode);
  862. void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *radeon_crtc);
  863. /* legacy tv */
  864. void radeon_legacy_tv_adjust_crtc_reg(struct drm_encoder *encoder,
  865. uint32_t *h_total_disp, uint32_t *h_sync_strt_wid,
  866. uint32_t *v_total_disp, uint32_t *v_sync_strt_wid);
  867. void radeon_legacy_tv_adjust_pll1(struct drm_encoder *encoder,
  868. uint32_t *htotal_cntl, uint32_t *ppll_ref_div,
  869. uint32_t *ppll_div_3, uint32_t *pixclks_cntl);
  870. void radeon_legacy_tv_adjust_pll2(struct drm_encoder *encoder,
  871. uint32_t *htotal2_cntl, uint32_t *p2pll_ref_div,
  872. uint32_t *p2pll_div_0, uint32_t *pixclks_cntl);
  873. void radeon_legacy_tv_mode_set(struct drm_encoder *encoder,
  874. struct drm_display_mode *mode,
  875. struct drm_display_mode *adjusted_mode);
  876. /* fmt blocks */
  877. void avivo_program_fmt(struct drm_encoder *encoder);
  878. void dce3_program_fmt(struct drm_encoder *encoder);
  879. void dce4_program_fmt(struct drm_encoder *encoder);
  880. void dce8_program_fmt(struct drm_encoder *encoder);
  881. /* fbdev layer */
  882. int radeon_fbdev_init(struct radeon_device *rdev);
  883. void radeon_fbdev_fini(struct radeon_device *rdev);
  884. void radeon_fbdev_set_suspend(struct radeon_device *rdev, int state);
  885. bool radeon_fbdev_robj_is_fb(struct radeon_device *rdev, struct radeon_bo *robj);
  886. void radeon_fb_output_poll_changed(struct radeon_device *rdev);
  887. void radeon_crtc_handle_vblank(struct radeon_device *rdev, int crtc_id);
  888. void radeon_fb_add_connector(struct radeon_device *rdev, struct drm_connector *connector);
  889. void radeon_fb_remove_connector(struct radeon_device *rdev, struct drm_connector *connector);
  890. void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id);
  891. int radeon_align_pitch(struct radeon_device *rdev, int width, int bpp, bool tiled);
  892. /* mst */
  893. int radeon_dp_mst_init(struct radeon_connector *radeon_connector);
  894. int radeon_dp_mst_probe(struct radeon_connector *radeon_connector);
  895. int radeon_dp_mst_check_status(struct radeon_connector *radeon_connector);
  896. int radeon_mst_debugfs_init(struct radeon_device *rdev);
  897. void radeon_dp_mst_prepare_pll(struct drm_crtc *crtc, struct drm_display_mode *mode);
  898. void radeon_setup_mst_connector(struct drm_device *dev);
  899. int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder, int fe_idx);
  900. void radeon_atom_release_dig_encoder(struct radeon_device *rdev, int enc_idx);
  901. #endif