radeon_kms.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include "radeon.h"
  30. #include <drm/radeon_drm.h>
  31. #include "radeon_asic.h"
  32. #include <linux/vga_switcheroo.h>
  33. #include <linux/slab.h>
  34. #include <linux/pm_runtime.h>
  35. #include "radeon_kfd.h"
  36. #if defined(CONFIG_VGA_SWITCHEROO)
  37. bool radeon_has_atpx(void);
  38. #else
  39. static inline bool radeon_has_atpx(void) { return false; }
  40. #endif
  41. /**
  42. * radeon_driver_unload_kms - Main unload function for KMS.
  43. *
  44. * @dev: drm dev pointer
  45. *
  46. * This is the main unload function for KMS (all asics).
  47. * It calls radeon_modeset_fini() to tear down the
  48. * displays, and radeon_device_fini() to tear down
  49. * the rest of the device (CP, writeback, etc.).
  50. * Returns 0 on success.
  51. */
  52. int radeon_driver_unload_kms(struct drm_device *dev)
  53. {
  54. struct radeon_device *rdev = dev->dev_private;
  55. if (rdev == NULL)
  56. return 0;
  57. if (rdev->rmmio == NULL)
  58. goto done_free;
  59. pm_runtime_get_sync(dev->dev);
  60. radeon_kfd_device_fini(rdev);
  61. radeon_acpi_fini(rdev);
  62. radeon_modeset_fini(rdev);
  63. radeon_device_fini(rdev);
  64. done_free:
  65. kfree(rdev);
  66. dev->dev_private = NULL;
  67. return 0;
  68. }
  69. /**
  70. * radeon_driver_load_kms - Main load function for KMS.
  71. *
  72. * @dev: drm dev pointer
  73. * @flags: device flags
  74. *
  75. * This is the main load function for KMS (all asics).
  76. * It calls radeon_device_init() to set up the non-display
  77. * parts of the chip (asic init, CP, writeback, etc.), and
  78. * radeon_modeset_init() to set up the display parts
  79. * (crtcs, encoders, hotplug detect, etc.).
  80. * Returns 0 on success, error on failure.
  81. */
  82. int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags)
  83. {
  84. struct radeon_device *rdev;
  85. int r, acpi_status;
  86. rdev = kzalloc(sizeof(struct radeon_device), GFP_KERNEL);
  87. if (rdev == NULL) {
  88. return -ENOMEM;
  89. }
  90. dev->dev_private = (void *)rdev;
  91. /* update BUS flag */
  92. if (drm_pci_device_is_agp(dev)) {
  93. flags |= RADEON_IS_AGP;
  94. } else if (pci_is_pcie(dev->pdev)) {
  95. flags |= RADEON_IS_PCIE;
  96. } else {
  97. flags |= RADEON_IS_PCI;
  98. }
  99. if ((radeon_runtime_pm != 0) &&
  100. radeon_has_atpx() &&
  101. ((flags & RADEON_IS_IGP) == 0))
  102. flags |= RADEON_IS_PX;
  103. /* radeon_device_init should report only fatal error
  104. * like memory allocation failure or iomapping failure,
  105. * or memory manager initialization failure, it must
  106. * properly initialize the GPU MC controller and permit
  107. * VRAM allocation
  108. */
  109. r = radeon_device_init(rdev, dev, dev->pdev, flags);
  110. if (r) {
  111. dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
  112. goto out;
  113. }
  114. /* Again modeset_init should fail only on fatal error
  115. * otherwise it should provide enough functionalities
  116. * for shadowfb to run
  117. */
  118. r = radeon_modeset_init(rdev);
  119. if (r)
  120. dev_err(&dev->pdev->dev, "Fatal error during modeset init\n");
  121. /* Call ACPI methods: require modeset init
  122. * but failure is not fatal
  123. */
  124. if (!r) {
  125. acpi_status = radeon_acpi_init(rdev);
  126. if (acpi_status)
  127. dev_dbg(&dev->pdev->dev,
  128. "Error during ACPI methods call\n");
  129. }
  130. radeon_kfd_device_probe(rdev);
  131. radeon_kfd_device_init(rdev);
  132. if (radeon_is_px(dev)) {
  133. pm_runtime_use_autosuspend(dev->dev);
  134. pm_runtime_set_autosuspend_delay(dev->dev, 5000);
  135. pm_runtime_set_active(dev->dev);
  136. pm_runtime_allow(dev->dev);
  137. pm_runtime_mark_last_busy(dev->dev);
  138. pm_runtime_put_autosuspend(dev->dev);
  139. }
  140. out:
  141. if (r)
  142. radeon_driver_unload_kms(dev);
  143. return r;
  144. }
  145. /**
  146. * radeon_set_filp_rights - Set filp right.
  147. *
  148. * @dev: drm dev pointer
  149. * @owner: drm file
  150. * @applier: drm file
  151. * @value: value
  152. *
  153. * Sets the filp rights for the device (all asics).
  154. */
  155. static void radeon_set_filp_rights(struct drm_device *dev,
  156. struct drm_file **owner,
  157. struct drm_file *applier,
  158. uint32_t *value)
  159. {
  160. mutex_lock(&dev->struct_mutex);
  161. if (*value == 1) {
  162. /* wants rights */
  163. if (!*owner)
  164. *owner = applier;
  165. } else if (*value == 0) {
  166. /* revokes rights */
  167. if (*owner == applier)
  168. *owner = NULL;
  169. }
  170. *value = *owner == applier ? 1 : 0;
  171. mutex_unlock(&dev->struct_mutex);
  172. }
  173. /*
  174. * Userspace get information ioctl
  175. */
  176. /**
  177. * radeon_info_ioctl - answer a device specific request.
  178. *
  179. * @rdev: radeon device pointer
  180. * @data: request object
  181. * @filp: drm filp
  182. *
  183. * This function is used to pass device specific parameters to the userspace
  184. * drivers. Examples include: pci device id, pipeline parms, tiling params,
  185. * etc. (all asics).
  186. * Returns 0 on success, -EINVAL on failure.
  187. */
  188. static int radeon_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  189. {
  190. struct radeon_device *rdev = dev->dev_private;
  191. struct drm_radeon_info *info = data;
  192. struct radeon_mode_info *minfo = &rdev->mode_info;
  193. uint32_t *value, value_tmp, *value_ptr, value_size;
  194. uint64_t value64;
  195. struct drm_crtc *crtc;
  196. int i, found;
  197. value_ptr = (uint32_t *)((unsigned long)info->value);
  198. value = &value_tmp;
  199. value_size = sizeof(uint32_t);
  200. switch (info->request) {
  201. case RADEON_INFO_DEVICE_ID:
  202. *value = dev->pdev->device;
  203. break;
  204. case RADEON_INFO_NUM_GB_PIPES:
  205. *value = rdev->num_gb_pipes;
  206. break;
  207. case RADEON_INFO_NUM_Z_PIPES:
  208. *value = rdev->num_z_pipes;
  209. break;
  210. case RADEON_INFO_ACCEL_WORKING:
  211. /* xf86-video-ati 6.13.0 relies on this being false for evergreen */
  212. if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK))
  213. *value = false;
  214. else
  215. *value = rdev->accel_working;
  216. break;
  217. case RADEON_INFO_CRTC_FROM_ID:
  218. if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
  219. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  220. return -EFAULT;
  221. }
  222. for (i = 0, found = 0; i < rdev->num_crtc; i++) {
  223. crtc = (struct drm_crtc *)minfo->crtcs[i];
  224. if (crtc && crtc->base.id == *value) {
  225. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  226. *value = radeon_crtc->crtc_id;
  227. found = 1;
  228. break;
  229. }
  230. }
  231. if (!found) {
  232. DRM_DEBUG_KMS("unknown crtc id %d\n", *value);
  233. return -EINVAL;
  234. }
  235. break;
  236. case RADEON_INFO_ACCEL_WORKING2:
  237. if (rdev->family == CHIP_HAWAII) {
  238. if (rdev->accel_working) {
  239. if (rdev->new_fw)
  240. *value = 3;
  241. else
  242. *value = 2;
  243. } else {
  244. *value = 0;
  245. }
  246. } else {
  247. *value = rdev->accel_working;
  248. }
  249. break;
  250. case RADEON_INFO_TILING_CONFIG:
  251. if (rdev->family >= CHIP_BONAIRE)
  252. *value = rdev->config.cik.tile_config;
  253. else if (rdev->family >= CHIP_TAHITI)
  254. *value = rdev->config.si.tile_config;
  255. else if (rdev->family >= CHIP_CAYMAN)
  256. *value = rdev->config.cayman.tile_config;
  257. else if (rdev->family >= CHIP_CEDAR)
  258. *value = rdev->config.evergreen.tile_config;
  259. else if (rdev->family >= CHIP_RV770)
  260. *value = rdev->config.rv770.tile_config;
  261. else if (rdev->family >= CHIP_R600)
  262. *value = rdev->config.r600.tile_config;
  263. else {
  264. DRM_DEBUG_KMS("tiling config is r6xx+ only!\n");
  265. return -EINVAL;
  266. }
  267. break;
  268. case RADEON_INFO_WANT_HYPERZ:
  269. /* The "value" here is both an input and output parameter.
  270. * If the input value is 1, filp requests hyper-z access.
  271. * If the input value is 0, filp revokes its hyper-z access.
  272. *
  273. * When returning, the value is 1 if filp owns hyper-z access,
  274. * 0 otherwise. */
  275. if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
  276. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  277. return -EFAULT;
  278. }
  279. if (*value >= 2) {
  280. DRM_DEBUG_KMS("WANT_HYPERZ: invalid value %d\n", *value);
  281. return -EINVAL;
  282. }
  283. radeon_set_filp_rights(dev, &rdev->hyperz_filp, filp, value);
  284. break;
  285. case RADEON_INFO_WANT_CMASK:
  286. /* The same logic as Hyper-Z. */
  287. if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
  288. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  289. return -EFAULT;
  290. }
  291. if (*value >= 2) {
  292. DRM_DEBUG_KMS("WANT_CMASK: invalid value %d\n", *value);
  293. return -EINVAL;
  294. }
  295. radeon_set_filp_rights(dev, &rdev->cmask_filp, filp, value);
  296. break;
  297. case RADEON_INFO_CLOCK_CRYSTAL_FREQ:
  298. /* return clock value in KHz */
  299. if (rdev->asic->get_xclk)
  300. *value = radeon_get_xclk(rdev) * 10;
  301. else
  302. *value = rdev->clock.spll.reference_freq * 10;
  303. break;
  304. case RADEON_INFO_NUM_BACKENDS:
  305. if (rdev->family >= CHIP_BONAIRE)
  306. *value = rdev->config.cik.max_backends_per_se *
  307. rdev->config.cik.max_shader_engines;
  308. else if (rdev->family >= CHIP_TAHITI)
  309. *value = rdev->config.si.max_backends_per_se *
  310. rdev->config.si.max_shader_engines;
  311. else if (rdev->family >= CHIP_CAYMAN)
  312. *value = rdev->config.cayman.max_backends_per_se *
  313. rdev->config.cayman.max_shader_engines;
  314. else if (rdev->family >= CHIP_CEDAR)
  315. *value = rdev->config.evergreen.max_backends;
  316. else if (rdev->family >= CHIP_RV770)
  317. *value = rdev->config.rv770.max_backends;
  318. else if (rdev->family >= CHIP_R600)
  319. *value = rdev->config.r600.max_backends;
  320. else {
  321. return -EINVAL;
  322. }
  323. break;
  324. case RADEON_INFO_NUM_TILE_PIPES:
  325. if (rdev->family >= CHIP_BONAIRE)
  326. *value = rdev->config.cik.max_tile_pipes;
  327. else if (rdev->family >= CHIP_TAHITI)
  328. *value = rdev->config.si.max_tile_pipes;
  329. else if (rdev->family >= CHIP_CAYMAN)
  330. *value = rdev->config.cayman.max_tile_pipes;
  331. else if (rdev->family >= CHIP_CEDAR)
  332. *value = rdev->config.evergreen.max_tile_pipes;
  333. else if (rdev->family >= CHIP_RV770)
  334. *value = rdev->config.rv770.max_tile_pipes;
  335. else if (rdev->family >= CHIP_R600)
  336. *value = rdev->config.r600.max_tile_pipes;
  337. else {
  338. return -EINVAL;
  339. }
  340. break;
  341. case RADEON_INFO_FUSION_GART_WORKING:
  342. *value = 1;
  343. break;
  344. case RADEON_INFO_BACKEND_MAP:
  345. if (rdev->family >= CHIP_BONAIRE)
  346. *value = rdev->config.cik.backend_map;
  347. else if (rdev->family >= CHIP_TAHITI)
  348. *value = rdev->config.si.backend_map;
  349. else if (rdev->family >= CHIP_CAYMAN)
  350. *value = rdev->config.cayman.backend_map;
  351. else if (rdev->family >= CHIP_CEDAR)
  352. *value = rdev->config.evergreen.backend_map;
  353. else if (rdev->family >= CHIP_RV770)
  354. *value = rdev->config.rv770.backend_map;
  355. else if (rdev->family >= CHIP_R600)
  356. *value = rdev->config.r600.backend_map;
  357. else {
  358. return -EINVAL;
  359. }
  360. break;
  361. case RADEON_INFO_VA_START:
  362. /* this is where we report if vm is supported or not */
  363. if (rdev->family < CHIP_CAYMAN)
  364. return -EINVAL;
  365. *value = RADEON_VA_RESERVED_SIZE;
  366. break;
  367. case RADEON_INFO_IB_VM_MAX_SIZE:
  368. /* this is where we report if vm is supported or not */
  369. if (rdev->family < CHIP_CAYMAN)
  370. return -EINVAL;
  371. *value = RADEON_IB_VM_MAX_SIZE;
  372. break;
  373. case RADEON_INFO_MAX_PIPES:
  374. if (rdev->family >= CHIP_BONAIRE)
  375. *value = rdev->config.cik.max_cu_per_sh;
  376. else if (rdev->family >= CHIP_TAHITI)
  377. *value = rdev->config.si.max_cu_per_sh;
  378. else if (rdev->family >= CHIP_CAYMAN)
  379. *value = rdev->config.cayman.max_pipes_per_simd;
  380. else if (rdev->family >= CHIP_CEDAR)
  381. *value = rdev->config.evergreen.max_pipes;
  382. else if (rdev->family >= CHIP_RV770)
  383. *value = rdev->config.rv770.max_pipes;
  384. else if (rdev->family >= CHIP_R600)
  385. *value = rdev->config.r600.max_pipes;
  386. else {
  387. return -EINVAL;
  388. }
  389. break;
  390. case RADEON_INFO_TIMESTAMP:
  391. if (rdev->family < CHIP_R600) {
  392. DRM_DEBUG_KMS("timestamp is r6xx+ only!\n");
  393. return -EINVAL;
  394. }
  395. value = (uint32_t*)&value64;
  396. value_size = sizeof(uint64_t);
  397. value64 = radeon_get_gpu_clock_counter(rdev);
  398. break;
  399. case RADEON_INFO_MAX_SE:
  400. if (rdev->family >= CHIP_BONAIRE)
  401. *value = rdev->config.cik.max_shader_engines;
  402. else if (rdev->family >= CHIP_TAHITI)
  403. *value = rdev->config.si.max_shader_engines;
  404. else if (rdev->family >= CHIP_CAYMAN)
  405. *value = rdev->config.cayman.max_shader_engines;
  406. else if (rdev->family >= CHIP_CEDAR)
  407. *value = rdev->config.evergreen.num_ses;
  408. else
  409. *value = 1;
  410. break;
  411. case RADEON_INFO_MAX_SH_PER_SE:
  412. if (rdev->family >= CHIP_BONAIRE)
  413. *value = rdev->config.cik.max_sh_per_se;
  414. else if (rdev->family >= CHIP_TAHITI)
  415. *value = rdev->config.si.max_sh_per_se;
  416. else
  417. return -EINVAL;
  418. break;
  419. case RADEON_INFO_FASTFB_WORKING:
  420. *value = rdev->fastfb_working;
  421. break;
  422. case RADEON_INFO_RING_WORKING:
  423. if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
  424. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  425. return -EFAULT;
  426. }
  427. switch (*value) {
  428. case RADEON_CS_RING_GFX:
  429. case RADEON_CS_RING_COMPUTE:
  430. *value = rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready;
  431. break;
  432. case RADEON_CS_RING_DMA:
  433. *value = rdev->ring[R600_RING_TYPE_DMA_INDEX].ready;
  434. *value |= rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX].ready;
  435. break;
  436. case RADEON_CS_RING_UVD:
  437. *value = rdev->ring[R600_RING_TYPE_UVD_INDEX].ready;
  438. break;
  439. case RADEON_CS_RING_VCE:
  440. *value = rdev->ring[TN_RING_TYPE_VCE1_INDEX].ready;
  441. break;
  442. default:
  443. return -EINVAL;
  444. }
  445. break;
  446. case RADEON_INFO_SI_TILE_MODE_ARRAY:
  447. if (rdev->family >= CHIP_BONAIRE) {
  448. value = rdev->config.cik.tile_mode_array;
  449. value_size = sizeof(uint32_t)*32;
  450. } else if (rdev->family >= CHIP_TAHITI) {
  451. value = rdev->config.si.tile_mode_array;
  452. value_size = sizeof(uint32_t)*32;
  453. } else {
  454. DRM_DEBUG_KMS("tile mode array is si+ only!\n");
  455. return -EINVAL;
  456. }
  457. break;
  458. case RADEON_INFO_CIK_MACROTILE_MODE_ARRAY:
  459. if (rdev->family >= CHIP_BONAIRE) {
  460. value = rdev->config.cik.macrotile_mode_array;
  461. value_size = sizeof(uint32_t)*16;
  462. } else {
  463. DRM_DEBUG_KMS("macrotile mode array is cik+ only!\n");
  464. return -EINVAL;
  465. }
  466. break;
  467. case RADEON_INFO_SI_CP_DMA_COMPUTE:
  468. *value = 1;
  469. break;
  470. case RADEON_INFO_SI_BACKEND_ENABLED_MASK:
  471. if (rdev->family >= CHIP_BONAIRE) {
  472. *value = rdev->config.cik.backend_enable_mask;
  473. } else if (rdev->family >= CHIP_TAHITI) {
  474. *value = rdev->config.si.backend_enable_mask;
  475. } else {
  476. DRM_DEBUG_KMS("BACKEND_ENABLED_MASK is si+ only!\n");
  477. }
  478. break;
  479. case RADEON_INFO_MAX_SCLK:
  480. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  481. rdev->pm.dpm_enabled)
  482. *value = rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk * 10;
  483. else
  484. *value = rdev->pm.default_sclk * 10;
  485. break;
  486. case RADEON_INFO_VCE_FW_VERSION:
  487. *value = rdev->vce.fw_version;
  488. break;
  489. case RADEON_INFO_VCE_FB_VERSION:
  490. *value = rdev->vce.fb_version;
  491. break;
  492. case RADEON_INFO_NUM_BYTES_MOVED:
  493. value = (uint32_t*)&value64;
  494. value_size = sizeof(uint64_t);
  495. value64 = atomic64_read(&rdev->num_bytes_moved);
  496. break;
  497. case RADEON_INFO_VRAM_USAGE:
  498. value = (uint32_t*)&value64;
  499. value_size = sizeof(uint64_t);
  500. value64 = atomic64_read(&rdev->vram_usage);
  501. break;
  502. case RADEON_INFO_GTT_USAGE:
  503. value = (uint32_t*)&value64;
  504. value_size = sizeof(uint64_t);
  505. value64 = atomic64_read(&rdev->gtt_usage);
  506. break;
  507. case RADEON_INFO_ACTIVE_CU_COUNT:
  508. if (rdev->family >= CHIP_BONAIRE)
  509. *value = rdev->config.cik.active_cus;
  510. else if (rdev->family >= CHIP_TAHITI)
  511. *value = rdev->config.si.active_cus;
  512. else if (rdev->family >= CHIP_CAYMAN)
  513. *value = rdev->config.cayman.active_simds;
  514. else if (rdev->family >= CHIP_CEDAR)
  515. *value = rdev->config.evergreen.active_simds;
  516. else if (rdev->family >= CHIP_RV770)
  517. *value = rdev->config.rv770.active_simds;
  518. else if (rdev->family >= CHIP_R600)
  519. *value = rdev->config.r600.active_simds;
  520. else
  521. *value = 1;
  522. break;
  523. case RADEON_INFO_CURRENT_GPU_TEMP:
  524. /* get temperature in millidegrees C */
  525. if (rdev->asic->pm.get_temperature)
  526. *value = radeon_get_temperature(rdev);
  527. else
  528. *value = 0;
  529. break;
  530. case RADEON_INFO_CURRENT_GPU_SCLK:
  531. /* get sclk in Mhz */
  532. if (rdev->pm.dpm_enabled)
  533. *value = radeon_dpm_get_current_sclk(rdev) / 100;
  534. else
  535. *value = rdev->pm.current_sclk / 100;
  536. break;
  537. case RADEON_INFO_CURRENT_GPU_MCLK:
  538. /* get mclk in Mhz */
  539. if (rdev->pm.dpm_enabled)
  540. *value = radeon_dpm_get_current_mclk(rdev) / 100;
  541. else
  542. *value = rdev->pm.current_mclk / 100;
  543. break;
  544. case RADEON_INFO_READ_REG:
  545. if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
  546. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  547. return -EFAULT;
  548. }
  549. if (radeon_get_allowed_info_register(rdev, *value, value))
  550. return -EINVAL;
  551. break;
  552. case RADEON_INFO_VA_UNMAP_WORKING:
  553. *value = true;
  554. break;
  555. case RADEON_INFO_GPU_RESET_COUNTER:
  556. *value = atomic_read(&rdev->gpu_reset_counter);
  557. break;
  558. default:
  559. DRM_DEBUG_KMS("Invalid request %d\n", info->request);
  560. return -EINVAL;
  561. }
  562. if (copy_to_user(value_ptr, (char*)value, value_size)) {
  563. DRM_ERROR("copy_to_user %s:%u\n", __func__, __LINE__);
  564. return -EFAULT;
  565. }
  566. return 0;
  567. }
  568. /*
  569. * Outdated mess for old drm with Xorg being in charge (void function now).
  570. */
  571. /**
  572. * radeon_driver_firstopen_kms - drm callback for last close
  573. *
  574. * @dev: drm dev pointer
  575. *
  576. * Switch vga switcheroo state after last close (all asics).
  577. */
  578. void radeon_driver_lastclose_kms(struct drm_device *dev)
  579. {
  580. vga_switcheroo_process_delayed_switch();
  581. }
  582. /**
  583. * radeon_driver_open_kms - drm callback for open
  584. *
  585. * @dev: drm dev pointer
  586. * @file_priv: drm file
  587. *
  588. * On device open, init vm on cayman+ (all asics).
  589. * Returns 0 on success, error on failure.
  590. */
  591. int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
  592. {
  593. struct radeon_device *rdev = dev->dev_private;
  594. int r;
  595. file_priv->driver_priv = NULL;
  596. r = pm_runtime_get_sync(dev->dev);
  597. if (r < 0)
  598. return r;
  599. /* new gpu have virtual address space support */
  600. if (rdev->family >= CHIP_CAYMAN) {
  601. struct radeon_fpriv *fpriv;
  602. struct radeon_vm *vm;
  603. int r;
  604. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  605. if (unlikely(!fpriv)) {
  606. return -ENOMEM;
  607. }
  608. if (rdev->accel_working) {
  609. vm = &fpriv->vm;
  610. r = radeon_vm_init(rdev, vm);
  611. if (r) {
  612. kfree(fpriv);
  613. return r;
  614. }
  615. r = radeon_bo_reserve(rdev->ring_tmp_bo.bo, false);
  616. if (r) {
  617. radeon_vm_fini(rdev, vm);
  618. kfree(fpriv);
  619. return r;
  620. }
  621. /* map the ib pool buffer read only into
  622. * virtual address space */
  623. vm->ib_bo_va = radeon_vm_bo_add(rdev, vm,
  624. rdev->ring_tmp_bo.bo);
  625. r = radeon_vm_bo_set_addr(rdev, vm->ib_bo_va,
  626. RADEON_VA_IB_OFFSET,
  627. RADEON_VM_PAGE_READABLE |
  628. RADEON_VM_PAGE_SNOOPED);
  629. if (r) {
  630. radeon_vm_fini(rdev, vm);
  631. kfree(fpriv);
  632. return r;
  633. }
  634. }
  635. file_priv->driver_priv = fpriv;
  636. }
  637. pm_runtime_mark_last_busy(dev->dev);
  638. pm_runtime_put_autosuspend(dev->dev);
  639. return 0;
  640. }
  641. /**
  642. * radeon_driver_postclose_kms - drm callback for post close
  643. *
  644. * @dev: drm dev pointer
  645. * @file_priv: drm file
  646. *
  647. * On device post close, tear down vm on cayman+ (all asics).
  648. */
  649. void radeon_driver_postclose_kms(struct drm_device *dev,
  650. struct drm_file *file_priv)
  651. {
  652. struct radeon_device *rdev = dev->dev_private;
  653. /* new gpu have virtual address space support */
  654. if (rdev->family >= CHIP_CAYMAN && file_priv->driver_priv) {
  655. struct radeon_fpriv *fpriv = file_priv->driver_priv;
  656. struct radeon_vm *vm = &fpriv->vm;
  657. int r;
  658. if (rdev->accel_working) {
  659. r = radeon_bo_reserve(rdev->ring_tmp_bo.bo, false);
  660. if (!r) {
  661. if (vm->ib_bo_va)
  662. radeon_vm_bo_rmv(rdev, vm->ib_bo_va);
  663. radeon_bo_unreserve(rdev->ring_tmp_bo.bo);
  664. }
  665. radeon_vm_fini(rdev, vm);
  666. }
  667. kfree(fpriv);
  668. file_priv->driver_priv = NULL;
  669. }
  670. }
  671. /**
  672. * radeon_driver_preclose_kms - drm callback for pre close
  673. *
  674. * @dev: drm dev pointer
  675. * @file_priv: drm file
  676. *
  677. * On device pre close, tear down hyperz and cmask filps on r1xx-r5xx
  678. * (all asics).
  679. */
  680. void radeon_driver_preclose_kms(struct drm_device *dev,
  681. struct drm_file *file_priv)
  682. {
  683. struct radeon_device *rdev = dev->dev_private;
  684. if (rdev->hyperz_filp == file_priv)
  685. rdev->hyperz_filp = NULL;
  686. if (rdev->cmask_filp == file_priv)
  687. rdev->cmask_filp = NULL;
  688. radeon_uvd_free_handles(rdev, file_priv);
  689. radeon_vce_free_handles(rdev, file_priv);
  690. }
  691. /*
  692. * VBlank related functions.
  693. */
  694. /**
  695. * radeon_get_vblank_counter_kms - get frame count
  696. *
  697. * @dev: drm dev pointer
  698. * @crtc: crtc to get the frame count from
  699. *
  700. * Gets the frame count on the requested crtc (all asics).
  701. * Returns frame count on success, -EINVAL on failure.
  702. */
  703. u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc)
  704. {
  705. struct radeon_device *rdev = dev->dev_private;
  706. if (crtc < 0 || crtc >= rdev->num_crtc) {
  707. DRM_ERROR("Invalid crtc %d\n", crtc);
  708. return -EINVAL;
  709. }
  710. return radeon_get_vblank_counter(rdev, crtc);
  711. }
  712. /**
  713. * radeon_enable_vblank_kms - enable vblank interrupt
  714. *
  715. * @dev: drm dev pointer
  716. * @crtc: crtc to enable vblank interrupt for
  717. *
  718. * Enable the interrupt on the requested crtc (all asics).
  719. * Returns 0 on success, -EINVAL on failure.
  720. */
  721. int radeon_enable_vblank_kms(struct drm_device *dev, int crtc)
  722. {
  723. struct radeon_device *rdev = dev->dev_private;
  724. unsigned long irqflags;
  725. int r;
  726. if (crtc < 0 || crtc >= rdev->num_crtc) {
  727. DRM_ERROR("Invalid crtc %d\n", crtc);
  728. return -EINVAL;
  729. }
  730. spin_lock_irqsave(&rdev->irq.lock, irqflags);
  731. rdev->irq.crtc_vblank_int[crtc] = true;
  732. r = radeon_irq_set(rdev);
  733. spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
  734. return r;
  735. }
  736. /**
  737. * radeon_disable_vblank_kms - disable vblank interrupt
  738. *
  739. * @dev: drm dev pointer
  740. * @crtc: crtc to disable vblank interrupt for
  741. *
  742. * Disable the interrupt on the requested crtc (all asics).
  743. */
  744. void radeon_disable_vblank_kms(struct drm_device *dev, int crtc)
  745. {
  746. struct radeon_device *rdev = dev->dev_private;
  747. unsigned long irqflags;
  748. if (crtc < 0 || crtc >= rdev->num_crtc) {
  749. DRM_ERROR("Invalid crtc %d\n", crtc);
  750. return;
  751. }
  752. spin_lock_irqsave(&rdev->irq.lock, irqflags);
  753. rdev->irq.crtc_vblank_int[crtc] = false;
  754. radeon_irq_set(rdev);
  755. spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
  756. }
  757. /**
  758. * radeon_get_vblank_timestamp_kms - get vblank timestamp
  759. *
  760. * @dev: drm dev pointer
  761. * @crtc: crtc to get the timestamp for
  762. * @max_error: max error
  763. * @vblank_time: time value
  764. * @flags: flags passed to the driver
  765. *
  766. * Gets the timestamp on the requested crtc based on the
  767. * scanout position. (all asics).
  768. * Returns postive status flags on success, negative error on failure.
  769. */
  770. int radeon_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
  771. int *max_error,
  772. struct timeval *vblank_time,
  773. unsigned flags)
  774. {
  775. struct drm_crtc *drmcrtc;
  776. struct radeon_device *rdev = dev->dev_private;
  777. if (crtc < 0 || crtc >= dev->num_crtcs) {
  778. DRM_ERROR("Invalid crtc %d\n", crtc);
  779. return -EINVAL;
  780. }
  781. /* Get associated drm_crtc: */
  782. drmcrtc = &rdev->mode_info.crtcs[crtc]->base;
  783. if (!drmcrtc)
  784. return -EINVAL;
  785. /* Helper routine in DRM core does all the work: */
  786. return drm_calc_vbltimestamp_from_scanoutpos(dev, crtc, max_error,
  787. vblank_time, flags,
  788. drmcrtc, &drmcrtc->hwmode);
  789. }
  790. #define KMS_INVALID_IOCTL(name) \
  791. static int name(struct drm_device *dev, void *data, struct drm_file \
  792. *file_priv) \
  793. { \
  794. DRM_ERROR("invalid ioctl with kms %s\n", __func__); \
  795. return -EINVAL; \
  796. }
  797. /*
  798. * All these ioctls are invalid in kms world.
  799. */
  800. KMS_INVALID_IOCTL(radeon_cp_init_kms)
  801. KMS_INVALID_IOCTL(radeon_cp_start_kms)
  802. KMS_INVALID_IOCTL(radeon_cp_stop_kms)
  803. KMS_INVALID_IOCTL(radeon_cp_reset_kms)
  804. KMS_INVALID_IOCTL(radeon_cp_idle_kms)
  805. KMS_INVALID_IOCTL(radeon_cp_resume_kms)
  806. KMS_INVALID_IOCTL(radeon_engine_reset_kms)
  807. KMS_INVALID_IOCTL(radeon_fullscreen_kms)
  808. KMS_INVALID_IOCTL(radeon_cp_swap_kms)
  809. KMS_INVALID_IOCTL(radeon_cp_clear_kms)
  810. KMS_INVALID_IOCTL(radeon_cp_vertex_kms)
  811. KMS_INVALID_IOCTL(radeon_cp_indices_kms)
  812. KMS_INVALID_IOCTL(radeon_cp_texture_kms)
  813. KMS_INVALID_IOCTL(radeon_cp_stipple_kms)
  814. KMS_INVALID_IOCTL(radeon_cp_indirect_kms)
  815. KMS_INVALID_IOCTL(radeon_cp_vertex2_kms)
  816. KMS_INVALID_IOCTL(radeon_cp_cmdbuf_kms)
  817. KMS_INVALID_IOCTL(radeon_cp_getparam_kms)
  818. KMS_INVALID_IOCTL(radeon_cp_flip_kms)
  819. KMS_INVALID_IOCTL(radeon_mem_alloc_kms)
  820. KMS_INVALID_IOCTL(radeon_mem_free_kms)
  821. KMS_INVALID_IOCTL(radeon_mem_init_heap_kms)
  822. KMS_INVALID_IOCTL(radeon_irq_emit_kms)
  823. KMS_INVALID_IOCTL(radeon_irq_wait_kms)
  824. KMS_INVALID_IOCTL(radeon_cp_setparam_kms)
  825. KMS_INVALID_IOCTL(radeon_surface_alloc_kms)
  826. KMS_INVALID_IOCTL(radeon_surface_free_kms)
  827. const struct drm_ioctl_desc radeon_ioctls_kms[] = {
  828. DRM_IOCTL_DEF_DRV(RADEON_CP_INIT, radeon_cp_init_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  829. DRM_IOCTL_DEF_DRV(RADEON_CP_START, radeon_cp_start_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  830. DRM_IOCTL_DEF_DRV(RADEON_CP_STOP, radeon_cp_stop_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  831. DRM_IOCTL_DEF_DRV(RADEON_CP_RESET, radeon_cp_reset_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  832. DRM_IOCTL_DEF_DRV(RADEON_CP_IDLE, radeon_cp_idle_kms, DRM_AUTH),
  833. DRM_IOCTL_DEF_DRV(RADEON_CP_RESUME, radeon_cp_resume_kms, DRM_AUTH),
  834. DRM_IOCTL_DEF_DRV(RADEON_RESET, radeon_engine_reset_kms, DRM_AUTH),
  835. DRM_IOCTL_DEF_DRV(RADEON_FULLSCREEN, radeon_fullscreen_kms, DRM_AUTH),
  836. DRM_IOCTL_DEF_DRV(RADEON_SWAP, radeon_cp_swap_kms, DRM_AUTH),
  837. DRM_IOCTL_DEF_DRV(RADEON_CLEAR, radeon_cp_clear_kms, DRM_AUTH),
  838. DRM_IOCTL_DEF_DRV(RADEON_VERTEX, radeon_cp_vertex_kms, DRM_AUTH),
  839. DRM_IOCTL_DEF_DRV(RADEON_INDICES, radeon_cp_indices_kms, DRM_AUTH),
  840. DRM_IOCTL_DEF_DRV(RADEON_TEXTURE, radeon_cp_texture_kms, DRM_AUTH),
  841. DRM_IOCTL_DEF_DRV(RADEON_STIPPLE, radeon_cp_stipple_kms, DRM_AUTH),
  842. DRM_IOCTL_DEF_DRV(RADEON_INDIRECT, radeon_cp_indirect_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  843. DRM_IOCTL_DEF_DRV(RADEON_VERTEX2, radeon_cp_vertex2_kms, DRM_AUTH),
  844. DRM_IOCTL_DEF_DRV(RADEON_CMDBUF, radeon_cp_cmdbuf_kms, DRM_AUTH),
  845. DRM_IOCTL_DEF_DRV(RADEON_GETPARAM, radeon_cp_getparam_kms, DRM_AUTH),
  846. DRM_IOCTL_DEF_DRV(RADEON_FLIP, radeon_cp_flip_kms, DRM_AUTH),
  847. DRM_IOCTL_DEF_DRV(RADEON_ALLOC, radeon_mem_alloc_kms, DRM_AUTH),
  848. DRM_IOCTL_DEF_DRV(RADEON_FREE, radeon_mem_free_kms, DRM_AUTH),
  849. DRM_IOCTL_DEF_DRV(RADEON_INIT_HEAP, radeon_mem_init_heap_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  850. DRM_IOCTL_DEF_DRV(RADEON_IRQ_EMIT, radeon_irq_emit_kms, DRM_AUTH),
  851. DRM_IOCTL_DEF_DRV(RADEON_IRQ_WAIT, radeon_irq_wait_kms, DRM_AUTH),
  852. DRM_IOCTL_DEF_DRV(RADEON_SETPARAM, radeon_cp_setparam_kms, DRM_AUTH),
  853. DRM_IOCTL_DEF_DRV(RADEON_SURF_ALLOC, radeon_surface_alloc_kms, DRM_AUTH),
  854. DRM_IOCTL_DEF_DRV(RADEON_SURF_FREE, radeon_surface_free_kms, DRM_AUTH),
  855. /* KMS */
  856. DRM_IOCTL_DEF_DRV(RADEON_GEM_INFO, radeon_gem_info_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  857. DRM_IOCTL_DEF_DRV(RADEON_GEM_CREATE, radeon_gem_create_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  858. DRM_IOCTL_DEF_DRV(RADEON_GEM_MMAP, radeon_gem_mmap_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  859. DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_DOMAIN, radeon_gem_set_domain_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  860. DRM_IOCTL_DEF_DRV(RADEON_GEM_PREAD, radeon_gem_pread_ioctl, DRM_AUTH|DRM_UNLOCKED),
  861. DRM_IOCTL_DEF_DRV(RADEON_GEM_PWRITE, radeon_gem_pwrite_ioctl, DRM_AUTH|DRM_UNLOCKED),
  862. DRM_IOCTL_DEF_DRV(RADEON_GEM_WAIT_IDLE, radeon_gem_wait_idle_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  863. DRM_IOCTL_DEF_DRV(RADEON_CS, radeon_cs_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  864. DRM_IOCTL_DEF_DRV(RADEON_INFO, radeon_info_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  865. DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_TILING, radeon_gem_set_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  866. DRM_IOCTL_DEF_DRV(RADEON_GEM_GET_TILING, radeon_gem_get_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  867. DRM_IOCTL_DEF_DRV(RADEON_GEM_BUSY, radeon_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  868. DRM_IOCTL_DEF_DRV(RADEON_GEM_VA, radeon_gem_va_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  869. DRM_IOCTL_DEF_DRV(RADEON_GEM_OP, radeon_gem_op_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  870. DRM_IOCTL_DEF_DRV(RADEON_GEM_USERPTR, radeon_gem_userptr_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  871. };
  872. int radeon_max_kms_ioctl = ARRAY_SIZE(radeon_ioctls_kms);