radeon_cursor.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/radeon_drm.h>
  28. #include "radeon.h"
  29. static void radeon_lock_cursor(struct drm_crtc *crtc, bool lock)
  30. {
  31. struct radeon_device *rdev = crtc->dev->dev_private;
  32. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  33. uint32_t cur_lock;
  34. if (ASIC_IS_DCE4(rdev)) {
  35. cur_lock = RREG32(EVERGREEN_CUR_UPDATE + radeon_crtc->crtc_offset);
  36. if (lock)
  37. cur_lock |= EVERGREEN_CURSOR_UPDATE_LOCK;
  38. else
  39. cur_lock &= ~EVERGREEN_CURSOR_UPDATE_LOCK;
  40. WREG32(EVERGREEN_CUR_UPDATE + radeon_crtc->crtc_offset, cur_lock);
  41. } else if (ASIC_IS_AVIVO(rdev)) {
  42. cur_lock = RREG32(AVIVO_D1CUR_UPDATE + radeon_crtc->crtc_offset);
  43. if (lock)
  44. cur_lock |= AVIVO_D1CURSOR_UPDATE_LOCK;
  45. else
  46. cur_lock &= ~AVIVO_D1CURSOR_UPDATE_LOCK;
  47. WREG32(AVIVO_D1CUR_UPDATE + radeon_crtc->crtc_offset, cur_lock);
  48. } else {
  49. cur_lock = RREG32(RADEON_CUR_OFFSET + radeon_crtc->crtc_offset);
  50. if (lock)
  51. cur_lock |= RADEON_CUR_LOCK;
  52. else
  53. cur_lock &= ~RADEON_CUR_LOCK;
  54. WREG32(RADEON_CUR_OFFSET + radeon_crtc->crtc_offset, cur_lock);
  55. }
  56. }
  57. static void radeon_hide_cursor(struct drm_crtc *crtc)
  58. {
  59. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  60. struct radeon_device *rdev = crtc->dev->dev_private;
  61. if (ASIC_IS_DCE4(rdev)) {
  62. WREG32_IDX(EVERGREEN_CUR_CONTROL + radeon_crtc->crtc_offset,
  63. EVERGREEN_CURSOR_MODE(EVERGREEN_CURSOR_24_8_PRE_MULT) |
  64. EVERGREEN_CURSOR_URGENT_CONTROL(EVERGREEN_CURSOR_URGENT_1_2));
  65. } else if (ASIC_IS_AVIVO(rdev)) {
  66. WREG32_IDX(AVIVO_D1CUR_CONTROL + radeon_crtc->crtc_offset,
  67. (AVIVO_D1CURSOR_MODE_24BPP << AVIVO_D1CURSOR_MODE_SHIFT));
  68. } else {
  69. u32 reg;
  70. switch (radeon_crtc->crtc_id) {
  71. case 0:
  72. reg = RADEON_CRTC_GEN_CNTL;
  73. break;
  74. case 1:
  75. reg = RADEON_CRTC2_GEN_CNTL;
  76. break;
  77. default:
  78. return;
  79. }
  80. WREG32_IDX(reg, RREG32_IDX(reg) & ~RADEON_CRTC_CUR_EN);
  81. }
  82. }
  83. static void radeon_show_cursor(struct drm_crtc *crtc)
  84. {
  85. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  86. struct radeon_device *rdev = crtc->dev->dev_private;
  87. if (ASIC_IS_DCE4(rdev)) {
  88. WREG32(RADEON_MM_INDEX, EVERGREEN_CUR_CONTROL + radeon_crtc->crtc_offset);
  89. WREG32(RADEON_MM_DATA, EVERGREEN_CURSOR_EN |
  90. EVERGREEN_CURSOR_MODE(EVERGREEN_CURSOR_24_8_PRE_MULT) |
  91. EVERGREEN_CURSOR_URGENT_CONTROL(EVERGREEN_CURSOR_URGENT_1_2));
  92. } else if (ASIC_IS_AVIVO(rdev)) {
  93. WREG32(RADEON_MM_INDEX, AVIVO_D1CUR_CONTROL + radeon_crtc->crtc_offset);
  94. WREG32(RADEON_MM_DATA, AVIVO_D1CURSOR_EN |
  95. (AVIVO_D1CURSOR_MODE_24BPP << AVIVO_D1CURSOR_MODE_SHIFT));
  96. } else {
  97. switch (radeon_crtc->crtc_id) {
  98. case 0:
  99. WREG32(RADEON_MM_INDEX, RADEON_CRTC_GEN_CNTL);
  100. break;
  101. case 1:
  102. WREG32(RADEON_MM_INDEX, RADEON_CRTC2_GEN_CNTL);
  103. break;
  104. default:
  105. return;
  106. }
  107. WREG32_P(RADEON_MM_DATA, (RADEON_CRTC_CUR_EN |
  108. (RADEON_CRTC_CUR_MODE_24BPP << RADEON_CRTC_CUR_MODE_SHIFT)),
  109. ~(RADEON_CRTC_CUR_EN | RADEON_CRTC_CUR_MODE_MASK));
  110. }
  111. }
  112. static int radeon_cursor_move_locked(struct drm_crtc *crtc, int x, int y)
  113. {
  114. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  115. struct radeon_device *rdev = crtc->dev->dev_private;
  116. int xorigin = 0, yorigin = 0;
  117. int w = radeon_crtc->cursor_width;
  118. if (ASIC_IS_AVIVO(rdev)) {
  119. /* avivo cursor are offset into the total surface */
  120. x += crtc->x;
  121. y += crtc->y;
  122. }
  123. DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
  124. if (x < 0) {
  125. xorigin = min(-x, radeon_crtc->max_cursor_width - 1);
  126. x = 0;
  127. }
  128. if (y < 0) {
  129. yorigin = min(-y, radeon_crtc->max_cursor_height - 1);
  130. y = 0;
  131. }
  132. /* fixed on DCE6 and newer */
  133. if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE6(rdev)) {
  134. int i = 0;
  135. struct drm_crtc *crtc_p;
  136. /*
  137. * avivo cursor image can't end on 128 pixel boundary or
  138. * go past the end of the frame if both crtcs are enabled
  139. *
  140. * NOTE: It is safe to access crtc->enabled of other crtcs
  141. * without holding either the mode_config lock or the other
  142. * crtc's lock as long as write access to this flag _always_
  143. * grabs all locks.
  144. */
  145. list_for_each_entry(crtc_p, &crtc->dev->mode_config.crtc_list, head) {
  146. if (crtc_p->enabled)
  147. i++;
  148. }
  149. if (i > 1) {
  150. int cursor_end, frame_end;
  151. cursor_end = x - xorigin + w;
  152. frame_end = crtc->x + crtc->mode.crtc_hdisplay;
  153. if (cursor_end >= frame_end) {
  154. w = w - (cursor_end - frame_end);
  155. if (!(frame_end & 0x7f))
  156. w--;
  157. } else {
  158. if (!(cursor_end & 0x7f))
  159. w--;
  160. }
  161. if (w <= 0) {
  162. w = 1;
  163. cursor_end = x - xorigin + w;
  164. if (!(cursor_end & 0x7f)) {
  165. x--;
  166. WARN_ON_ONCE(x < 0);
  167. }
  168. }
  169. }
  170. }
  171. if (ASIC_IS_DCE4(rdev)) {
  172. WREG32(EVERGREEN_CUR_POSITION + radeon_crtc->crtc_offset, (x << 16) | y);
  173. WREG32(EVERGREEN_CUR_HOT_SPOT + radeon_crtc->crtc_offset, (xorigin << 16) | yorigin);
  174. WREG32(EVERGREEN_CUR_SIZE + radeon_crtc->crtc_offset,
  175. ((w - 1) << 16) | (radeon_crtc->cursor_height - 1));
  176. } else if (ASIC_IS_AVIVO(rdev)) {
  177. WREG32(AVIVO_D1CUR_POSITION + radeon_crtc->crtc_offset, (x << 16) | y);
  178. WREG32(AVIVO_D1CUR_HOT_SPOT + radeon_crtc->crtc_offset, (xorigin << 16) | yorigin);
  179. WREG32(AVIVO_D1CUR_SIZE + radeon_crtc->crtc_offset,
  180. ((w - 1) << 16) | (radeon_crtc->cursor_height - 1));
  181. } else {
  182. if (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)
  183. y *= 2;
  184. WREG32(RADEON_CUR_HORZ_VERT_OFF + radeon_crtc->crtc_offset,
  185. (RADEON_CUR_LOCK
  186. | (xorigin << 16)
  187. | yorigin));
  188. WREG32(RADEON_CUR_HORZ_VERT_POSN + radeon_crtc->crtc_offset,
  189. (RADEON_CUR_LOCK
  190. | (x << 16)
  191. | y));
  192. /* offset is from DISP(2)_BASE_ADDRESS */
  193. WREG32(RADEON_CUR_OFFSET + radeon_crtc->crtc_offset, (radeon_crtc->legacy_cursor_offset +
  194. (yorigin * 256)));
  195. }
  196. radeon_crtc->cursor_x = x;
  197. radeon_crtc->cursor_y = y;
  198. return 0;
  199. }
  200. int radeon_crtc_cursor_move(struct drm_crtc *crtc,
  201. int x, int y)
  202. {
  203. int ret;
  204. radeon_lock_cursor(crtc, true);
  205. ret = radeon_cursor_move_locked(crtc, x, y);
  206. radeon_lock_cursor(crtc, false);
  207. return ret;
  208. }
  209. static int radeon_set_cursor(struct drm_crtc *crtc, struct drm_gem_object *obj)
  210. {
  211. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  212. struct radeon_device *rdev = crtc->dev->dev_private;
  213. struct radeon_bo *robj = gem_to_radeon_bo(obj);
  214. uint64_t gpu_addr;
  215. int ret;
  216. ret = radeon_bo_reserve(robj, false);
  217. if (unlikely(ret != 0))
  218. goto fail;
  219. /* Only 27 bit offset for legacy cursor */
  220. ret = radeon_bo_pin_restricted(robj, RADEON_GEM_DOMAIN_VRAM,
  221. ASIC_IS_AVIVO(rdev) ? 0 : 1 << 27,
  222. &gpu_addr);
  223. radeon_bo_unreserve(robj);
  224. if (ret)
  225. goto fail;
  226. if (ASIC_IS_DCE4(rdev)) {
  227. WREG32(EVERGREEN_CUR_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  228. upper_32_bits(gpu_addr));
  229. WREG32(EVERGREEN_CUR_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  230. gpu_addr & 0xffffffff);
  231. } else if (ASIC_IS_AVIVO(rdev)) {
  232. if (rdev->family >= CHIP_RV770) {
  233. if (radeon_crtc->crtc_id)
  234. WREG32(R700_D2CUR_SURFACE_ADDRESS_HIGH, upper_32_bits(gpu_addr));
  235. else
  236. WREG32(R700_D1CUR_SURFACE_ADDRESS_HIGH, upper_32_bits(gpu_addr));
  237. }
  238. WREG32(AVIVO_D1CUR_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  239. gpu_addr & 0xffffffff);
  240. } else {
  241. radeon_crtc->legacy_cursor_offset = gpu_addr - radeon_crtc->legacy_display_base_addr;
  242. /* offset is from DISP(2)_BASE_ADDRESS */
  243. WREG32(RADEON_CUR_OFFSET + radeon_crtc->crtc_offset, radeon_crtc->legacy_cursor_offset);
  244. }
  245. return 0;
  246. fail:
  247. drm_gem_object_unreference_unlocked(obj);
  248. return ret;
  249. }
  250. int radeon_crtc_cursor_set2(struct drm_crtc *crtc,
  251. struct drm_file *file_priv,
  252. uint32_t handle,
  253. uint32_t width,
  254. uint32_t height,
  255. int32_t hot_x,
  256. int32_t hot_y)
  257. {
  258. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  259. struct drm_gem_object *obj;
  260. int ret;
  261. if (!handle) {
  262. /* turn off cursor */
  263. radeon_hide_cursor(crtc);
  264. obj = NULL;
  265. goto unpin;
  266. }
  267. if ((width > radeon_crtc->max_cursor_width) ||
  268. (height > radeon_crtc->max_cursor_height)) {
  269. DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
  270. return -EINVAL;
  271. }
  272. obj = drm_gem_object_lookup(crtc->dev, file_priv, handle);
  273. if (!obj) {
  274. DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, radeon_crtc->crtc_id);
  275. return -ENOENT;
  276. }
  277. radeon_crtc->cursor_width = width;
  278. radeon_crtc->cursor_height = height;
  279. radeon_lock_cursor(crtc, true);
  280. if (hot_x != radeon_crtc->cursor_hot_x ||
  281. hot_y != radeon_crtc->cursor_hot_y) {
  282. int x, y;
  283. x = radeon_crtc->cursor_x + radeon_crtc->cursor_hot_x - hot_x;
  284. y = radeon_crtc->cursor_y + radeon_crtc->cursor_hot_y - hot_y;
  285. radeon_cursor_move_locked(crtc, x, y);
  286. radeon_crtc->cursor_hot_x = hot_x;
  287. radeon_crtc->cursor_hot_y = hot_y;
  288. }
  289. ret = radeon_set_cursor(crtc, obj);
  290. if (ret)
  291. DRM_ERROR("radeon_set_cursor returned %d, not changing cursor\n",
  292. ret);
  293. else
  294. radeon_show_cursor(crtc);
  295. radeon_lock_cursor(crtc, false);
  296. unpin:
  297. if (radeon_crtc->cursor_bo) {
  298. struct radeon_bo *robj = gem_to_radeon_bo(radeon_crtc->cursor_bo);
  299. ret = radeon_bo_reserve(robj, false);
  300. if (likely(ret == 0)) {
  301. radeon_bo_unpin(robj);
  302. radeon_bo_unreserve(robj);
  303. }
  304. if (radeon_crtc->cursor_bo != obj)
  305. drm_gem_object_unreference_unlocked(radeon_crtc->cursor_bo);
  306. }
  307. radeon_crtc->cursor_bo = obj;
  308. return 0;
  309. }
  310. /**
  311. * radeon_cursor_reset - Re-set the current cursor, if any.
  312. *
  313. * @crtc: drm crtc
  314. *
  315. * If the CRTC passed in currently has a cursor assigned, this function
  316. * makes sure it's visible.
  317. */
  318. void radeon_cursor_reset(struct drm_crtc *crtc)
  319. {
  320. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  321. int ret;
  322. if (radeon_crtc->cursor_bo) {
  323. radeon_lock_cursor(crtc, true);
  324. radeon_cursor_move_locked(crtc, radeon_crtc->cursor_x,
  325. radeon_crtc->cursor_y);
  326. ret = radeon_set_cursor(crtc, radeon_crtc->cursor_bo);
  327. if (ret)
  328. DRM_ERROR("radeon_set_cursor returned %d, not showing "
  329. "cursor\n", ret);
  330. else
  331. radeon_show_cursor(crtc);
  332. radeon_lock_cursor(crtc, false);
  333. }
  334. }