radeon_bios.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include "radeon_reg.h"
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include <linux/vga_switcheroo.h>
  33. #include <linux/slab.h>
  34. #include <linux/acpi.h>
  35. /*
  36. * BIOS.
  37. */
  38. /* If you boot an IGP board with a discrete card as the primary,
  39. * the IGP rom is not accessible via the rom bar as the IGP rom is
  40. * part of the system bios. On boot, the system bios puts a
  41. * copy of the igp rom at the start of vram if a discrete card is
  42. * present.
  43. */
  44. static bool igp_read_bios_from_vram(struct radeon_device *rdev)
  45. {
  46. uint8_t __iomem *bios;
  47. resource_size_t vram_base;
  48. resource_size_t size = 256 * 1024; /* ??? */
  49. if (!(rdev->flags & RADEON_IS_IGP))
  50. if (!radeon_card_posted(rdev))
  51. return false;
  52. rdev->bios = NULL;
  53. vram_base = pci_resource_start(rdev->pdev, 0);
  54. bios = ioremap(vram_base, size);
  55. if (!bios) {
  56. return false;
  57. }
  58. if (size == 0 || bios[0] != 0x55 || bios[1] != 0xaa) {
  59. iounmap(bios);
  60. return false;
  61. }
  62. rdev->bios = kmalloc(size, GFP_KERNEL);
  63. if (rdev->bios == NULL) {
  64. iounmap(bios);
  65. return false;
  66. }
  67. memcpy_fromio(rdev->bios, bios, size);
  68. iounmap(bios);
  69. return true;
  70. }
  71. static bool radeon_read_bios(struct radeon_device *rdev)
  72. {
  73. uint8_t __iomem *bios, val1, val2;
  74. size_t size;
  75. rdev->bios = NULL;
  76. /* XXX: some cards may return 0 for rom size? ddx has a workaround */
  77. bios = pci_map_rom(rdev->pdev, &size);
  78. if (!bios) {
  79. return false;
  80. }
  81. val1 = readb(&bios[0]);
  82. val2 = readb(&bios[1]);
  83. if (size == 0 || val1 != 0x55 || val2 != 0xaa) {
  84. pci_unmap_rom(rdev->pdev, bios);
  85. return false;
  86. }
  87. rdev->bios = kzalloc(size, GFP_KERNEL);
  88. if (rdev->bios == NULL) {
  89. pci_unmap_rom(rdev->pdev, bios);
  90. return false;
  91. }
  92. memcpy_fromio(rdev->bios, bios, size);
  93. pci_unmap_rom(rdev->pdev, bios);
  94. return true;
  95. }
  96. static bool radeon_read_platform_bios(struct radeon_device *rdev)
  97. {
  98. uint8_t __iomem *bios;
  99. size_t size;
  100. rdev->bios = NULL;
  101. bios = pci_platform_rom(rdev->pdev, &size);
  102. if (!bios) {
  103. return false;
  104. }
  105. if (size == 0 || bios[0] != 0x55 || bios[1] != 0xaa) {
  106. return false;
  107. }
  108. rdev->bios = kmemdup(bios, size, GFP_KERNEL);
  109. if (rdev->bios == NULL) {
  110. return false;
  111. }
  112. return true;
  113. }
  114. #ifdef CONFIG_ACPI
  115. /* ATRM is used to get the BIOS on the discrete cards in
  116. * dual-gpu systems.
  117. */
  118. /* retrieve the ROM in 4k blocks */
  119. #define ATRM_BIOS_PAGE 4096
  120. /**
  121. * radeon_atrm_call - fetch a chunk of the vbios
  122. *
  123. * @atrm_handle: acpi ATRM handle
  124. * @bios: vbios image pointer
  125. * @offset: offset of vbios image data to fetch
  126. * @len: length of vbios image data to fetch
  127. *
  128. * Executes ATRM to fetch a chunk of the discrete
  129. * vbios image on PX systems (all asics).
  130. * Returns the length of the buffer fetched.
  131. */
  132. static int radeon_atrm_call(acpi_handle atrm_handle, uint8_t *bios,
  133. int offset, int len)
  134. {
  135. acpi_status status;
  136. union acpi_object atrm_arg_elements[2], *obj;
  137. struct acpi_object_list atrm_arg;
  138. struct acpi_buffer buffer = { ACPI_ALLOCATE_BUFFER, NULL};
  139. atrm_arg.count = 2;
  140. atrm_arg.pointer = &atrm_arg_elements[0];
  141. atrm_arg_elements[0].type = ACPI_TYPE_INTEGER;
  142. atrm_arg_elements[0].integer.value = offset;
  143. atrm_arg_elements[1].type = ACPI_TYPE_INTEGER;
  144. atrm_arg_elements[1].integer.value = len;
  145. status = acpi_evaluate_object(atrm_handle, NULL, &atrm_arg, &buffer);
  146. if (ACPI_FAILURE(status)) {
  147. printk("failed to evaluate ATRM got %s\n", acpi_format_exception(status));
  148. return -ENODEV;
  149. }
  150. obj = (union acpi_object *)buffer.pointer;
  151. memcpy(bios+offset, obj->buffer.pointer, obj->buffer.length);
  152. len = obj->buffer.length;
  153. kfree(buffer.pointer);
  154. return len;
  155. }
  156. static bool radeon_atrm_get_bios(struct radeon_device *rdev)
  157. {
  158. int ret;
  159. int size = 256 * 1024;
  160. int i;
  161. struct pci_dev *pdev = NULL;
  162. acpi_handle dhandle, atrm_handle;
  163. acpi_status status;
  164. bool found = false;
  165. /* ATRM is for the discrete card only */
  166. if (rdev->flags & RADEON_IS_IGP)
  167. return false;
  168. while ((pdev = pci_get_class(PCI_CLASS_DISPLAY_VGA << 8, pdev)) != NULL) {
  169. dhandle = ACPI_HANDLE(&pdev->dev);
  170. if (!dhandle)
  171. continue;
  172. status = acpi_get_handle(dhandle, "ATRM", &atrm_handle);
  173. if (!ACPI_FAILURE(status)) {
  174. found = true;
  175. break;
  176. }
  177. }
  178. if (!found) {
  179. while ((pdev = pci_get_class(PCI_CLASS_DISPLAY_OTHER << 8, pdev)) != NULL) {
  180. dhandle = ACPI_HANDLE(&pdev->dev);
  181. if (!dhandle)
  182. continue;
  183. status = acpi_get_handle(dhandle, "ATRM", &atrm_handle);
  184. if (!ACPI_FAILURE(status)) {
  185. found = true;
  186. break;
  187. }
  188. }
  189. }
  190. if (!found)
  191. return false;
  192. rdev->bios = kmalloc(size, GFP_KERNEL);
  193. if (!rdev->bios) {
  194. DRM_ERROR("Unable to allocate bios\n");
  195. return false;
  196. }
  197. for (i = 0; i < size / ATRM_BIOS_PAGE; i++) {
  198. ret = radeon_atrm_call(atrm_handle,
  199. rdev->bios,
  200. (i * ATRM_BIOS_PAGE),
  201. ATRM_BIOS_PAGE);
  202. if (ret < ATRM_BIOS_PAGE)
  203. break;
  204. }
  205. if (i == 0 || rdev->bios[0] != 0x55 || rdev->bios[1] != 0xaa) {
  206. kfree(rdev->bios);
  207. return false;
  208. }
  209. return true;
  210. }
  211. #else
  212. static inline bool radeon_atrm_get_bios(struct radeon_device *rdev)
  213. {
  214. return false;
  215. }
  216. #endif
  217. static bool ni_read_disabled_bios(struct radeon_device *rdev)
  218. {
  219. u32 bus_cntl;
  220. u32 d1vga_control;
  221. u32 d2vga_control;
  222. u32 vga_render_control;
  223. u32 rom_cntl;
  224. bool r;
  225. bus_cntl = RREG32(R600_BUS_CNTL);
  226. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  227. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  228. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  229. rom_cntl = RREG32(R600_ROM_CNTL);
  230. /* enable the rom */
  231. WREG32(R600_BUS_CNTL, (bus_cntl & ~R600_BIOS_ROM_DIS));
  232. if (!ASIC_IS_NODCE(rdev)) {
  233. /* Disable VGA mode */
  234. WREG32(AVIVO_D1VGA_CONTROL,
  235. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  236. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  237. WREG32(AVIVO_D2VGA_CONTROL,
  238. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  239. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  240. WREG32(AVIVO_VGA_RENDER_CONTROL,
  241. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  242. }
  243. WREG32(R600_ROM_CNTL, rom_cntl | R600_SCK_OVERWRITE);
  244. r = radeon_read_bios(rdev);
  245. /* restore regs */
  246. WREG32(R600_BUS_CNTL, bus_cntl);
  247. if (!ASIC_IS_NODCE(rdev)) {
  248. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  249. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  250. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  251. }
  252. WREG32(R600_ROM_CNTL, rom_cntl);
  253. return r;
  254. }
  255. static bool r700_read_disabled_bios(struct radeon_device *rdev)
  256. {
  257. uint32_t viph_control;
  258. uint32_t bus_cntl;
  259. uint32_t d1vga_control;
  260. uint32_t d2vga_control;
  261. uint32_t vga_render_control;
  262. uint32_t rom_cntl;
  263. uint32_t cg_spll_func_cntl = 0;
  264. uint32_t cg_spll_status;
  265. bool r;
  266. viph_control = RREG32(RADEON_VIPH_CONTROL);
  267. bus_cntl = RREG32(R600_BUS_CNTL);
  268. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  269. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  270. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  271. rom_cntl = RREG32(R600_ROM_CNTL);
  272. /* disable VIP */
  273. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  274. /* enable the rom */
  275. WREG32(R600_BUS_CNTL, (bus_cntl & ~R600_BIOS_ROM_DIS));
  276. /* Disable VGA mode */
  277. WREG32(AVIVO_D1VGA_CONTROL,
  278. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  279. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  280. WREG32(AVIVO_D2VGA_CONTROL,
  281. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  282. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  283. WREG32(AVIVO_VGA_RENDER_CONTROL,
  284. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  285. if (rdev->family == CHIP_RV730) {
  286. cg_spll_func_cntl = RREG32(R600_CG_SPLL_FUNC_CNTL);
  287. /* enable bypass mode */
  288. WREG32(R600_CG_SPLL_FUNC_CNTL, (cg_spll_func_cntl |
  289. R600_SPLL_BYPASS_EN));
  290. /* wait for SPLL_CHG_STATUS to change to 1 */
  291. cg_spll_status = 0;
  292. while (!(cg_spll_status & R600_SPLL_CHG_STATUS))
  293. cg_spll_status = RREG32(R600_CG_SPLL_STATUS);
  294. WREG32(R600_ROM_CNTL, (rom_cntl & ~R600_SCK_OVERWRITE));
  295. } else
  296. WREG32(R600_ROM_CNTL, (rom_cntl | R600_SCK_OVERWRITE));
  297. r = radeon_read_bios(rdev);
  298. /* restore regs */
  299. if (rdev->family == CHIP_RV730) {
  300. WREG32(R600_CG_SPLL_FUNC_CNTL, cg_spll_func_cntl);
  301. /* wait for SPLL_CHG_STATUS to change to 1 */
  302. cg_spll_status = 0;
  303. while (!(cg_spll_status & R600_SPLL_CHG_STATUS))
  304. cg_spll_status = RREG32(R600_CG_SPLL_STATUS);
  305. }
  306. WREG32(RADEON_VIPH_CONTROL, viph_control);
  307. WREG32(R600_BUS_CNTL, bus_cntl);
  308. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  309. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  310. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  311. WREG32(R600_ROM_CNTL, rom_cntl);
  312. return r;
  313. }
  314. static bool r600_read_disabled_bios(struct radeon_device *rdev)
  315. {
  316. uint32_t viph_control;
  317. uint32_t bus_cntl;
  318. uint32_t d1vga_control;
  319. uint32_t d2vga_control;
  320. uint32_t vga_render_control;
  321. uint32_t rom_cntl;
  322. uint32_t general_pwrmgt;
  323. uint32_t low_vid_lower_gpio_cntl;
  324. uint32_t medium_vid_lower_gpio_cntl;
  325. uint32_t high_vid_lower_gpio_cntl;
  326. uint32_t ctxsw_vid_lower_gpio_cntl;
  327. uint32_t lower_gpio_enable;
  328. bool r;
  329. viph_control = RREG32(RADEON_VIPH_CONTROL);
  330. bus_cntl = RREG32(R600_BUS_CNTL);
  331. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  332. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  333. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  334. rom_cntl = RREG32(R600_ROM_CNTL);
  335. general_pwrmgt = RREG32(R600_GENERAL_PWRMGT);
  336. low_vid_lower_gpio_cntl = RREG32(R600_LOW_VID_LOWER_GPIO_CNTL);
  337. medium_vid_lower_gpio_cntl = RREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL);
  338. high_vid_lower_gpio_cntl = RREG32(R600_HIGH_VID_LOWER_GPIO_CNTL);
  339. ctxsw_vid_lower_gpio_cntl = RREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL);
  340. lower_gpio_enable = RREG32(R600_LOWER_GPIO_ENABLE);
  341. /* disable VIP */
  342. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  343. /* enable the rom */
  344. WREG32(R600_BUS_CNTL, (bus_cntl & ~R600_BIOS_ROM_DIS));
  345. /* Disable VGA mode */
  346. WREG32(AVIVO_D1VGA_CONTROL,
  347. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  348. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  349. WREG32(AVIVO_D2VGA_CONTROL,
  350. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  351. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  352. WREG32(AVIVO_VGA_RENDER_CONTROL,
  353. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  354. WREG32(R600_ROM_CNTL,
  355. ((rom_cntl & ~R600_SCK_PRESCALE_CRYSTAL_CLK_MASK) |
  356. (1 << R600_SCK_PRESCALE_CRYSTAL_CLK_SHIFT) |
  357. R600_SCK_OVERWRITE));
  358. WREG32(R600_GENERAL_PWRMGT, (general_pwrmgt & ~R600_OPEN_DRAIN_PADS));
  359. WREG32(R600_LOW_VID_LOWER_GPIO_CNTL,
  360. (low_vid_lower_gpio_cntl & ~0x400));
  361. WREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL,
  362. (medium_vid_lower_gpio_cntl & ~0x400));
  363. WREG32(R600_HIGH_VID_LOWER_GPIO_CNTL,
  364. (high_vid_lower_gpio_cntl & ~0x400));
  365. WREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL,
  366. (ctxsw_vid_lower_gpio_cntl & ~0x400));
  367. WREG32(R600_LOWER_GPIO_ENABLE, (lower_gpio_enable | 0x400));
  368. r = radeon_read_bios(rdev);
  369. /* restore regs */
  370. WREG32(RADEON_VIPH_CONTROL, viph_control);
  371. WREG32(R600_BUS_CNTL, bus_cntl);
  372. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  373. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  374. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  375. WREG32(R600_ROM_CNTL, rom_cntl);
  376. WREG32(R600_GENERAL_PWRMGT, general_pwrmgt);
  377. WREG32(R600_LOW_VID_LOWER_GPIO_CNTL, low_vid_lower_gpio_cntl);
  378. WREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL, medium_vid_lower_gpio_cntl);
  379. WREG32(R600_HIGH_VID_LOWER_GPIO_CNTL, high_vid_lower_gpio_cntl);
  380. WREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL, ctxsw_vid_lower_gpio_cntl);
  381. WREG32(R600_LOWER_GPIO_ENABLE, lower_gpio_enable);
  382. return r;
  383. }
  384. static bool avivo_read_disabled_bios(struct radeon_device *rdev)
  385. {
  386. uint32_t seprom_cntl1;
  387. uint32_t viph_control;
  388. uint32_t bus_cntl;
  389. uint32_t d1vga_control;
  390. uint32_t d2vga_control;
  391. uint32_t vga_render_control;
  392. uint32_t gpiopad_a;
  393. uint32_t gpiopad_en;
  394. uint32_t gpiopad_mask;
  395. bool r;
  396. seprom_cntl1 = RREG32(RADEON_SEPROM_CNTL1);
  397. viph_control = RREG32(RADEON_VIPH_CONTROL);
  398. bus_cntl = RREG32(RV370_BUS_CNTL);
  399. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  400. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  401. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  402. gpiopad_a = RREG32(RADEON_GPIOPAD_A);
  403. gpiopad_en = RREG32(RADEON_GPIOPAD_EN);
  404. gpiopad_mask = RREG32(RADEON_GPIOPAD_MASK);
  405. WREG32(RADEON_SEPROM_CNTL1,
  406. ((seprom_cntl1 & ~RADEON_SCK_PRESCALE_MASK) |
  407. (0xc << RADEON_SCK_PRESCALE_SHIFT)));
  408. WREG32(RADEON_GPIOPAD_A, 0);
  409. WREG32(RADEON_GPIOPAD_EN, 0);
  410. WREG32(RADEON_GPIOPAD_MASK, 0);
  411. /* disable VIP */
  412. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  413. /* enable the rom */
  414. WREG32(RV370_BUS_CNTL, (bus_cntl & ~RV370_BUS_BIOS_DIS_ROM));
  415. /* Disable VGA mode */
  416. WREG32(AVIVO_D1VGA_CONTROL,
  417. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  418. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  419. WREG32(AVIVO_D2VGA_CONTROL,
  420. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  421. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  422. WREG32(AVIVO_VGA_RENDER_CONTROL,
  423. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  424. r = radeon_read_bios(rdev);
  425. /* restore regs */
  426. WREG32(RADEON_SEPROM_CNTL1, seprom_cntl1);
  427. WREG32(RADEON_VIPH_CONTROL, viph_control);
  428. WREG32(RV370_BUS_CNTL, bus_cntl);
  429. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  430. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  431. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  432. WREG32(RADEON_GPIOPAD_A, gpiopad_a);
  433. WREG32(RADEON_GPIOPAD_EN, gpiopad_en);
  434. WREG32(RADEON_GPIOPAD_MASK, gpiopad_mask);
  435. return r;
  436. }
  437. static bool legacy_read_disabled_bios(struct radeon_device *rdev)
  438. {
  439. uint32_t seprom_cntl1;
  440. uint32_t viph_control;
  441. uint32_t bus_cntl;
  442. uint32_t crtc_gen_cntl;
  443. uint32_t crtc2_gen_cntl;
  444. uint32_t crtc_ext_cntl;
  445. uint32_t fp2_gen_cntl;
  446. bool r;
  447. seprom_cntl1 = RREG32(RADEON_SEPROM_CNTL1);
  448. viph_control = RREG32(RADEON_VIPH_CONTROL);
  449. if (rdev->flags & RADEON_IS_PCIE)
  450. bus_cntl = RREG32(RV370_BUS_CNTL);
  451. else
  452. bus_cntl = RREG32(RADEON_BUS_CNTL);
  453. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  454. crtc2_gen_cntl = 0;
  455. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  456. fp2_gen_cntl = 0;
  457. if (rdev->ddev->pdev->device == PCI_DEVICE_ID_ATI_RADEON_QY) {
  458. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  459. }
  460. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  461. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  462. }
  463. WREG32(RADEON_SEPROM_CNTL1,
  464. ((seprom_cntl1 & ~RADEON_SCK_PRESCALE_MASK) |
  465. (0xc << RADEON_SCK_PRESCALE_SHIFT)));
  466. /* disable VIP */
  467. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  468. /* enable the rom */
  469. if (rdev->flags & RADEON_IS_PCIE)
  470. WREG32(RV370_BUS_CNTL, (bus_cntl & ~RV370_BUS_BIOS_DIS_ROM));
  471. else
  472. WREG32(RADEON_BUS_CNTL, (bus_cntl & ~RADEON_BUS_BIOS_DIS_ROM));
  473. /* Turn off mem requests and CRTC for both controllers */
  474. WREG32(RADEON_CRTC_GEN_CNTL,
  475. ((crtc_gen_cntl & ~RADEON_CRTC_EN) |
  476. (RADEON_CRTC_DISP_REQ_EN_B |
  477. RADEON_CRTC_EXT_DISP_EN)));
  478. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  479. WREG32(RADEON_CRTC2_GEN_CNTL,
  480. ((crtc2_gen_cntl & ~RADEON_CRTC2_EN) |
  481. RADEON_CRTC2_DISP_REQ_EN_B));
  482. }
  483. /* Turn off CRTC */
  484. WREG32(RADEON_CRTC_EXT_CNTL,
  485. ((crtc_ext_cntl & ~RADEON_CRTC_CRT_ON) |
  486. (RADEON_CRTC_SYNC_TRISTAT |
  487. RADEON_CRTC_DISPLAY_DIS)));
  488. if (rdev->ddev->pdev->device == PCI_DEVICE_ID_ATI_RADEON_QY) {
  489. WREG32(RADEON_FP2_GEN_CNTL, (fp2_gen_cntl & ~RADEON_FP2_ON));
  490. }
  491. r = radeon_read_bios(rdev);
  492. /* restore regs */
  493. WREG32(RADEON_SEPROM_CNTL1, seprom_cntl1);
  494. WREG32(RADEON_VIPH_CONTROL, viph_control);
  495. if (rdev->flags & RADEON_IS_PCIE)
  496. WREG32(RV370_BUS_CNTL, bus_cntl);
  497. else
  498. WREG32(RADEON_BUS_CNTL, bus_cntl);
  499. WREG32(RADEON_CRTC_GEN_CNTL, crtc_gen_cntl);
  500. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  501. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  502. }
  503. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  504. if (rdev->ddev->pdev->device == PCI_DEVICE_ID_ATI_RADEON_QY) {
  505. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  506. }
  507. return r;
  508. }
  509. static bool radeon_read_disabled_bios(struct radeon_device *rdev)
  510. {
  511. if (rdev->flags & RADEON_IS_IGP)
  512. return igp_read_bios_from_vram(rdev);
  513. else if (rdev->family >= CHIP_BARTS)
  514. return ni_read_disabled_bios(rdev);
  515. else if (rdev->family >= CHIP_RV770)
  516. return r700_read_disabled_bios(rdev);
  517. else if (rdev->family >= CHIP_R600)
  518. return r600_read_disabled_bios(rdev);
  519. else if (rdev->family >= CHIP_RS600)
  520. return avivo_read_disabled_bios(rdev);
  521. else
  522. return legacy_read_disabled_bios(rdev);
  523. }
  524. #ifdef CONFIG_ACPI
  525. static bool radeon_acpi_vfct_bios(struct radeon_device *rdev)
  526. {
  527. bool ret = false;
  528. struct acpi_table_header *hdr;
  529. acpi_size tbl_size;
  530. UEFI_ACPI_VFCT *vfct;
  531. GOP_VBIOS_CONTENT *vbios;
  532. VFCT_IMAGE_HEADER *vhdr;
  533. if (!ACPI_SUCCESS(acpi_get_table_with_size("VFCT", 1, &hdr, &tbl_size)))
  534. return false;
  535. if (tbl_size < sizeof(UEFI_ACPI_VFCT)) {
  536. DRM_ERROR("ACPI VFCT table present but broken (too short #1)\n");
  537. goto out_unmap;
  538. }
  539. vfct = (UEFI_ACPI_VFCT *)hdr;
  540. if (vfct->VBIOSImageOffset + sizeof(VFCT_IMAGE_HEADER) > tbl_size) {
  541. DRM_ERROR("ACPI VFCT table present but broken (too short #2)\n");
  542. goto out_unmap;
  543. }
  544. vbios = (GOP_VBIOS_CONTENT *)((char *)hdr + vfct->VBIOSImageOffset);
  545. vhdr = &vbios->VbiosHeader;
  546. DRM_INFO("ACPI VFCT contains a BIOS for %02x:%02x.%d %04x:%04x, size %d\n",
  547. vhdr->PCIBus, vhdr->PCIDevice, vhdr->PCIFunction,
  548. vhdr->VendorID, vhdr->DeviceID, vhdr->ImageLength);
  549. if (vhdr->PCIBus != rdev->pdev->bus->number ||
  550. vhdr->PCIDevice != PCI_SLOT(rdev->pdev->devfn) ||
  551. vhdr->PCIFunction != PCI_FUNC(rdev->pdev->devfn) ||
  552. vhdr->VendorID != rdev->pdev->vendor ||
  553. vhdr->DeviceID != rdev->pdev->device) {
  554. DRM_INFO("ACPI VFCT table is not for this card\n");
  555. goto out_unmap;
  556. }
  557. if (vfct->VBIOSImageOffset + sizeof(VFCT_IMAGE_HEADER) + vhdr->ImageLength > tbl_size) {
  558. DRM_ERROR("ACPI VFCT image truncated\n");
  559. goto out_unmap;
  560. }
  561. rdev->bios = kmemdup(&vbios->VbiosContent, vhdr->ImageLength, GFP_KERNEL);
  562. ret = !!rdev->bios;
  563. out_unmap:
  564. return ret;
  565. }
  566. #else
  567. static inline bool radeon_acpi_vfct_bios(struct radeon_device *rdev)
  568. {
  569. return false;
  570. }
  571. #endif
  572. bool radeon_get_bios(struct radeon_device *rdev)
  573. {
  574. bool r;
  575. uint16_t tmp;
  576. r = radeon_atrm_get_bios(rdev);
  577. if (r == false)
  578. r = radeon_acpi_vfct_bios(rdev);
  579. if (r == false)
  580. r = igp_read_bios_from_vram(rdev);
  581. if (r == false)
  582. r = radeon_read_bios(rdev);
  583. if (r == false)
  584. r = radeon_read_disabled_bios(rdev);
  585. if (r == false)
  586. r = radeon_read_platform_bios(rdev);
  587. if (r == false || rdev->bios == NULL) {
  588. DRM_ERROR("Unable to locate a BIOS ROM\n");
  589. rdev->bios = NULL;
  590. return false;
  591. }
  592. if (rdev->bios[0] != 0x55 || rdev->bios[1] != 0xaa) {
  593. printk("BIOS signature incorrect %x %x\n", rdev->bios[0], rdev->bios[1]);
  594. goto free_bios;
  595. }
  596. tmp = RBIOS16(0x18);
  597. if (RBIOS8(tmp + 0x14) != 0x0) {
  598. DRM_INFO("Not an x86 BIOS ROM, not using.\n");
  599. goto free_bios;
  600. }
  601. rdev->bios_header_start = RBIOS16(0x48);
  602. if (!rdev->bios_header_start) {
  603. goto free_bios;
  604. }
  605. tmp = rdev->bios_header_start + 4;
  606. if (!memcmp(rdev->bios + tmp, "ATOM", 4) ||
  607. !memcmp(rdev->bios + tmp, "MOTA", 4)) {
  608. rdev->is_atom_bios = true;
  609. } else {
  610. rdev->is_atom_bios = false;
  611. }
  612. DRM_DEBUG("%sBIOS detected\n", rdev->is_atom_bios ? "ATOM" : "COM");
  613. return true;
  614. free_bios:
  615. kfree(rdev->bios);
  616. rdev->bios = NULL;
  617. return false;
  618. }