radeon_asic.c 82 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/radeon_drm.h>
  32. #include <linux/vgaarb.h>
  33. #include <linux/vga_switcheroo.h>
  34. #include "radeon_reg.h"
  35. #include "radeon.h"
  36. #include "radeon_asic.h"
  37. #include "atom.h"
  38. /*
  39. * Registers accessors functions.
  40. */
  41. /**
  42. * radeon_invalid_rreg - dummy reg read function
  43. *
  44. * @rdev: radeon device pointer
  45. * @reg: offset of register
  46. *
  47. * Dummy register read function. Used for register blocks
  48. * that certain asics don't have (all asics).
  49. * Returns the value in the register.
  50. */
  51. static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
  52. {
  53. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  54. BUG_ON(1);
  55. return 0;
  56. }
  57. /**
  58. * radeon_invalid_wreg - dummy reg write function
  59. *
  60. * @rdev: radeon device pointer
  61. * @reg: offset of register
  62. * @v: value to write to the register
  63. *
  64. * Dummy register read function. Used for register blocks
  65. * that certain asics don't have (all asics).
  66. */
  67. static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  68. {
  69. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  70. reg, v);
  71. BUG_ON(1);
  72. }
  73. /**
  74. * radeon_register_accessor_init - sets up the register accessor callbacks
  75. *
  76. * @rdev: radeon device pointer
  77. *
  78. * Sets up the register accessor callbacks for various register
  79. * apertures. Not all asics have all apertures (all asics).
  80. */
  81. static void radeon_register_accessor_init(struct radeon_device *rdev)
  82. {
  83. rdev->mc_rreg = &radeon_invalid_rreg;
  84. rdev->mc_wreg = &radeon_invalid_wreg;
  85. rdev->pll_rreg = &radeon_invalid_rreg;
  86. rdev->pll_wreg = &radeon_invalid_wreg;
  87. rdev->pciep_rreg = &radeon_invalid_rreg;
  88. rdev->pciep_wreg = &radeon_invalid_wreg;
  89. /* Don't change order as we are overridding accessor. */
  90. if (rdev->family < CHIP_RV515) {
  91. rdev->pcie_reg_mask = 0xff;
  92. } else {
  93. rdev->pcie_reg_mask = 0x7ff;
  94. }
  95. /* FIXME: not sure here */
  96. if (rdev->family <= CHIP_R580) {
  97. rdev->pll_rreg = &r100_pll_rreg;
  98. rdev->pll_wreg = &r100_pll_wreg;
  99. }
  100. if (rdev->family >= CHIP_R420) {
  101. rdev->mc_rreg = &r420_mc_rreg;
  102. rdev->mc_wreg = &r420_mc_wreg;
  103. }
  104. if (rdev->family >= CHIP_RV515) {
  105. rdev->mc_rreg = &rv515_mc_rreg;
  106. rdev->mc_wreg = &rv515_mc_wreg;
  107. }
  108. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  109. rdev->mc_rreg = &rs400_mc_rreg;
  110. rdev->mc_wreg = &rs400_mc_wreg;
  111. }
  112. if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  113. rdev->mc_rreg = &rs690_mc_rreg;
  114. rdev->mc_wreg = &rs690_mc_wreg;
  115. }
  116. if (rdev->family == CHIP_RS600) {
  117. rdev->mc_rreg = &rs600_mc_rreg;
  118. rdev->mc_wreg = &rs600_mc_wreg;
  119. }
  120. if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
  121. rdev->mc_rreg = &rs780_mc_rreg;
  122. rdev->mc_wreg = &rs780_mc_wreg;
  123. }
  124. if (rdev->family >= CHIP_BONAIRE) {
  125. rdev->pciep_rreg = &cik_pciep_rreg;
  126. rdev->pciep_wreg = &cik_pciep_wreg;
  127. } else if (rdev->family >= CHIP_R600) {
  128. rdev->pciep_rreg = &r600_pciep_rreg;
  129. rdev->pciep_wreg = &r600_pciep_wreg;
  130. }
  131. }
  132. static int radeon_invalid_get_allowed_info_register(struct radeon_device *rdev,
  133. u32 reg, u32 *val)
  134. {
  135. return -EINVAL;
  136. }
  137. /* helper to disable agp */
  138. /**
  139. * radeon_agp_disable - AGP disable helper function
  140. *
  141. * @rdev: radeon device pointer
  142. *
  143. * Removes AGP flags and changes the gart callbacks on AGP
  144. * cards when using the internal gart rather than AGP (all asics).
  145. */
  146. void radeon_agp_disable(struct radeon_device *rdev)
  147. {
  148. rdev->flags &= ~RADEON_IS_AGP;
  149. if (rdev->family >= CHIP_R600) {
  150. DRM_INFO("Forcing AGP to PCIE mode\n");
  151. rdev->flags |= RADEON_IS_PCIE;
  152. } else if (rdev->family >= CHIP_RV515 ||
  153. rdev->family == CHIP_RV380 ||
  154. rdev->family == CHIP_RV410 ||
  155. rdev->family == CHIP_R423) {
  156. DRM_INFO("Forcing AGP to PCIE mode\n");
  157. rdev->flags |= RADEON_IS_PCIE;
  158. rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
  159. rdev->asic->gart.get_page_entry = &rv370_pcie_gart_get_page_entry;
  160. rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
  161. } else {
  162. DRM_INFO("Forcing AGP to PCI mode\n");
  163. rdev->flags |= RADEON_IS_PCI;
  164. rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
  165. rdev->asic->gart.get_page_entry = &r100_pci_gart_get_page_entry;
  166. rdev->asic->gart.set_page = &r100_pci_gart_set_page;
  167. }
  168. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  169. }
  170. /*
  171. * ASIC
  172. */
  173. static struct radeon_asic_ring r100_gfx_ring = {
  174. .ib_execute = &r100_ring_ib_execute,
  175. .emit_fence = &r100_fence_ring_emit,
  176. .emit_semaphore = &r100_semaphore_ring_emit,
  177. .cs_parse = &r100_cs_parse,
  178. .ring_start = &r100_ring_start,
  179. .ring_test = &r100_ring_test,
  180. .ib_test = &r100_ib_test,
  181. .is_lockup = &r100_gpu_is_lockup,
  182. .get_rptr = &r100_gfx_get_rptr,
  183. .get_wptr = &r100_gfx_get_wptr,
  184. .set_wptr = &r100_gfx_set_wptr,
  185. };
  186. static struct radeon_asic r100_asic = {
  187. .init = &r100_init,
  188. .fini = &r100_fini,
  189. .suspend = &r100_suspend,
  190. .resume = &r100_resume,
  191. .vga_set_state = &r100_vga_set_state,
  192. .asic_reset = &r100_asic_reset,
  193. .mmio_hdp_flush = NULL,
  194. .gui_idle = &r100_gui_idle,
  195. .mc_wait_for_idle = &r100_mc_wait_for_idle,
  196. .get_allowed_info_register = radeon_invalid_get_allowed_info_register,
  197. .gart = {
  198. .tlb_flush = &r100_pci_gart_tlb_flush,
  199. .get_page_entry = &r100_pci_gart_get_page_entry,
  200. .set_page = &r100_pci_gart_set_page,
  201. },
  202. .ring = {
  203. [RADEON_RING_TYPE_GFX_INDEX] = &r100_gfx_ring
  204. },
  205. .irq = {
  206. .set = &r100_irq_set,
  207. .process = &r100_irq_process,
  208. },
  209. .display = {
  210. .bandwidth_update = &r100_bandwidth_update,
  211. .get_vblank_counter = &r100_get_vblank_counter,
  212. .wait_for_vblank = &r100_wait_for_vblank,
  213. .set_backlight_level = &radeon_legacy_set_backlight_level,
  214. .get_backlight_level = &radeon_legacy_get_backlight_level,
  215. },
  216. .copy = {
  217. .blit = &r100_copy_blit,
  218. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  219. .dma = NULL,
  220. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  221. .copy = &r100_copy_blit,
  222. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  223. },
  224. .surface = {
  225. .set_reg = r100_set_surface_reg,
  226. .clear_reg = r100_clear_surface_reg,
  227. },
  228. .hpd = {
  229. .init = &r100_hpd_init,
  230. .fini = &r100_hpd_fini,
  231. .sense = &r100_hpd_sense,
  232. .set_polarity = &r100_hpd_set_polarity,
  233. },
  234. .pm = {
  235. .misc = &r100_pm_misc,
  236. .prepare = &r100_pm_prepare,
  237. .finish = &r100_pm_finish,
  238. .init_profile = &r100_pm_init_profile,
  239. .get_dynpm_state = &r100_pm_get_dynpm_state,
  240. .get_engine_clock = &radeon_legacy_get_engine_clock,
  241. .set_engine_clock = &radeon_legacy_set_engine_clock,
  242. .get_memory_clock = &radeon_legacy_get_memory_clock,
  243. .set_memory_clock = NULL,
  244. .get_pcie_lanes = NULL,
  245. .set_pcie_lanes = NULL,
  246. .set_clock_gating = &radeon_legacy_set_clock_gating,
  247. },
  248. .pflip = {
  249. .page_flip = &r100_page_flip,
  250. .page_flip_pending = &r100_page_flip_pending,
  251. },
  252. };
  253. static struct radeon_asic r200_asic = {
  254. .init = &r100_init,
  255. .fini = &r100_fini,
  256. .suspend = &r100_suspend,
  257. .resume = &r100_resume,
  258. .vga_set_state = &r100_vga_set_state,
  259. .asic_reset = &r100_asic_reset,
  260. .mmio_hdp_flush = NULL,
  261. .gui_idle = &r100_gui_idle,
  262. .mc_wait_for_idle = &r100_mc_wait_for_idle,
  263. .get_allowed_info_register = radeon_invalid_get_allowed_info_register,
  264. .gart = {
  265. .tlb_flush = &r100_pci_gart_tlb_flush,
  266. .get_page_entry = &r100_pci_gart_get_page_entry,
  267. .set_page = &r100_pci_gart_set_page,
  268. },
  269. .ring = {
  270. [RADEON_RING_TYPE_GFX_INDEX] = &r100_gfx_ring
  271. },
  272. .irq = {
  273. .set = &r100_irq_set,
  274. .process = &r100_irq_process,
  275. },
  276. .display = {
  277. .bandwidth_update = &r100_bandwidth_update,
  278. .get_vblank_counter = &r100_get_vblank_counter,
  279. .wait_for_vblank = &r100_wait_for_vblank,
  280. .set_backlight_level = &radeon_legacy_set_backlight_level,
  281. .get_backlight_level = &radeon_legacy_get_backlight_level,
  282. },
  283. .copy = {
  284. .blit = &r100_copy_blit,
  285. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  286. .dma = &r200_copy_dma,
  287. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  288. .copy = &r100_copy_blit,
  289. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  290. },
  291. .surface = {
  292. .set_reg = r100_set_surface_reg,
  293. .clear_reg = r100_clear_surface_reg,
  294. },
  295. .hpd = {
  296. .init = &r100_hpd_init,
  297. .fini = &r100_hpd_fini,
  298. .sense = &r100_hpd_sense,
  299. .set_polarity = &r100_hpd_set_polarity,
  300. },
  301. .pm = {
  302. .misc = &r100_pm_misc,
  303. .prepare = &r100_pm_prepare,
  304. .finish = &r100_pm_finish,
  305. .init_profile = &r100_pm_init_profile,
  306. .get_dynpm_state = &r100_pm_get_dynpm_state,
  307. .get_engine_clock = &radeon_legacy_get_engine_clock,
  308. .set_engine_clock = &radeon_legacy_set_engine_clock,
  309. .get_memory_clock = &radeon_legacy_get_memory_clock,
  310. .set_memory_clock = NULL,
  311. .get_pcie_lanes = NULL,
  312. .set_pcie_lanes = NULL,
  313. .set_clock_gating = &radeon_legacy_set_clock_gating,
  314. },
  315. .pflip = {
  316. .page_flip = &r100_page_flip,
  317. .page_flip_pending = &r100_page_flip_pending,
  318. },
  319. };
  320. static struct radeon_asic_ring r300_gfx_ring = {
  321. .ib_execute = &r100_ring_ib_execute,
  322. .emit_fence = &r300_fence_ring_emit,
  323. .emit_semaphore = &r100_semaphore_ring_emit,
  324. .cs_parse = &r300_cs_parse,
  325. .ring_start = &r300_ring_start,
  326. .ring_test = &r100_ring_test,
  327. .ib_test = &r100_ib_test,
  328. .is_lockup = &r100_gpu_is_lockup,
  329. .get_rptr = &r100_gfx_get_rptr,
  330. .get_wptr = &r100_gfx_get_wptr,
  331. .set_wptr = &r100_gfx_set_wptr,
  332. };
  333. static struct radeon_asic_ring rv515_gfx_ring = {
  334. .ib_execute = &r100_ring_ib_execute,
  335. .emit_fence = &r300_fence_ring_emit,
  336. .emit_semaphore = &r100_semaphore_ring_emit,
  337. .cs_parse = &r300_cs_parse,
  338. .ring_start = &rv515_ring_start,
  339. .ring_test = &r100_ring_test,
  340. .ib_test = &r100_ib_test,
  341. .is_lockup = &r100_gpu_is_lockup,
  342. .get_rptr = &r100_gfx_get_rptr,
  343. .get_wptr = &r100_gfx_get_wptr,
  344. .set_wptr = &r100_gfx_set_wptr,
  345. };
  346. static struct radeon_asic r300_asic = {
  347. .init = &r300_init,
  348. .fini = &r300_fini,
  349. .suspend = &r300_suspend,
  350. .resume = &r300_resume,
  351. .vga_set_state = &r100_vga_set_state,
  352. .asic_reset = &r300_asic_reset,
  353. .mmio_hdp_flush = NULL,
  354. .gui_idle = &r100_gui_idle,
  355. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  356. .get_allowed_info_register = radeon_invalid_get_allowed_info_register,
  357. .gart = {
  358. .tlb_flush = &r100_pci_gart_tlb_flush,
  359. .get_page_entry = &r100_pci_gart_get_page_entry,
  360. .set_page = &r100_pci_gart_set_page,
  361. },
  362. .ring = {
  363. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  364. },
  365. .irq = {
  366. .set = &r100_irq_set,
  367. .process = &r100_irq_process,
  368. },
  369. .display = {
  370. .bandwidth_update = &r100_bandwidth_update,
  371. .get_vblank_counter = &r100_get_vblank_counter,
  372. .wait_for_vblank = &r100_wait_for_vblank,
  373. .set_backlight_level = &radeon_legacy_set_backlight_level,
  374. .get_backlight_level = &radeon_legacy_get_backlight_level,
  375. },
  376. .copy = {
  377. .blit = &r100_copy_blit,
  378. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  379. .dma = &r200_copy_dma,
  380. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  381. .copy = &r100_copy_blit,
  382. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  383. },
  384. .surface = {
  385. .set_reg = r100_set_surface_reg,
  386. .clear_reg = r100_clear_surface_reg,
  387. },
  388. .hpd = {
  389. .init = &r100_hpd_init,
  390. .fini = &r100_hpd_fini,
  391. .sense = &r100_hpd_sense,
  392. .set_polarity = &r100_hpd_set_polarity,
  393. },
  394. .pm = {
  395. .misc = &r100_pm_misc,
  396. .prepare = &r100_pm_prepare,
  397. .finish = &r100_pm_finish,
  398. .init_profile = &r100_pm_init_profile,
  399. .get_dynpm_state = &r100_pm_get_dynpm_state,
  400. .get_engine_clock = &radeon_legacy_get_engine_clock,
  401. .set_engine_clock = &radeon_legacy_set_engine_clock,
  402. .get_memory_clock = &radeon_legacy_get_memory_clock,
  403. .set_memory_clock = NULL,
  404. .get_pcie_lanes = &rv370_get_pcie_lanes,
  405. .set_pcie_lanes = &rv370_set_pcie_lanes,
  406. .set_clock_gating = &radeon_legacy_set_clock_gating,
  407. },
  408. .pflip = {
  409. .page_flip = &r100_page_flip,
  410. .page_flip_pending = &r100_page_flip_pending,
  411. },
  412. };
  413. static struct radeon_asic r300_asic_pcie = {
  414. .init = &r300_init,
  415. .fini = &r300_fini,
  416. .suspend = &r300_suspend,
  417. .resume = &r300_resume,
  418. .vga_set_state = &r100_vga_set_state,
  419. .asic_reset = &r300_asic_reset,
  420. .mmio_hdp_flush = NULL,
  421. .gui_idle = &r100_gui_idle,
  422. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  423. .get_allowed_info_register = radeon_invalid_get_allowed_info_register,
  424. .gart = {
  425. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  426. .get_page_entry = &rv370_pcie_gart_get_page_entry,
  427. .set_page = &rv370_pcie_gart_set_page,
  428. },
  429. .ring = {
  430. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  431. },
  432. .irq = {
  433. .set = &r100_irq_set,
  434. .process = &r100_irq_process,
  435. },
  436. .display = {
  437. .bandwidth_update = &r100_bandwidth_update,
  438. .get_vblank_counter = &r100_get_vblank_counter,
  439. .wait_for_vblank = &r100_wait_for_vblank,
  440. .set_backlight_level = &radeon_legacy_set_backlight_level,
  441. .get_backlight_level = &radeon_legacy_get_backlight_level,
  442. },
  443. .copy = {
  444. .blit = &r100_copy_blit,
  445. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  446. .dma = &r200_copy_dma,
  447. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  448. .copy = &r100_copy_blit,
  449. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  450. },
  451. .surface = {
  452. .set_reg = r100_set_surface_reg,
  453. .clear_reg = r100_clear_surface_reg,
  454. },
  455. .hpd = {
  456. .init = &r100_hpd_init,
  457. .fini = &r100_hpd_fini,
  458. .sense = &r100_hpd_sense,
  459. .set_polarity = &r100_hpd_set_polarity,
  460. },
  461. .pm = {
  462. .misc = &r100_pm_misc,
  463. .prepare = &r100_pm_prepare,
  464. .finish = &r100_pm_finish,
  465. .init_profile = &r100_pm_init_profile,
  466. .get_dynpm_state = &r100_pm_get_dynpm_state,
  467. .get_engine_clock = &radeon_legacy_get_engine_clock,
  468. .set_engine_clock = &radeon_legacy_set_engine_clock,
  469. .get_memory_clock = &radeon_legacy_get_memory_clock,
  470. .set_memory_clock = NULL,
  471. .get_pcie_lanes = &rv370_get_pcie_lanes,
  472. .set_pcie_lanes = &rv370_set_pcie_lanes,
  473. .set_clock_gating = &radeon_legacy_set_clock_gating,
  474. },
  475. .pflip = {
  476. .page_flip = &r100_page_flip,
  477. .page_flip_pending = &r100_page_flip_pending,
  478. },
  479. };
  480. static struct radeon_asic r420_asic = {
  481. .init = &r420_init,
  482. .fini = &r420_fini,
  483. .suspend = &r420_suspend,
  484. .resume = &r420_resume,
  485. .vga_set_state = &r100_vga_set_state,
  486. .asic_reset = &r300_asic_reset,
  487. .mmio_hdp_flush = NULL,
  488. .gui_idle = &r100_gui_idle,
  489. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  490. .get_allowed_info_register = radeon_invalid_get_allowed_info_register,
  491. .gart = {
  492. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  493. .get_page_entry = &rv370_pcie_gart_get_page_entry,
  494. .set_page = &rv370_pcie_gart_set_page,
  495. },
  496. .ring = {
  497. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  498. },
  499. .irq = {
  500. .set = &r100_irq_set,
  501. .process = &r100_irq_process,
  502. },
  503. .display = {
  504. .bandwidth_update = &r100_bandwidth_update,
  505. .get_vblank_counter = &r100_get_vblank_counter,
  506. .wait_for_vblank = &r100_wait_for_vblank,
  507. .set_backlight_level = &atombios_set_backlight_level,
  508. .get_backlight_level = &atombios_get_backlight_level,
  509. },
  510. .copy = {
  511. .blit = &r100_copy_blit,
  512. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  513. .dma = &r200_copy_dma,
  514. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  515. .copy = &r100_copy_blit,
  516. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  517. },
  518. .surface = {
  519. .set_reg = r100_set_surface_reg,
  520. .clear_reg = r100_clear_surface_reg,
  521. },
  522. .hpd = {
  523. .init = &r100_hpd_init,
  524. .fini = &r100_hpd_fini,
  525. .sense = &r100_hpd_sense,
  526. .set_polarity = &r100_hpd_set_polarity,
  527. },
  528. .pm = {
  529. .misc = &r100_pm_misc,
  530. .prepare = &r100_pm_prepare,
  531. .finish = &r100_pm_finish,
  532. .init_profile = &r420_pm_init_profile,
  533. .get_dynpm_state = &r100_pm_get_dynpm_state,
  534. .get_engine_clock = &radeon_atom_get_engine_clock,
  535. .set_engine_clock = &radeon_atom_set_engine_clock,
  536. .get_memory_clock = &radeon_atom_get_memory_clock,
  537. .set_memory_clock = &radeon_atom_set_memory_clock,
  538. .get_pcie_lanes = &rv370_get_pcie_lanes,
  539. .set_pcie_lanes = &rv370_set_pcie_lanes,
  540. .set_clock_gating = &radeon_atom_set_clock_gating,
  541. },
  542. .pflip = {
  543. .page_flip = &r100_page_flip,
  544. .page_flip_pending = &r100_page_flip_pending,
  545. },
  546. };
  547. static struct radeon_asic rs400_asic = {
  548. .init = &rs400_init,
  549. .fini = &rs400_fini,
  550. .suspend = &rs400_suspend,
  551. .resume = &rs400_resume,
  552. .vga_set_state = &r100_vga_set_state,
  553. .asic_reset = &r300_asic_reset,
  554. .mmio_hdp_flush = NULL,
  555. .gui_idle = &r100_gui_idle,
  556. .mc_wait_for_idle = &rs400_mc_wait_for_idle,
  557. .get_allowed_info_register = radeon_invalid_get_allowed_info_register,
  558. .gart = {
  559. .tlb_flush = &rs400_gart_tlb_flush,
  560. .get_page_entry = &rs400_gart_get_page_entry,
  561. .set_page = &rs400_gart_set_page,
  562. },
  563. .ring = {
  564. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  565. },
  566. .irq = {
  567. .set = &r100_irq_set,
  568. .process = &r100_irq_process,
  569. },
  570. .display = {
  571. .bandwidth_update = &r100_bandwidth_update,
  572. .get_vblank_counter = &r100_get_vblank_counter,
  573. .wait_for_vblank = &r100_wait_for_vblank,
  574. .set_backlight_level = &radeon_legacy_set_backlight_level,
  575. .get_backlight_level = &radeon_legacy_get_backlight_level,
  576. },
  577. .copy = {
  578. .blit = &r100_copy_blit,
  579. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  580. .dma = &r200_copy_dma,
  581. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  582. .copy = &r100_copy_blit,
  583. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  584. },
  585. .surface = {
  586. .set_reg = r100_set_surface_reg,
  587. .clear_reg = r100_clear_surface_reg,
  588. },
  589. .hpd = {
  590. .init = &r100_hpd_init,
  591. .fini = &r100_hpd_fini,
  592. .sense = &r100_hpd_sense,
  593. .set_polarity = &r100_hpd_set_polarity,
  594. },
  595. .pm = {
  596. .misc = &r100_pm_misc,
  597. .prepare = &r100_pm_prepare,
  598. .finish = &r100_pm_finish,
  599. .init_profile = &r100_pm_init_profile,
  600. .get_dynpm_state = &r100_pm_get_dynpm_state,
  601. .get_engine_clock = &radeon_legacy_get_engine_clock,
  602. .set_engine_clock = &radeon_legacy_set_engine_clock,
  603. .get_memory_clock = &radeon_legacy_get_memory_clock,
  604. .set_memory_clock = NULL,
  605. .get_pcie_lanes = NULL,
  606. .set_pcie_lanes = NULL,
  607. .set_clock_gating = &radeon_legacy_set_clock_gating,
  608. },
  609. .pflip = {
  610. .page_flip = &r100_page_flip,
  611. .page_flip_pending = &r100_page_flip_pending,
  612. },
  613. };
  614. static struct radeon_asic rs600_asic = {
  615. .init = &rs600_init,
  616. .fini = &rs600_fini,
  617. .suspend = &rs600_suspend,
  618. .resume = &rs600_resume,
  619. .vga_set_state = &r100_vga_set_state,
  620. .asic_reset = &rs600_asic_reset,
  621. .mmio_hdp_flush = NULL,
  622. .gui_idle = &r100_gui_idle,
  623. .mc_wait_for_idle = &rs600_mc_wait_for_idle,
  624. .get_allowed_info_register = radeon_invalid_get_allowed_info_register,
  625. .gart = {
  626. .tlb_flush = &rs600_gart_tlb_flush,
  627. .get_page_entry = &rs600_gart_get_page_entry,
  628. .set_page = &rs600_gart_set_page,
  629. },
  630. .ring = {
  631. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  632. },
  633. .irq = {
  634. .set = &rs600_irq_set,
  635. .process = &rs600_irq_process,
  636. },
  637. .display = {
  638. .bandwidth_update = &rs600_bandwidth_update,
  639. .get_vblank_counter = &rs600_get_vblank_counter,
  640. .wait_for_vblank = &avivo_wait_for_vblank,
  641. .set_backlight_level = &atombios_set_backlight_level,
  642. .get_backlight_level = &atombios_get_backlight_level,
  643. },
  644. .copy = {
  645. .blit = &r100_copy_blit,
  646. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  647. .dma = &r200_copy_dma,
  648. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  649. .copy = &r100_copy_blit,
  650. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  651. },
  652. .surface = {
  653. .set_reg = r100_set_surface_reg,
  654. .clear_reg = r100_clear_surface_reg,
  655. },
  656. .hpd = {
  657. .init = &rs600_hpd_init,
  658. .fini = &rs600_hpd_fini,
  659. .sense = &rs600_hpd_sense,
  660. .set_polarity = &rs600_hpd_set_polarity,
  661. },
  662. .pm = {
  663. .misc = &rs600_pm_misc,
  664. .prepare = &rs600_pm_prepare,
  665. .finish = &rs600_pm_finish,
  666. .init_profile = &r420_pm_init_profile,
  667. .get_dynpm_state = &r100_pm_get_dynpm_state,
  668. .get_engine_clock = &radeon_atom_get_engine_clock,
  669. .set_engine_clock = &radeon_atom_set_engine_clock,
  670. .get_memory_clock = &radeon_atom_get_memory_clock,
  671. .set_memory_clock = &radeon_atom_set_memory_clock,
  672. .get_pcie_lanes = NULL,
  673. .set_pcie_lanes = NULL,
  674. .set_clock_gating = &radeon_atom_set_clock_gating,
  675. },
  676. .pflip = {
  677. .page_flip = &rs600_page_flip,
  678. .page_flip_pending = &rs600_page_flip_pending,
  679. },
  680. };
  681. static struct radeon_asic rs690_asic = {
  682. .init = &rs690_init,
  683. .fini = &rs690_fini,
  684. .suspend = &rs690_suspend,
  685. .resume = &rs690_resume,
  686. .vga_set_state = &r100_vga_set_state,
  687. .asic_reset = &rs600_asic_reset,
  688. .mmio_hdp_flush = NULL,
  689. .gui_idle = &r100_gui_idle,
  690. .mc_wait_for_idle = &rs690_mc_wait_for_idle,
  691. .get_allowed_info_register = radeon_invalid_get_allowed_info_register,
  692. .gart = {
  693. .tlb_flush = &rs400_gart_tlb_flush,
  694. .get_page_entry = &rs400_gart_get_page_entry,
  695. .set_page = &rs400_gart_set_page,
  696. },
  697. .ring = {
  698. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  699. },
  700. .irq = {
  701. .set = &rs600_irq_set,
  702. .process = &rs600_irq_process,
  703. },
  704. .display = {
  705. .get_vblank_counter = &rs600_get_vblank_counter,
  706. .bandwidth_update = &rs690_bandwidth_update,
  707. .wait_for_vblank = &avivo_wait_for_vblank,
  708. .set_backlight_level = &atombios_set_backlight_level,
  709. .get_backlight_level = &atombios_get_backlight_level,
  710. },
  711. .copy = {
  712. .blit = &r100_copy_blit,
  713. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  714. .dma = &r200_copy_dma,
  715. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  716. .copy = &r200_copy_dma,
  717. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  718. },
  719. .surface = {
  720. .set_reg = r100_set_surface_reg,
  721. .clear_reg = r100_clear_surface_reg,
  722. },
  723. .hpd = {
  724. .init = &rs600_hpd_init,
  725. .fini = &rs600_hpd_fini,
  726. .sense = &rs600_hpd_sense,
  727. .set_polarity = &rs600_hpd_set_polarity,
  728. },
  729. .pm = {
  730. .misc = &rs600_pm_misc,
  731. .prepare = &rs600_pm_prepare,
  732. .finish = &rs600_pm_finish,
  733. .init_profile = &r420_pm_init_profile,
  734. .get_dynpm_state = &r100_pm_get_dynpm_state,
  735. .get_engine_clock = &radeon_atom_get_engine_clock,
  736. .set_engine_clock = &radeon_atom_set_engine_clock,
  737. .get_memory_clock = &radeon_atom_get_memory_clock,
  738. .set_memory_clock = &radeon_atom_set_memory_clock,
  739. .get_pcie_lanes = NULL,
  740. .set_pcie_lanes = NULL,
  741. .set_clock_gating = &radeon_atom_set_clock_gating,
  742. },
  743. .pflip = {
  744. .page_flip = &rs600_page_flip,
  745. .page_flip_pending = &rs600_page_flip_pending,
  746. },
  747. };
  748. static struct radeon_asic rv515_asic = {
  749. .init = &rv515_init,
  750. .fini = &rv515_fini,
  751. .suspend = &rv515_suspend,
  752. .resume = &rv515_resume,
  753. .vga_set_state = &r100_vga_set_state,
  754. .asic_reset = &rs600_asic_reset,
  755. .mmio_hdp_flush = NULL,
  756. .gui_idle = &r100_gui_idle,
  757. .mc_wait_for_idle = &rv515_mc_wait_for_idle,
  758. .get_allowed_info_register = radeon_invalid_get_allowed_info_register,
  759. .gart = {
  760. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  761. .get_page_entry = &rv370_pcie_gart_get_page_entry,
  762. .set_page = &rv370_pcie_gart_set_page,
  763. },
  764. .ring = {
  765. [RADEON_RING_TYPE_GFX_INDEX] = &rv515_gfx_ring
  766. },
  767. .irq = {
  768. .set = &rs600_irq_set,
  769. .process = &rs600_irq_process,
  770. },
  771. .display = {
  772. .get_vblank_counter = &rs600_get_vblank_counter,
  773. .bandwidth_update = &rv515_bandwidth_update,
  774. .wait_for_vblank = &avivo_wait_for_vblank,
  775. .set_backlight_level = &atombios_set_backlight_level,
  776. .get_backlight_level = &atombios_get_backlight_level,
  777. },
  778. .copy = {
  779. .blit = &r100_copy_blit,
  780. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  781. .dma = &r200_copy_dma,
  782. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  783. .copy = &r100_copy_blit,
  784. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  785. },
  786. .surface = {
  787. .set_reg = r100_set_surface_reg,
  788. .clear_reg = r100_clear_surface_reg,
  789. },
  790. .hpd = {
  791. .init = &rs600_hpd_init,
  792. .fini = &rs600_hpd_fini,
  793. .sense = &rs600_hpd_sense,
  794. .set_polarity = &rs600_hpd_set_polarity,
  795. },
  796. .pm = {
  797. .misc = &rs600_pm_misc,
  798. .prepare = &rs600_pm_prepare,
  799. .finish = &rs600_pm_finish,
  800. .init_profile = &r420_pm_init_profile,
  801. .get_dynpm_state = &r100_pm_get_dynpm_state,
  802. .get_engine_clock = &radeon_atom_get_engine_clock,
  803. .set_engine_clock = &radeon_atom_set_engine_clock,
  804. .get_memory_clock = &radeon_atom_get_memory_clock,
  805. .set_memory_clock = &radeon_atom_set_memory_clock,
  806. .get_pcie_lanes = &rv370_get_pcie_lanes,
  807. .set_pcie_lanes = &rv370_set_pcie_lanes,
  808. .set_clock_gating = &radeon_atom_set_clock_gating,
  809. },
  810. .pflip = {
  811. .page_flip = &rs600_page_flip,
  812. .page_flip_pending = &rs600_page_flip_pending,
  813. },
  814. };
  815. static struct radeon_asic r520_asic = {
  816. .init = &r520_init,
  817. .fini = &rv515_fini,
  818. .suspend = &rv515_suspend,
  819. .resume = &r520_resume,
  820. .vga_set_state = &r100_vga_set_state,
  821. .asic_reset = &rs600_asic_reset,
  822. .mmio_hdp_flush = NULL,
  823. .gui_idle = &r100_gui_idle,
  824. .mc_wait_for_idle = &r520_mc_wait_for_idle,
  825. .get_allowed_info_register = radeon_invalid_get_allowed_info_register,
  826. .gart = {
  827. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  828. .get_page_entry = &rv370_pcie_gart_get_page_entry,
  829. .set_page = &rv370_pcie_gart_set_page,
  830. },
  831. .ring = {
  832. [RADEON_RING_TYPE_GFX_INDEX] = &rv515_gfx_ring
  833. },
  834. .irq = {
  835. .set = &rs600_irq_set,
  836. .process = &rs600_irq_process,
  837. },
  838. .display = {
  839. .bandwidth_update = &rv515_bandwidth_update,
  840. .get_vblank_counter = &rs600_get_vblank_counter,
  841. .wait_for_vblank = &avivo_wait_for_vblank,
  842. .set_backlight_level = &atombios_set_backlight_level,
  843. .get_backlight_level = &atombios_get_backlight_level,
  844. },
  845. .copy = {
  846. .blit = &r100_copy_blit,
  847. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  848. .dma = &r200_copy_dma,
  849. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  850. .copy = &r100_copy_blit,
  851. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  852. },
  853. .surface = {
  854. .set_reg = r100_set_surface_reg,
  855. .clear_reg = r100_clear_surface_reg,
  856. },
  857. .hpd = {
  858. .init = &rs600_hpd_init,
  859. .fini = &rs600_hpd_fini,
  860. .sense = &rs600_hpd_sense,
  861. .set_polarity = &rs600_hpd_set_polarity,
  862. },
  863. .pm = {
  864. .misc = &rs600_pm_misc,
  865. .prepare = &rs600_pm_prepare,
  866. .finish = &rs600_pm_finish,
  867. .init_profile = &r420_pm_init_profile,
  868. .get_dynpm_state = &r100_pm_get_dynpm_state,
  869. .get_engine_clock = &radeon_atom_get_engine_clock,
  870. .set_engine_clock = &radeon_atom_set_engine_clock,
  871. .get_memory_clock = &radeon_atom_get_memory_clock,
  872. .set_memory_clock = &radeon_atom_set_memory_clock,
  873. .get_pcie_lanes = &rv370_get_pcie_lanes,
  874. .set_pcie_lanes = &rv370_set_pcie_lanes,
  875. .set_clock_gating = &radeon_atom_set_clock_gating,
  876. },
  877. .pflip = {
  878. .page_flip = &rs600_page_flip,
  879. .page_flip_pending = &rs600_page_flip_pending,
  880. },
  881. };
  882. static struct radeon_asic_ring r600_gfx_ring = {
  883. .ib_execute = &r600_ring_ib_execute,
  884. .emit_fence = &r600_fence_ring_emit,
  885. .emit_semaphore = &r600_semaphore_ring_emit,
  886. .cs_parse = &r600_cs_parse,
  887. .ring_test = &r600_ring_test,
  888. .ib_test = &r600_ib_test,
  889. .is_lockup = &r600_gfx_is_lockup,
  890. .get_rptr = &r600_gfx_get_rptr,
  891. .get_wptr = &r600_gfx_get_wptr,
  892. .set_wptr = &r600_gfx_set_wptr,
  893. };
  894. static struct radeon_asic_ring r600_dma_ring = {
  895. .ib_execute = &r600_dma_ring_ib_execute,
  896. .emit_fence = &r600_dma_fence_ring_emit,
  897. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  898. .cs_parse = &r600_dma_cs_parse,
  899. .ring_test = &r600_dma_ring_test,
  900. .ib_test = &r600_dma_ib_test,
  901. .is_lockup = &r600_dma_is_lockup,
  902. .get_rptr = &r600_dma_get_rptr,
  903. .get_wptr = &r600_dma_get_wptr,
  904. .set_wptr = &r600_dma_set_wptr,
  905. };
  906. static struct radeon_asic r600_asic = {
  907. .init = &r600_init,
  908. .fini = &r600_fini,
  909. .suspend = &r600_suspend,
  910. .resume = &r600_resume,
  911. .vga_set_state = &r600_vga_set_state,
  912. .asic_reset = &r600_asic_reset,
  913. .mmio_hdp_flush = r600_mmio_hdp_flush,
  914. .gui_idle = &r600_gui_idle,
  915. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  916. .get_xclk = &r600_get_xclk,
  917. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  918. .get_allowed_info_register = r600_get_allowed_info_register,
  919. .gart = {
  920. .tlb_flush = &r600_pcie_gart_tlb_flush,
  921. .get_page_entry = &rs600_gart_get_page_entry,
  922. .set_page = &rs600_gart_set_page,
  923. },
  924. .ring = {
  925. [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
  926. [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
  927. },
  928. .irq = {
  929. .set = &r600_irq_set,
  930. .process = &r600_irq_process,
  931. },
  932. .display = {
  933. .bandwidth_update = &rv515_bandwidth_update,
  934. .get_vblank_counter = &rs600_get_vblank_counter,
  935. .wait_for_vblank = &avivo_wait_for_vblank,
  936. .set_backlight_level = &atombios_set_backlight_level,
  937. .get_backlight_level = &atombios_get_backlight_level,
  938. },
  939. .copy = {
  940. .blit = &r600_copy_cpdma,
  941. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  942. .dma = &r600_copy_dma,
  943. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  944. .copy = &r600_copy_cpdma,
  945. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  946. },
  947. .surface = {
  948. .set_reg = r600_set_surface_reg,
  949. .clear_reg = r600_clear_surface_reg,
  950. },
  951. .hpd = {
  952. .init = &r600_hpd_init,
  953. .fini = &r600_hpd_fini,
  954. .sense = &r600_hpd_sense,
  955. .set_polarity = &r600_hpd_set_polarity,
  956. },
  957. .pm = {
  958. .misc = &r600_pm_misc,
  959. .prepare = &rs600_pm_prepare,
  960. .finish = &rs600_pm_finish,
  961. .init_profile = &r600_pm_init_profile,
  962. .get_dynpm_state = &r600_pm_get_dynpm_state,
  963. .get_engine_clock = &radeon_atom_get_engine_clock,
  964. .set_engine_clock = &radeon_atom_set_engine_clock,
  965. .get_memory_clock = &radeon_atom_get_memory_clock,
  966. .set_memory_clock = &radeon_atom_set_memory_clock,
  967. .get_pcie_lanes = &r600_get_pcie_lanes,
  968. .set_pcie_lanes = &r600_set_pcie_lanes,
  969. .set_clock_gating = NULL,
  970. .get_temperature = &rv6xx_get_temp,
  971. },
  972. .pflip = {
  973. .page_flip = &rs600_page_flip,
  974. .page_flip_pending = &rs600_page_flip_pending,
  975. },
  976. };
  977. static struct radeon_asic_ring rv6xx_uvd_ring = {
  978. .ib_execute = &uvd_v1_0_ib_execute,
  979. .emit_fence = &uvd_v1_0_fence_emit,
  980. .emit_semaphore = &uvd_v1_0_semaphore_emit,
  981. .cs_parse = &radeon_uvd_cs_parse,
  982. .ring_test = &uvd_v1_0_ring_test,
  983. .ib_test = &uvd_v1_0_ib_test,
  984. .is_lockup = &radeon_ring_test_lockup,
  985. .get_rptr = &uvd_v1_0_get_rptr,
  986. .get_wptr = &uvd_v1_0_get_wptr,
  987. .set_wptr = &uvd_v1_0_set_wptr,
  988. };
  989. static struct radeon_asic rv6xx_asic = {
  990. .init = &r600_init,
  991. .fini = &r600_fini,
  992. .suspend = &r600_suspend,
  993. .resume = &r600_resume,
  994. .vga_set_state = &r600_vga_set_state,
  995. .asic_reset = &r600_asic_reset,
  996. .mmio_hdp_flush = r600_mmio_hdp_flush,
  997. .gui_idle = &r600_gui_idle,
  998. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  999. .get_xclk = &r600_get_xclk,
  1000. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1001. .get_allowed_info_register = r600_get_allowed_info_register,
  1002. .gart = {
  1003. .tlb_flush = &r600_pcie_gart_tlb_flush,
  1004. .get_page_entry = &rs600_gart_get_page_entry,
  1005. .set_page = &rs600_gart_set_page,
  1006. },
  1007. .ring = {
  1008. [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
  1009. [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
  1010. [R600_RING_TYPE_UVD_INDEX] = &rv6xx_uvd_ring,
  1011. },
  1012. .irq = {
  1013. .set = &r600_irq_set,
  1014. .process = &r600_irq_process,
  1015. },
  1016. .display = {
  1017. .bandwidth_update = &rv515_bandwidth_update,
  1018. .get_vblank_counter = &rs600_get_vblank_counter,
  1019. .wait_for_vblank = &avivo_wait_for_vblank,
  1020. .set_backlight_level = &atombios_set_backlight_level,
  1021. .get_backlight_level = &atombios_get_backlight_level,
  1022. },
  1023. .copy = {
  1024. .blit = &r600_copy_cpdma,
  1025. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1026. .dma = &r600_copy_dma,
  1027. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1028. .copy = &r600_copy_cpdma,
  1029. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1030. },
  1031. .surface = {
  1032. .set_reg = r600_set_surface_reg,
  1033. .clear_reg = r600_clear_surface_reg,
  1034. },
  1035. .hpd = {
  1036. .init = &r600_hpd_init,
  1037. .fini = &r600_hpd_fini,
  1038. .sense = &r600_hpd_sense,
  1039. .set_polarity = &r600_hpd_set_polarity,
  1040. },
  1041. .pm = {
  1042. .misc = &r600_pm_misc,
  1043. .prepare = &rs600_pm_prepare,
  1044. .finish = &rs600_pm_finish,
  1045. .init_profile = &r600_pm_init_profile,
  1046. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1047. .get_engine_clock = &radeon_atom_get_engine_clock,
  1048. .set_engine_clock = &radeon_atom_set_engine_clock,
  1049. .get_memory_clock = &radeon_atom_get_memory_clock,
  1050. .set_memory_clock = &radeon_atom_set_memory_clock,
  1051. .get_pcie_lanes = &r600_get_pcie_lanes,
  1052. .set_pcie_lanes = &r600_set_pcie_lanes,
  1053. .set_clock_gating = NULL,
  1054. .get_temperature = &rv6xx_get_temp,
  1055. .set_uvd_clocks = &r600_set_uvd_clocks,
  1056. },
  1057. .dpm = {
  1058. .init = &rv6xx_dpm_init,
  1059. .setup_asic = &rv6xx_setup_asic,
  1060. .enable = &rv6xx_dpm_enable,
  1061. .late_enable = &r600_dpm_late_enable,
  1062. .disable = &rv6xx_dpm_disable,
  1063. .pre_set_power_state = &r600_dpm_pre_set_power_state,
  1064. .set_power_state = &rv6xx_dpm_set_power_state,
  1065. .post_set_power_state = &r600_dpm_post_set_power_state,
  1066. .display_configuration_changed = &rv6xx_dpm_display_configuration_changed,
  1067. .fini = &rv6xx_dpm_fini,
  1068. .get_sclk = &rv6xx_dpm_get_sclk,
  1069. .get_mclk = &rv6xx_dpm_get_mclk,
  1070. .print_power_state = &rv6xx_dpm_print_power_state,
  1071. .debugfs_print_current_performance_level = &rv6xx_dpm_debugfs_print_current_performance_level,
  1072. .force_performance_level = &rv6xx_dpm_force_performance_level,
  1073. .get_current_sclk = &rv6xx_dpm_get_current_sclk,
  1074. .get_current_mclk = &rv6xx_dpm_get_current_mclk,
  1075. },
  1076. .pflip = {
  1077. .page_flip = &rs600_page_flip,
  1078. .page_flip_pending = &rs600_page_flip_pending,
  1079. },
  1080. };
  1081. static struct radeon_asic rs780_asic = {
  1082. .init = &r600_init,
  1083. .fini = &r600_fini,
  1084. .suspend = &r600_suspend,
  1085. .resume = &r600_resume,
  1086. .vga_set_state = &r600_vga_set_state,
  1087. .asic_reset = &r600_asic_reset,
  1088. .mmio_hdp_flush = r600_mmio_hdp_flush,
  1089. .gui_idle = &r600_gui_idle,
  1090. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  1091. .get_xclk = &r600_get_xclk,
  1092. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1093. .get_allowed_info_register = r600_get_allowed_info_register,
  1094. .gart = {
  1095. .tlb_flush = &r600_pcie_gart_tlb_flush,
  1096. .get_page_entry = &rs600_gart_get_page_entry,
  1097. .set_page = &rs600_gart_set_page,
  1098. },
  1099. .ring = {
  1100. [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
  1101. [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
  1102. [R600_RING_TYPE_UVD_INDEX] = &rv6xx_uvd_ring,
  1103. },
  1104. .irq = {
  1105. .set = &r600_irq_set,
  1106. .process = &r600_irq_process,
  1107. },
  1108. .display = {
  1109. .bandwidth_update = &rs690_bandwidth_update,
  1110. .get_vblank_counter = &rs600_get_vblank_counter,
  1111. .wait_for_vblank = &avivo_wait_for_vblank,
  1112. .set_backlight_level = &atombios_set_backlight_level,
  1113. .get_backlight_level = &atombios_get_backlight_level,
  1114. },
  1115. .copy = {
  1116. .blit = &r600_copy_cpdma,
  1117. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1118. .dma = &r600_copy_dma,
  1119. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1120. .copy = &r600_copy_cpdma,
  1121. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1122. },
  1123. .surface = {
  1124. .set_reg = r600_set_surface_reg,
  1125. .clear_reg = r600_clear_surface_reg,
  1126. },
  1127. .hpd = {
  1128. .init = &r600_hpd_init,
  1129. .fini = &r600_hpd_fini,
  1130. .sense = &r600_hpd_sense,
  1131. .set_polarity = &r600_hpd_set_polarity,
  1132. },
  1133. .pm = {
  1134. .misc = &r600_pm_misc,
  1135. .prepare = &rs600_pm_prepare,
  1136. .finish = &rs600_pm_finish,
  1137. .init_profile = &rs780_pm_init_profile,
  1138. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1139. .get_engine_clock = &radeon_atom_get_engine_clock,
  1140. .set_engine_clock = &radeon_atom_set_engine_clock,
  1141. .get_memory_clock = NULL,
  1142. .set_memory_clock = NULL,
  1143. .get_pcie_lanes = NULL,
  1144. .set_pcie_lanes = NULL,
  1145. .set_clock_gating = NULL,
  1146. .get_temperature = &rv6xx_get_temp,
  1147. .set_uvd_clocks = &r600_set_uvd_clocks,
  1148. },
  1149. .dpm = {
  1150. .init = &rs780_dpm_init,
  1151. .setup_asic = &rs780_dpm_setup_asic,
  1152. .enable = &rs780_dpm_enable,
  1153. .late_enable = &r600_dpm_late_enable,
  1154. .disable = &rs780_dpm_disable,
  1155. .pre_set_power_state = &r600_dpm_pre_set_power_state,
  1156. .set_power_state = &rs780_dpm_set_power_state,
  1157. .post_set_power_state = &r600_dpm_post_set_power_state,
  1158. .display_configuration_changed = &rs780_dpm_display_configuration_changed,
  1159. .fini = &rs780_dpm_fini,
  1160. .get_sclk = &rs780_dpm_get_sclk,
  1161. .get_mclk = &rs780_dpm_get_mclk,
  1162. .print_power_state = &rs780_dpm_print_power_state,
  1163. .debugfs_print_current_performance_level = &rs780_dpm_debugfs_print_current_performance_level,
  1164. .force_performance_level = &rs780_dpm_force_performance_level,
  1165. .get_current_sclk = &rs780_dpm_get_current_sclk,
  1166. .get_current_mclk = &rs780_dpm_get_current_mclk,
  1167. },
  1168. .pflip = {
  1169. .page_flip = &rs600_page_flip,
  1170. .page_flip_pending = &rs600_page_flip_pending,
  1171. },
  1172. };
  1173. static struct radeon_asic_ring rv770_uvd_ring = {
  1174. .ib_execute = &uvd_v1_0_ib_execute,
  1175. .emit_fence = &uvd_v2_2_fence_emit,
  1176. .emit_semaphore = &uvd_v2_2_semaphore_emit,
  1177. .cs_parse = &radeon_uvd_cs_parse,
  1178. .ring_test = &uvd_v1_0_ring_test,
  1179. .ib_test = &uvd_v1_0_ib_test,
  1180. .is_lockup = &radeon_ring_test_lockup,
  1181. .get_rptr = &uvd_v1_0_get_rptr,
  1182. .get_wptr = &uvd_v1_0_get_wptr,
  1183. .set_wptr = &uvd_v1_0_set_wptr,
  1184. };
  1185. static struct radeon_asic rv770_asic = {
  1186. .init = &rv770_init,
  1187. .fini = &rv770_fini,
  1188. .suspend = &rv770_suspend,
  1189. .resume = &rv770_resume,
  1190. .asic_reset = &r600_asic_reset,
  1191. .vga_set_state = &r600_vga_set_state,
  1192. .mmio_hdp_flush = r600_mmio_hdp_flush,
  1193. .gui_idle = &r600_gui_idle,
  1194. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  1195. .get_xclk = &rv770_get_xclk,
  1196. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1197. .get_allowed_info_register = r600_get_allowed_info_register,
  1198. .gart = {
  1199. .tlb_flush = &r600_pcie_gart_tlb_flush,
  1200. .get_page_entry = &rs600_gart_get_page_entry,
  1201. .set_page = &rs600_gart_set_page,
  1202. },
  1203. .ring = {
  1204. [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
  1205. [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
  1206. [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
  1207. },
  1208. .irq = {
  1209. .set = &r600_irq_set,
  1210. .process = &r600_irq_process,
  1211. },
  1212. .display = {
  1213. .bandwidth_update = &rv515_bandwidth_update,
  1214. .get_vblank_counter = &rs600_get_vblank_counter,
  1215. .wait_for_vblank = &avivo_wait_for_vblank,
  1216. .set_backlight_level = &atombios_set_backlight_level,
  1217. .get_backlight_level = &atombios_get_backlight_level,
  1218. },
  1219. .copy = {
  1220. .blit = &r600_copy_cpdma,
  1221. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1222. .dma = &rv770_copy_dma,
  1223. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1224. .copy = &rv770_copy_dma,
  1225. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1226. },
  1227. .surface = {
  1228. .set_reg = r600_set_surface_reg,
  1229. .clear_reg = r600_clear_surface_reg,
  1230. },
  1231. .hpd = {
  1232. .init = &r600_hpd_init,
  1233. .fini = &r600_hpd_fini,
  1234. .sense = &r600_hpd_sense,
  1235. .set_polarity = &r600_hpd_set_polarity,
  1236. },
  1237. .pm = {
  1238. .misc = &rv770_pm_misc,
  1239. .prepare = &rs600_pm_prepare,
  1240. .finish = &rs600_pm_finish,
  1241. .init_profile = &r600_pm_init_profile,
  1242. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1243. .get_engine_clock = &radeon_atom_get_engine_clock,
  1244. .set_engine_clock = &radeon_atom_set_engine_clock,
  1245. .get_memory_clock = &radeon_atom_get_memory_clock,
  1246. .set_memory_clock = &radeon_atom_set_memory_clock,
  1247. .get_pcie_lanes = &r600_get_pcie_lanes,
  1248. .set_pcie_lanes = &r600_set_pcie_lanes,
  1249. .set_clock_gating = &radeon_atom_set_clock_gating,
  1250. .set_uvd_clocks = &rv770_set_uvd_clocks,
  1251. .get_temperature = &rv770_get_temp,
  1252. },
  1253. .dpm = {
  1254. .init = &rv770_dpm_init,
  1255. .setup_asic = &rv770_dpm_setup_asic,
  1256. .enable = &rv770_dpm_enable,
  1257. .late_enable = &rv770_dpm_late_enable,
  1258. .disable = &rv770_dpm_disable,
  1259. .pre_set_power_state = &r600_dpm_pre_set_power_state,
  1260. .set_power_state = &rv770_dpm_set_power_state,
  1261. .post_set_power_state = &r600_dpm_post_set_power_state,
  1262. .display_configuration_changed = &rv770_dpm_display_configuration_changed,
  1263. .fini = &rv770_dpm_fini,
  1264. .get_sclk = &rv770_dpm_get_sclk,
  1265. .get_mclk = &rv770_dpm_get_mclk,
  1266. .print_power_state = &rv770_dpm_print_power_state,
  1267. .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
  1268. .force_performance_level = &rv770_dpm_force_performance_level,
  1269. .vblank_too_short = &rv770_dpm_vblank_too_short,
  1270. .get_current_sclk = &rv770_dpm_get_current_sclk,
  1271. .get_current_mclk = &rv770_dpm_get_current_mclk,
  1272. },
  1273. .pflip = {
  1274. .page_flip = &rv770_page_flip,
  1275. .page_flip_pending = &rv770_page_flip_pending,
  1276. },
  1277. };
  1278. static struct radeon_asic_ring evergreen_gfx_ring = {
  1279. .ib_execute = &evergreen_ring_ib_execute,
  1280. .emit_fence = &r600_fence_ring_emit,
  1281. .emit_semaphore = &r600_semaphore_ring_emit,
  1282. .cs_parse = &evergreen_cs_parse,
  1283. .ring_test = &r600_ring_test,
  1284. .ib_test = &r600_ib_test,
  1285. .is_lockup = &evergreen_gfx_is_lockup,
  1286. .get_rptr = &r600_gfx_get_rptr,
  1287. .get_wptr = &r600_gfx_get_wptr,
  1288. .set_wptr = &r600_gfx_set_wptr,
  1289. };
  1290. static struct radeon_asic_ring evergreen_dma_ring = {
  1291. .ib_execute = &evergreen_dma_ring_ib_execute,
  1292. .emit_fence = &evergreen_dma_fence_ring_emit,
  1293. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1294. .cs_parse = &evergreen_dma_cs_parse,
  1295. .ring_test = &r600_dma_ring_test,
  1296. .ib_test = &r600_dma_ib_test,
  1297. .is_lockup = &evergreen_dma_is_lockup,
  1298. .get_rptr = &r600_dma_get_rptr,
  1299. .get_wptr = &r600_dma_get_wptr,
  1300. .set_wptr = &r600_dma_set_wptr,
  1301. };
  1302. static struct radeon_asic evergreen_asic = {
  1303. .init = &evergreen_init,
  1304. .fini = &evergreen_fini,
  1305. .suspend = &evergreen_suspend,
  1306. .resume = &evergreen_resume,
  1307. .asic_reset = &evergreen_asic_reset,
  1308. .vga_set_state = &r600_vga_set_state,
  1309. .mmio_hdp_flush = r600_mmio_hdp_flush,
  1310. .gui_idle = &r600_gui_idle,
  1311. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1312. .get_xclk = &rv770_get_xclk,
  1313. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1314. .get_allowed_info_register = evergreen_get_allowed_info_register,
  1315. .gart = {
  1316. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1317. .get_page_entry = &rs600_gart_get_page_entry,
  1318. .set_page = &rs600_gart_set_page,
  1319. },
  1320. .ring = {
  1321. [RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
  1322. [R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
  1323. [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
  1324. },
  1325. .irq = {
  1326. .set = &evergreen_irq_set,
  1327. .process = &evergreen_irq_process,
  1328. },
  1329. .display = {
  1330. .bandwidth_update = &evergreen_bandwidth_update,
  1331. .get_vblank_counter = &evergreen_get_vblank_counter,
  1332. .wait_for_vblank = &dce4_wait_for_vblank,
  1333. .set_backlight_level = &atombios_set_backlight_level,
  1334. .get_backlight_level = &atombios_get_backlight_level,
  1335. },
  1336. .copy = {
  1337. .blit = &r600_copy_cpdma,
  1338. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1339. .dma = &evergreen_copy_dma,
  1340. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1341. .copy = &evergreen_copy_dma,
  1342. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1343. },
  1344. .surface = {
  1345. .set_reg = r600_set_surface_reg,
  1346. .clear_reg = r600_clear_surface_reg,
  1347. },
  1348. .hpd = {
  1349. .init = &evergreen_hpd_init,
  1350. .fini = &evergreen_hpd_fini,
  1351. .sense = &evergreen_hpd_sense,
  1352. .set_polarity = &evergreen_hpd_set_polarity,
  1353. },
  1354. .pm = {
  1355. .misc = &evergreen_pm_misc,
  1356. .prepare = &evergreen_pm_prepare,
  1357. .finish = &evergreen_pm_finish,
  1358. .init_profile = &r600_pm_init_profile,
  1359. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1360. .get_engine_clock = &radeon_atom_get_engine_clock,
  1361. .set_engine_clock = &radeon_atom_set_engine_clock,
  1362. .get_memory_clock = &radeon_atom_get_memory_clock,
  1363. .set_memory_clock = &radeon_atom_set_memory_clock,
  1364. .get_pcie_lanes = &r600_get_pcie_lanes,
  1365. .set_pcie_lanes = &r600_set_pcie_lanes,
  1366. .set_clock_gating = NULL,
  1367. .set_uvd_clocks = &evergreen_set_uvd_clocks,
  1368. .get_temperature = &evergreen_get_temp,
  1369. },
  1370. .dpm = {
  1371. .init = &cypress_dpm_init,
  1372. .setup_asic = &cypress_dpm_setup_asic,
  1373. .enable = &cypress_dpm_enable,
  1374. .late_enable = &rv770_dpm_late_enable,
  1375. .disable = &cypress_dpm_disable,
  1376. .pre_set_power_state = &r600_dpm_pre_set_power_state,
  1377. .set_power_state = &cypress_dpm_set_power_state,
  1378. .post_set_power_state = &r600_dpm_post_set_power_state,
  1379. .display_configuration_changed = &cypress_dpm_display_configuration_changed,
  1380. .fini = &cypress_dpm_fini,
  1381. .get_sclk = &rv770_dpm_get_sclk,
  1382. .get_mclk = &rv770_dpm_get_mclk,
  1383. .print_power_state = &rv770_dpm_print_power_state,
  1384. .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
  1385. .force_performance_level = &rv770_dpm_force_performance_level,
  1386. .vblank_too_short = &cypress_dpm_vblank_too_short,
  1387. .get_current_sclk = &rv770_dpm_get_current_sclk,
  1388. .get_current_mclk = &rv770_dpm_get_current_mclk,
  1389. },
  1390. .pflip = {
  1391. .page_flip = &evergreen_page_flip,
  1392. .page_flip_pending = &evergreen_page_flip_pending,
  1393. },
  1394. };
  1395. static struct radeon_asic sumo_asic = {
  1396. .init = &evergreen_init,
  1397. .fini = &evergreen_fini,
  1398. .suspend = &evergreen_suspend,
  1399. .resume = &evergreen_resume,
  1400. .asic_reset = &evergreen_asic_reset,
  1401. .vga_set_state = &r600_vga_set_state,
  1402. .mmio_hdp_flush = r600_mmio_hdp_flush,
  1403. .gui_idle = &r600_gui_idle,
  1404. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1405. .get_xclk = &r600_get_xclk,
  1406. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1407. .get_allowed_info_register = evergreen_get_allowed_info_register,
  1408. .gart = {
  1409. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1410. .get_page_entry = &rs600_gart_get_page_entry,
  1411. .set_page = &rs600_gart_set_page,
  1412. },
  1413. .ring = {
  1414. [RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
  1415. [R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
  1416. [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
  1417. },
  1418. .irq = {
  1419. .set = &evergreen_irq_set,
  1420. .process = &evergreen_irq_process,
  1421. },
  1422. .display = {
  1423. .bandwidth_update = &evergreen_bandwidth_update,
  1424. .get_vblank_counter = &evergreen_get_vblank_counter,
  1425. .wait_for_vblank = &dce4_wait_for_vblank,
  1426. .set_backlight_level = &atombios_set_backlight_level,
  1427. .get_backlight_level = &atombios_get_backlight_level,
  1428. },
  1429. .copy = {
  1430. .blit = &r600_copy_cpdma,
  1431. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1432. .dma = &evergreen_copy_dma,
  1433. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1434. .copy = &evergreen_copy_dma,
  1435. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1436. },
  1437. .surface = {
  1438. .set_reg = r600_set_surface_reg,
  1439. .clear_reg = r600_clear_surface_reg,
  1440. },
  1441. .hpd = {
  1442. .init = &evergreen_hpd_init,
  1443. .fini = &evergreen_hpd_fini,
  1444. .sense = &evergreen_hpd_sense,
  1445. .set_polarity = &evergreen_hpd_set_polarity,
  1446. },
  1447. .pm = {
  1448. .misc = &evergreen_pm_misc,
  1449. .prepare = &evergreen_pm_prepare,
  1450. .finish = &evergreen_pm_finish,
  1451. .init_profile = &sumo_pm_init_profile,
  1452. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1453. .get_engine_clock = &radeon_atom_get_engine_clock,
  1454. .set_engine_clock = &radeon_atom_set_engine_clock,
  1455. .get_memory_clock = NULL,
  1456. .set_memory_clock = NULL,
  1457. .get_pcie_lanes = NULL,
  1458. .set_pcie_lanes = NULL,
  1459. .set_clock_gating = NULL,
  1460. .set_uvd_clocks = &sumo_set_uvd_clocks,
  1461. .get_temperature = &sumo_get_temp,
  1462. },
  1463. .dpm = {
  1464. .init = &sumo_dpm_init,
  1465. .setup_asic = &sumo_dpm_setup_asic,
  1466. .enable = &sumo_dpm_enable,
  1467. .late_enable = &sumo_dpm_late_enable,
  1468. .disable = &sumo_dpm_disable,
  1469. .pre_set_power_state = &sumo_dpm_pre_set_power_state,
  1470. .set_power_state = &sumo_dpm_set_power_state,
  1471. .post_set_power_state = &sumo_dpm_post_set_power_state,
  1472. .display_configuration_changed = &sumo_dpm_display_configuration_changed,
  1473. .fini = &sumo_dpm_fini,
  1474. .get_sclk = &sumo_dpm_get_sclk,
  1475. .get_mclk = &sumo_dpm_get_mclk,
  1476. .print_power_state = &sumo_dpm_print_power_state,
  1477. .debugfs_print_current_performance_level = &sumo_dpm_debugfs_print_current_performance_level,
  1478. .force_performance_level = &sumo_dpm_force_performance_level,
  1479. .get_current_sclk = &sumo_dpm_get_current_sclk,
  1480. .get_current_mclk = &sumo_dpm_get_current_mclk,
  1481. },
  1482. .pflip = {
  1483. .page_flip = &evergreen_page_flip,
  1484. .page_flip_pending = &evergreen_page_flip_pending,
  1485. },
  1486. };
  1487. static struct radeon_asic btc_asic = {
  1488. .init = &evergreen_init,
  1489. .fini = &evergreen_fini,
  1490. .suspend = &evergreen_suspend,
  1491. .resume = &evergreen_resume,
  1492. .asic_reset = &evergreen_asic_reset,
  1493. .vga_set_state = &r600_vga_set_state,
  1494. .mmio_hdp_flush = r600_mmio_hdp_flush,
  1495. .gui_idle = &r600_gui_idle,
  1496. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1497. .get_xclk = &rv770_get_xclk,
  1498. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1499. .get_allowed_info_register = evergreen_get_allowed_info_register,
  1500. .gart = {
  1501. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1502. .get_page_entry = &rs600_gart_get_page_entry,
  1503. .set_page = &rs600_gart_set_page,
  1504. },
  1505. .ring = {
  1506. [RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
  1507. [R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
  1508. [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
  1509. },
  1510. .irq = {
  1511. .set = &evergreen_irq_set,
  1512. .process = &evergreen_irq_process,
  1513. },
  1514. .display = {
  1515. .bandwidth_update = &evergreen_bandwidth_update,
  1516. .get_vblank_counter = &evergreen_get_vblank_counter,
  1517. .wait_for_vblank = &dce4_wait_for_vblank,
  1518. .set_backlight_level = &atombios_set_backlight_level,
  1519. .get_backlight_level = &atombios_get_backlight_level,
  1520. },
  1521. .copy = {
  1522. .blit = &r600_copy_cpdma,
  1523. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1524. .dma = &evergreen_copy_dma,
  1525. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1526. .copy = &evergreen_copy_dma,
  1527. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1528. },
  1529. .surface = {
  1530. .set_reg = r600_set_surface_reg,
  1531. .clear_reg = r600_clear_surface_reg,
  1532. },
  1533. .hpd = {
  1534. .init = &evergreen_hpd_init,
  1535. .fini = &evergreen_hpd_fini,
  1536. .sense = &evergreen_hpd_sense,
  1537. .set_polarity = &evergreen_hpd_set_polarity,
  1538. },
  1539. .pm = {
  1540. .misc = &evergreen_pm_misc,
  1541. .prepare = &evergreen_pm_prepare,
  1542. .finish = &evergreen_pm_finish,
  1543. .init_profile = &btc_pm_init_profile,
  1544. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1545. .get_engine_clock = &radeon_atom_get_engine_clock,
  1546. .set_engine_clock = &radeon_atom_set_engine_clock,
  1547. .get_memory_clock = &radeon_atom_get_memory_clock,
  1548. .set_memory_clock = &radeon_atom_set_memory_clock,
  1549. .get_pcie_lanes = &r600_get_pcie_lanes,
  1550. .set_pcie_lanes = &r600_set_pcie_lanes,
  1551. .set_clock_gating = NULL,
  1552. .set_uvd_clocks = &evergreen_set_uvd_clocks,
  1553. .get_temperature = &evergreen_get_temp,
  1554. },
  1555. .dpm = {
  1556. .init = &btc_dpm_init,
  1557. .setup_asic = &btc_dpm_setup_asic,
  1558. .enable = &btc_dpm_enable,
  1559. .late_enable = &rv770_dpm_late_enable,
  1560. .disable = &btc_dpm_disable,
  1561. .pre_set_power_state = &btc_dpm_pre_set_power_state,
  1562. .set_power_state = &btc_dpm_set_power_state,
  1563. .post_set_power_state = &btc_dpm_post_set_power_state,
  1564. .display_configuration_changed = &cypress_dpm_display_configuration_changed,
  1565. .fini = &btc_dpm_fini,
  1566. .get_sclk = &btc_dpm_get_sclk,
  1567. .get_mclk = &btc_dpm_get_mclk,
  1568. .print_power_state = &rv770_dpm_print_power_state,
  1569. .debugfs_print_current_performance_level = &btc_dpm_debugfs_print_current_performance_level,
  1570. .force_performance_level = &rv770_dpm_force_performance_level,
  1571. .vblank_too_short = &btc_dpm_vblank_too_short,
  1572. .get_current_sclk = &btc_dpm_get_current_sclk,
  1573. .get_current_mclk = &btc_dpm_get_current_mclk,
  1574. },
  1575. .pflip = {
  1576. .page_flip = &evergreen_page_flip,
  1577. .page_flip_pending = &evergreen_page_flip_pending,
  1578. },
  1579. };
  1580. static struct radeon_asic_ring cayman_gfx_ring = {
  1581. .ib_execute = &cayman_ring_ib_execute,
  1582. .ib_parse = &evergreen_ib_parse,
  1583. .emit_fence = &cayman_fence_ring_emit,
  1584. .emit_semaphore = &r600_semaphore_ring_emit,
  1585. .cs_parse = &evergreen_cs_parse,
  1586. .ring_test = &r600_ring_test,
  1587. .ib_test = &r600_ib_test,
  1588. .is_lockup = &cayman_gfx_is_lockup,
  1589. .vm_flush = &cayman_vm_flush,
  1590. .get_rptr = &cayman_gfx_get_rptr,
  1591. .get_wptr = &cayman_gfx_get_wptr,
  1592. .set_wptr = &cayman_gfx_set_wptr,
  1593. };
  1594. static struct radeon_asic_ring cayman_dma_ring = {
  1595. .ib_execute = &cayman_dma_ring_ib_execute,
  1596. .ib_parse = &evergreen_dma_ib_parse,
  1597. .emit_fence = &evergreen_dma_fence_ring_emit,
  1598. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1599. .cs_parse = &evergreen_dma_cs_parse,
  1600. .ring_test = &r600_dma_ring_test,
  1601. .ib_test = &r600_dma_ib_test,
  1602. .is_lockup = &cayman_dma_is_lockup,
  1603. .vm_flush = &cayman_dma_vm_flush,
  1604. .get_rptr = &cayman_dma_get_rptr,
  1605. .get_wptr = &cayman_dma_get_wptr,
  1606. .set_wptr = &cayman_dma_set_wptr
  1607. };
  1608. static struct radeon_asic_ring cayman_uvd_ring = {
  1609. .ib_execute = &uvd_v1_0_ib_execute,
  1610. .emit_fence = &uvd_v2_2_fence_emit,
  1611. .emit_semaphore = &uvd_v3_1_semaphore_emit,
  1612. .cs_parse = &radeon_uvd_cs_parse,
  1613. .ring_test = &uvd_v1_0_ring_test,
  1614. .ib_test = &uvd_v1_0_ib_test,
  1615. .is_lockup = &radeon_ring_test_lockup,
  1616. .get_rptr = &uvd_v1_0_get_rptr,
  1617. .get_wptr = &uvd_v1_0_get_wptr,
  1618. .set_wptr = &uvd_v1_0_set_wptr,
  1619. };
  1620. static struct radeon_asic cayman_asic = {
  1621. .init = &cayman_init,
  1622. .fini = &cayman_fini,
  1623. .suspend = &cayman_suspend,
  1624. .resume = &cayman_resume,
  1625. .asic_reset = &cayman_asic_reset,
  1626. .vga_set_state = &r600_vga_set_state,
  1627. .mmio_hdp_flush = r600_mmio_hdp_flush,
  1628. .gui_idle = &r600_gui_idle,
  1629. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1630. .get_xclk = &rv770_get_xclk,
  1631. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1632. .get_allowed_info_register = cayman_get_allowed_info_register,
  1633. .gart = {
  1634. .tlb_flush = &cayman_pcie_gart_tlb_flush,
  1635. .get_page_entry = &rs600_gart_get_page_entry,
  1636. .set_page = &rs600_gart_set_page,
  1637. },
  1638. .vm = {
  1639. .init = &cayman_vm_init,
  1640. .fini = &cayman_vm_fini,
  1641. .copy_pages = &cayman_dma_vm_copy_pages,
  1642. .write_pages = &cayman_dma_vm_write_pages,
  1643. .set_pages = &cayman_dma_vm_set_pages,
  1644. .pad_ib = &cayman_dma_vm_pad_ib,
  1645. },
  1646. .ring = {
  1647. [RADEON_RING_TYPE_GFX_INDEX] = &cayman_gfx_ring,
  1648. [CAYMAN_RING_TYPE_CP1_INDEX] = &cayman_gfx_ring,
  1649. [CAYMAN_RING_TYPE_CP2_INDEX] = &cayman_gfx_ring,
  1650. [R600_RING_TYPE_DMA_INDEX] = &cayman_dma_ring,
  1651. [CAYMAN_RING_TYPE_DMA1_INDEX] = &cayman_dma_ring,
  1652. [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
  1653. },
  1654. .irq = {
  1655. .set = &evergreen_irq_set,
  1656. .process = &evergreen_irq_process,
  1657. },
  1658. .display = {
  1659. .bandwidth_update = &evergreen_bandwidth_update,
  1660. .get_vblank_counter = &evergreen_get_vblank_counter,
  1661. .wait_for_vblank = &dce4_wait_for_vblank,
  1662. .set_backlight_level = &atombios_set_backlight_level,
  1663. .get_backlight_level = &atombios_get_backlight_level,
  1664. },
  1665. .copy = {
  1666. .blit = &r600_copy_cpdma,
  1667. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1668. .dma = &evergreen_copy_dma,
  1669. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1670. .copy = &evergreen_copy_dma,
  1671. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1672. },
  1673. .surface = {
  1674. .set_reg = r600_set_surface_reg,
  1675. .clear_reg = r600_clear_surface_reg,
  1676. },
  1677. .hpd = {
  1678. .init = &evergreen_hpd_init,
  1679. .fini = &evergreen_hpd_fini,
  1680. .sense = &evergreen_hpd_sense,
  1681. .set_polarity = &evergreen_hpd_set_polarity,
  1682. },
  1683. .pm = {
  1684. .misc = &evergreen_pm_misc,
  1685. .prepare = &evergreen_pm_prepare,
  1686. .finish = &evergreen_pm_finish,
  1687. .init_profile = &btc_pm_init_profile,
  1688. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1689. .get_engine_clock = &radeon_atom_get_engine_clock,
  1690. .set_engine_clock = &radeon_atom_set_engine_clock,
  1691. .get_memory_clock = &radeon_atom_get_memory_clock,
  1692. .set_memory_clock = &radeon_atom_set_memory_clock,
  1693. .get_pcie_lanes = &r600_get_pcie_lanes,
  1694. .set_pcie_lanes = &r600_set_pcie_lanes,
  1695. .set_clock_gating = NULL,
  1696. .set_uvd_clocks = &evergreen_set_uvd_clocks,
  1697. .get_temperature = &evergreen_get_temp,
  1698. },
  1699. .dpm = {
  1700. .init = &ni_dpm_init,
  1701. .setup_asic = &ni_dpm_setup_asic,
  1702. .enable = &ni_dpm_enable,
  1703. .late_enable = &rv770_dpm_late_enable,
  1704. .disable = &ni_dpm_disable,
  1705. .pre_set_power_state = &ni_dpm_pre_set_power_state,
  1706. .set_power_state = &ni_dpm_set_power_state,
  1707. .post_set_power_state = &ni_dpm_post_set_power_state,
  1708. .display_configuration_changed = &cypress_dpm_display_configuration_changed,
  1709. .fini = &ni_dpm_fini,
  1710. .get_sclk = &ni_dpm_get_sclk,
  1711. .get_mclk = &ni_dpm_get_mclk,
  1712. .print_power_state = &ni_dpm_print_power_state,
  1713. .debugfs_print_current_performance_level = &ni_dpm_debugfs_print_current_performance_level,
  1714. .force_performance_level = &ni_dpm_force_performance_level,
  1715. .vblank_too_short = &ni_dpm_vblank_too_short,
  1716. .get_current_sclk = &ni_dpm_get_current_sclk,
  1717. .get_current_mclk = &ni_dpm_get_current_mclk,
  1718. },
  1719. .pflip = {
  1720. .page_flip = &evergreen_page_flip,
  1721. .page_flip_pending = &evergreen_page_flip_pending,
  1722. },
  1723. };
  1724. static struct radeon_asic_ring trinity_vce_ring = {
  1725. .ib_execute = &radeon_vce_ib_execute,
  1726. .emit_fence = &radeon_vce_fence_emit,
  1727. .emit_semaphore = &radeon_vce_semaphore_emit,
  1728. .cs_parse = &radeon_vce_cs_parse,
  1729. .ring_test = &radeon_vce_ring_test,
  1730. .ib_test = &radeon_vce_ib_test,
  1731. .is_lockup = &radeon_ring_test_lockup,
  1732. .get_rptr = &vce_v1_0_get_rptr,
  1733. .get_wptr = &vce_v1_0_get_wptr,
  1734. .set_wptr = &vce_v1_0_set_wptr,
  1735. };
  1736. static struct radeon_asic trinity_asic = {
  1737. .init = &cayman_init,
  1738. .fini = &cayman_fini,
  1739. .suspend = &cayman_suspend,
  1740. .resume = &cayman_resume,
  1741. .asic_reset = &cayman_asic_reset,
  1742. .vga_set_state = &r600_vga_set_state,
  1743. .mmio_hdp_flush = r600_mmio_hdp_flush,
  1744. .gui_idle = &r600_gui_idle,
  1745. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1746. .get_xclk = &r600_get_xclk,
  1747. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1748. .get_allowed_info_register = cayman_get_allowed_info_register,
  1749. .gart = {
  1750. .tlb_flush = &cayman_pcie_gart_tlb_flush,
  1751. .get_page_entry = &rs600_gart_get_page_entry,
  1752. .set_page = &rs600_gart_set_page,
  1753. },
  1754. .vm = {
  1755. .init = &cayman_vm_init,
  1756. .fini = &cayman_vm_fini,
  1757. .copy_pages = &cayman_dma_vm_copy_pages,
  1758. .write_pages = &cayman_dma_vm_write_pages,
  1759. .set_pages = &cayman_dma_vm_set_pages,
  1760. .pad_ib = &cayman_dma_vm_pad_ib,
  1761. },
  1762. .ring = {
  1763. [RADEON_RING_TYPE_GFX_INDEX] = &cayman_gfx_ring,
  1764. [CAYMAN_RING_TYPE_CP1_INDEX] = &cayman_gfx_ring,
  1765. [CAYMAN_RING_TYPE_CP2_INDEX] = &cayman_gfx_ring,
  1766. [R600_RING_TYPE_DMA_INDEX] = &cayman_dma_ring,
  1767. [CAYMAN_RING_TYPE_DMA1_INDEX] = &cayman_dma_ring,
  1768. [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
  1769. [TN_RING_TYPE_VCE1_INDEX] = &trinity_vce_ring,
  1770. [TN_RING_TYPE_VCE2_INDEX] = &trinity_vce_ring,
  1771. },
  1772. .irq = {
  1773. .set = &evergreen_irq_set,
  1774. .process = &evergreen_irq_process,
  1775. },
  1776. .display = {
  1777. .bandwidth_update = &dce6_bandwidth_update,
  1778. .get_vblank_counter = &evergreen_get_vblank_counter,
  1779. .wait_for_vblank = &dce4_wait_for_vblank,
  1780. .set_backlight_level = &atombios_set_backlight_level,
  1781. .get_backlight_level = &atombios_get_backlight_level,
  1782. },
  1783. .copy = {
  1784. .blit = &r600_copy_cpdma,
  1785. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1786. .dma = &evergreen_copy_dma,
  1787. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1788. .copy = &evergreen_copy_dma,
  1789. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1790. },
  1791. .surface = {
  1792. .set_reg = r600_set_surface_reg,
  1793. .clear_reg = r600_clear_surface_reg,
  1794. },
  1795. .hpd = {
  1796. .init = &evergreen_hpd_init,
  1797. .fini = &evergreen_hpd_fini,
  1798. .sense = &evergreen_hpd_sense,
  1799. .set_polarity = &evergreen_hpd_set_polarity,
  1800. },
  1801. .pm = {
  1802. .misc = &evergreen_pm_misc,
  1803. .prepare = &evergreen_pm_prepare,
  1804. .finish = &evergreen_pm_finish,
  1805. .init_profile = &sumo_pm_init_profile,
  1806. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1807. .get_engine_clock = &radeon_atom_get_engine_clock,
  1808. .set_engine_clock = &radeon_atom_set_engine_clock,
  1809. .get_memory_clock = NULL,
  1810. .set_memory_clock = NULL,
  1811. .get_pcie_lanes = NULL,
  1812. .set_pcie_lanes = NULL,
  1813. .set_clock_gating = NULL,
  1814. .set_uvd_clocks = &sumo_set_uvd_clocks,
  1815. .set_vce_clocks = &tn_set_vce_clocks,
  1816. .get_temperature = &tn_get_temp,
  1817. },
  1818. .dpm = {
  1819. .init = &trinity_dpm_init,
  1820. .setup_asic = &trinity_dpm_setup_asic,
  1821. .enable = &trinity_dpm_enable,
  1822. .late_enable = &trinity_dpm_late_enable,
  1823. .disable = &trinity_dpm_disable,
  1824. .pre_set_power_state = &trinity_dpm_pre_set_power_state,
  1825. .set_power_state = &trinity_dpm_set_power_state,
  1826. .post_set_power_state = &trinity_dpm_post_set_power_state,
  1827. .display_configuration_changed = &trinity_dpm_display_configuration_changed,
  1828. .fini = &trinity_dpm_fini,
  1829. .get_sclk = &trinity_dpm_get_sclk,
  1830. .get_mclk = &trinity_dpm_get_mclk,
  1831. .print_power_state = &trinity_dpm_print_power_state,
  1832. .debugfs_print_current_performance_level = &trinity_dpm_debugfs_print_current_performance_level,
  1833. .force_performance_level = &trinity_dpm_force_performance_level,
  1834. .enable_bapm = &trinity_dpm_enable_bapm,
  1835. .get_current_sclk = &trinity_dpm_get_current_sclk,
  1836. .get_current_mclk = &trinity_dpm_get_current_mclk,
  1837. },
  1838. .pflip = {
  1839. .page_flip = &evergreen_page_flip,
  1840. .page_flip_pending = &evergreen_page_flip_pending,
  1841. },
  1842. };
  1843. static struct radeon_asic_ring si_gfx_ring = {
  1844. .ib_execute = &si_ring_ib_execute,
  1845. .ib_parse = &si_ib_parse,
  1846. .emit_fence = &si_fence_ring_emit,
  1847. .emit_semaphore = &r600_semaphore_ring_emit,
  1848. .cs_parse = NULL,
  1849. .ring_test = &r600_ring_test,
  1850. .ib_test = &r600_ib_test,
  1851. .is_lockup = &si_gfx_is_lockup,
  1852. .vm_flush = &si_vm_flush,
  1853. .get_rptr = &cayman_gfx_get_rptr,
  1854. .get_wptr = &cayman_gfx_get_wptr,
  1855. .set_wptr = &cayman_gfx_set_wptr,
  1856. };
  1857. static struct radeon_asic_ring si_dma_ring = {
  1858. .ib_execute = &cayman_dma_ring_ib_execute,
  1859. .ib_parse = &evergreen_dma_ib_parse,
  1860. .emit_fence = &evergreen_dma_fence_ring_emit,
  1861. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1862. .cs_parse = NULL,
  1863. .ring_test = &r600_dma_ring_test,
  1864. .ib_test = &r600_dma_ib_test,
  1865. .is_lockup = &si_dma_is_lockup,
  1866. .vm_flush = &si_dma_vm_flush,
  1867. .get_rptr = &cayman_dma_get_rptr,
  1868. .get_wptr = &cayman_dma_get_wptr,
  1869. .set_wptr = &cayman_dma_set_wptr,
  1870. };
  1871. static struct radeon_asic si_asic = {
  1872. .init = &si_init,
  1873. .fini = &si_fini,
  1874. .suspend = &si_suspend,
  1875. .resume = &si_resume,
  1876. .asic_reset = &si_asic_reset,
  1877. .vga_set_state = &r600_vga_set_state,
  1878. .mmio_hdp_flush = r600_mmio_hdp_flush,
  1879. .gui_idle = &r600_gui_idle,
  1880. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1881. .get_xclk = &si_get_xclk,
  1882. .get_gpu_clock_counter = &si_get_gpu_clock_counter,
  1883. .get_allowed_info_register = si_get_allowed_info_register,
  1884. .gart = {
  1885. .tlb_flush = &si_pcie_gart_tlb_flush,
  1886. .get_page_entry = &rs600_gart_get_page_entry,
  1887. .set_page = &rs600_gart_set_page,
  1888. },
  1889. .vm = {
  1890. .init = &si_vm_init,
  1891. .fini = &si_vm_fini,
  1892. .copy_pages = &si_dma_vm_copy_pages,
  1893. .write_pages = &si_dma_vm_write_pages,
  1894. .set_pages = &si_dma_vm_set_pages,
  1895. .pad_ib = &cayman_dma_vm_pad_ib,
  1896. },
  1897. .ring = {
  1898. [RADEON_RING_TYPE_GFX_INDEX] = &si_gfx_ring,
  1899. [CAYMAN_RING_TYPE_CP1_INDEX] = &si_gfx_ring,
  1900. [CAYMAN_RING_TYPE_CP2_INDEX] = &si_gfx_ring,
  1901. [R600_RING_TYPE_DMA_INDEX] = &si_dma_ring,
  1902. [CAYMAN_RING_TYPE_DMA1_INDEX] = &si_dma_ring,
  1903. [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
  1904. [TN_RING_TYPE_VCE1_INDEX] = &trinity_vce_ring,
  1905. [TN_RING_TYPE_VCE2_INDEX] = &trinity_vce_ring,
  1906. },
  1907. .irq = {
  1908. .set = &si_irq_set,
  1909. .process = &si_irq_process,
  1910. },
  1911. .display = {
  1912. .bandwidth_update = &dce6_bandwidth_update,
  1913. .get_vblank_counter = &evergreen_get_vblank_counter,
  1914. .wait_for_vblank = &dce4_wait_for_vblank,
  1915. .set_backlight_level = &atombios_set_backlight_level,
  1916. .get_backlight_level = &atombios_get_backlight_level,
  1917. },
  1918. .copy = {
  1919. .blit = &r600_copy_cpdma,
  1920. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1921. .dma = &si_copy_dma,
  1922. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1923. .copy = &si_copy_dma,
  1924. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1925. },
  1926. .surface = {
  1927. .set_reg = r600_set_surface_reg,
  1928. .clear_reg = r600_clear_surface_reg,
  1929. },
  1930. .hpd = {
  1931. .init = &evergreen_hpd_init,
  1932. .fini = &evergreen_hpd_fini,
  1933. .sense = &evergreen_hpd_sense,
  1934. .set_polarity = &evergreen_hpd_set_polarity,
  1935. },
  1936. .pm = {
  1937. .misc = &evergreen_pm_misc,
  1938. .prepare = &evergreen_pm_prepare,
  1939. .finish = &evergreen_pm_finish,
  1940. .init_profile = &sumo_pm_init_profile,
  1941. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1942. .get_engine_clock = &radeon_atom_get_engine_clock,
  1943. .set_engine_clock = &radeon_atom_set_engine_clock,
  1944. .get_memory_clock = &radeon_atom_get_memory_clock,
  1945. .set_memory_clock = &radeon_atom_set_memory_clock,
  1946. .get_pcie_lanes = &r600_get_pcie_lanes,
  1947. .set_pcie_lanes = &r600_set_pcie_lanes,
  1948. .set_clock_gating = NULL,
  1949. .set_uvd_clocks = &si_set_uvd_clocks,
  1950. .set_vce_clocks = &si_set_vce_clocks,
  1951. .get_temperature = &si_get_temp,
  1952. },
  1953. .dpm = {
  1954. .init = &si_dpm_init,
  1955. .setup_asic = &si_dpm_setup_asic,
  1956. .enable = &si_dpm_enable,
  1957. .late_enable = &si_dpm_late_enable,
  1958. .disable = &si_dpm_disable,
  1959. .pre_set_power_state = &si_dpm_pre_set_power_state,
  1960. .set_power_state = &si_dpm_set_power_state,
  1961. .post_set_power_state = &si_dpm_post_set_power_state,
  1962. .display_configuration_changed = &si_dpm_display_configuration_changed,
  1963. .fini = &si_dpm_fini,
  1964. .get_sclk = &ni_dpm_get_sclk,
  1965. .get_mclk = &ni_dpm_get_mclk,
  1966. .print_power_state = &ni_dpm_print_power_state,
  1967. .debugfs_print_current_performance_level = &si_dpm_debugfs_print_current_performance_level,
  1968. .force_performance_level = &si_dpm_force_performance_level,
  1969. .vblank_too_short = &ni_dpm_vblank_too_short,
  1970. .fan_ctrl_set_mode = &si_fan_ctrl_set_mode,
  1971. .fan_ctrl_get_mode = &si_fan_ctrl_get_mode,
  1972. .get_fan_speed_percent = &si_fan_ctrl_get_fan_speed_percent,
  1973. .set_fan_speed_percent = &si_fan_ctrl_set_fan_speed_percent,
  1974. .get_current_sclk = &si_dpm_get_current_sclk,
  1975. .get_current_mclk = &si_dpm_get_current_mclk,
  1976. },
  1977. .pflip = {
  1978. .page_flip = &evergreen_page_flip,
  1979. .page_flip_pending = &evergreen_page_flip_pending,
  1980. },
  1981. };
  1982. static struct radeon_asic_ring ci_gfx_ring = {
  1983. .ib_execute = &cik_ring_ib_execute,
  1984. .ib_parse = &cik_ib_parse,
  1985. .emit_fence = &cik_fence_gfx_ring_emit,
  1986. .emit_semaphore = &cik_semaphore_ring_emit,
  1987. .cs_parse = NULL,
  1988. .ring_test = &cik_ring_test,
  1989. .ib_test = &cik_ib_test,
  1990. .is_lockup = &cik_gfx_is_lockup,
  1991. .vm_flush = &cik_vm_flush,
  1992. .get_rptr = &cik_gfx_get_rptr,
  1993. .get_wptr = &cik_gfx_get_wptr,
  1994. .set_wptr = &cik_gfx_set_wptr,
  1995. };
  1996. static struct radeon_asic_ring ci_cp_ring = {
  1997. .ib_execute = &cik_ring_ib_execute,
  1998. .ib_parse = &cik_ib_parse,
  1999. .emit_fence = &cik_fence_compute_ring_emit,
  2000. .emit_semaphore = &cik_semaphore_ring_emit,
  2001. .cs_parse = NULL,
  2002. .ring_test = &cik_ring_test,
  2003. .ib_test = &cik_ib_test,
  2004. .is_lockup = &cik_gfx_is_lockup,
  2005. .vm_flush = &cik_vm_flush,
  2006. .get_rptr = &cik_compute_get_rptr,
  2007. .get_wptr = &cik_compute_get_wptr,
  2008. .set_wptr = &cik_compute_set_wptr,
  2009. };
  2010. static struct radeon_asic_ring ci_dma_ring = {
  2011. .ib_execute = &cik_sdma_ring_ib_execute,
  2012. .ib_parse = &cik_ib_parse,
  2013. .emit_fence = &cik_sdma_fence_ring_emit,
  2014. .emit_semaphore = &cik_sdma_semaphore_ring_emit,
  2015. .cs_parse = NULL,
  2016. .ring_test = &cik_sdma_ring_test,
  2017. .ib_test = &cik_sdma_ib_test,
  2018. .is_lockup = &cik_sdma_is_lockup,
  2019. .vm_flush = &cik_dma_vm_flush,
  2020. .get_rptr = &cik_sdma_get_rptr,
  2021. .get_wptr = &cik_sdma_get_wptr,
  2022. .set_wptr = &cik_sdma_set_wptr,
  2023. };
  2024. static struct radeon_asic_ring ci_vce_ring = {
  2025. .ib_execute = &radeon_vce_ib_execute,
  2026. .emit_fence = &radeon_vce_fence_emit,
  2027. .emit_semaphore = &radeon_vce_semaphore_emit,
  2028. .cs_parse = &radeon_vce_cs_parse,
  2029. .ring_test = &radeon_vce_ring_test,
  2030. .ib_test = &radeon_vce_ib_test,
  2031. .is_lockup = &radeon_ring_test_lockup,
  2032. .get_rptr = &vce_v1_0_get_rptr,
  2033. .get_wptr = &vce_v1_0_get_wptr,
  2034. .set_wptr = &vce_v1_0_set_wptr,
  2035. };
  2036. static struct radeon_asic ci_asic = {
  2037. .init = &cik_init,
  2038. .fini = &cik_fini,
  2039. .suspend = &cik_suspend,
  2040. .resume = &cik_resume,
  2041. .asic_reset = &cik_asic_reset,
  2042. .vga_set_state = &r600_vga_set_state,
  2043. .mmio_hdp_flush = &r600_mmio_hdp_flush,
  2044. .gui_idle = &r600_gui_idle,
  2045. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  2046. .get_xclk = &cik_get_xclk,
  2047. .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
  2048. .get_allowed_info_register = cik_get_allowed_info_register,
  2049. .gart = {
  2050. .tlb_flush = &cik_pcie_gart_tlb_flush,
  2051. .get_page_entry = &rs600_gart_get_page_entry,
  2052. .set_page = &rs600_gart_set_page,
  2053. },
  2054. .vm = {
  2055. .init = &cik_vm_init,
  2056. .fini = &cik_vm_fini,
  2057. .copy_pages = &cik_sdma_vm_copy_pages,
  2058. .write_pages = &cik_sdma_vm_write_pages,
  2059. .set_pages = &cik_sdma_vm_set_pages,
  2060. .pad_ib = &cik_sdma_vm_pad_ib,
  2061. },
  2062. .ring = {
  2063. [RADEON_RING_TYPE_GFX_INDEX] = &ci_gfx_ring,
  2064. [CAYMAN_RING_TYPE_CP1_INDEX] = &ci_cp_ring,
  2065. [CAYMAN_RING_TYPE_CP2_INDEX] = &ci_cp_ring,
  2066. [R600_RING_TYPE_DMA_INDEX] = &ci_dma_ring,
  2067. [CAYMAN_RING_TYPE_DMA1_INDEX] = &ci_dma_ring,
  2068. [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
  2069. [TN_RING_TYPE_VCE1_INDEX] = &ci_vce_ring,
  2070. [TN_RING_TYPE_VCE2_INDEX] = &ci_vce_ring,
  2071. },
  2072. .irq = {
  2073. .set = &cik_irq_set,
  2074. .process = &cik_irq_process,
  2075. },
  2076. .display = {
  2077. .bandwidth_update = &dce8_bandwidth_update,
  2078. .get_vblank_counter = &evergreen_get_vblank_counter,
  2079. .wait_for_vblank = &dce4_wait_for_vblank,
  2080. .set_backlight_level = &atombios_set_backlight_level,
  2081. .get_backlight_level = &atombios_get_backlight_level,
  2082. },
  2083. .copy = {
  2084. .blit = &cik_copy_cpdma,
  2085. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  2086. .dma = &cik_copy_dma,
  2087. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  2088. .copy = &cik_copy_dma,
  2089. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  2090. },
  2091. .surface = {
  2092. .set_reg = r600_set_surface_reg,
  2093. .clear_reg = r600_clear_surface_reg,
  2094. },
  2095. .hpd = {
  2096. .init = &evergreen_hpd_init,
  2097. .fini = &evergreen_hpd_fini,
  2098. .sense = &evergreen_hpd_sense,
  2099. .set_polarity = &evergreen_hpd_set_polarity,
  2100. },
  2101. .pm = {
  2102. .misc = &evergreen_pm_misc,
  2103. .prepare = &evergreen_pm_prepare,
  2104. .finish = &evergreen_pm_finish,
  2105. .init_profile = &sumo_pm_init_profile,
  2106. .get_dynpm_state = &r600_pm_get_dynpm_state,
  2107. .get_engine_clock = &radeon_atom_get_engine_clock,
  2108. .set_engine_clock = &radeon_atom_set_engine_clock,
  2109. .get_memory_clock = &radeon_atom_get_memory_clock,
  2110. .set_memory_clock = &radeon_atom_set_memory_clock,
  2111. .get_pcie_lanes = NULL,
  2112. .set_pcie_lanes = NULL,
  2113. .set_clock_gating = NULL,
  2114. .set_uvd_clocks = &cik_set_uvd_clocks,
  2115. .set_vce_clocks = &cik_set_vce_clocks,
  2116. .get_temperature = &ci_get_temp,
  2117. },
  2118. .dpm = {
  2119. .init = &ci_dpm_init,
  2120. .setup_asic = &ci_dpm_setup_asic,
  2121. .enable = &ci_dpm_enable,
  2122. .late_enable = &ci_dpm_late_enable,
  2123. .disable = &ci_dpm_disable,
  2124. .pre_set_power_state = &ci_dpm_pre_set_power_state,
  2125. .set_power_state = &ci_dpm_set_power_state,
  2126. .post_set_power_state = &ci_dpm_post_set_power_state,
  2127. .display_configuration_changed = &ci_dpm_display_configuration_changed,
  2128. .fini = &ci_dpm_fini,
  2129. .get_sclk = &ci_dpm_get_sclk,
  2130. .get_mclk = &ci_dpm_get_mclk,
  2131. .print_power_state = &ci_dpm_print_power_state,
  2132. .debugfs_print_current_performance_level = &ci_dpm_debugfs_print_current_performance_level,
  2133. .force_performance_level = &ci_dpm_force_performance_level,
  2134. .vblank_too_short = &ci_dpm_vblank_too_short,
  2135. .powergate_uvd = &ci_dpm_powergate_uvd,
  2136. .fan_ctrl_set_mode = &ci_fan_ctrl_set_mode,
  2137. .fan_ctrl_get_mode = &ci_fan_ctrl_get_mode,
  2138. .get_fan_speed_percent = &ci_fan_ctrl_get_fan_speed_percent,
  2139. .set_fan_speed_percent = &ci_fan_ctrl_set_fan_speed_percent,
  2140. .get_current_sclk = &ci_dpm_get_current_sclk,
  2141. .get_current_mclk = &ci_dpm_get_current_mclk,
  2142. },
  2143. .pflip = {
  2144. .page_flip = &evergreen_page_flip,
  2145. .page_flip_pending = &evergreen_page_flip_pending,
  2146. },
  2147. };
  2148. static struct radeon_asic kv_asic = {
  2149. .init = &cik_init,
  2150. .fini = &cik_fini,
  2151. .suspend = &cik_suspend,
  2152. .resume = &cik_resume,
  2153. .asic_reset = &cik_asic_reset,
  2154. .vga_set_state = &r600_vga_set_state,
  2155. .mmio_hdp_flush = &r600_mmio_hdp_flush,
  2156. .gui_idle = &r600_gui_idle,
  2157. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  2158. .get_xclk = &cik_get_xclk,
  2159. .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
  2160. .get_allowed_info_register = cik_get_allowed_info_register,
  2161. .gart = {
  2162. .tlb_flush = &cik_pcie_gart_tlb_flush,
  2163. .get_page_entry = &rs600_gart_get_page_entry,
  2164. .set_page = &rs600_gart_set_page,
  2165. },
  2166. .vm = {
  2167. .init = &cik_vm_init,
  2168. .fini = &cik_vm_fini,
  2169. .copy_pages = &cik_sdma_vm_copy_pages,
  2170. .write_pages = &cik_sdma_vm_write_pages,
  2171. .set_pages = &cik_sdma_vm_set_pages,
  2172. .pad_ib = &cik_sdma_vm_pad_ib,
  2173. },
  2174. .ring = {
  2175. [RADEON_RING_TYPE_GFX_INDEX] = &ci_gfx_ring,
  2176. [CAYMAN_RING_TYPE_CP1_INDEX] = &ci_cp_ring,
  2177. [CAYMAN_RING_TYPE_CP2_INDEX] = &ci_cp_ring,
  2178. [R600_RING_TYPE_DMA_INDEX] = &ci_dma_ring,
  2179. [CAYMAN_RING_TYPE_DMA1_INDEX] = &ci_dma_ring,
  2180. [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
  2181. [TN_RING_TYPE_VCE1_INDEX] = &ci_vce_ring,
  2182. [TN_RING_TYPE_VCE2_INDEX] = &ci_vce_ring,
  2183. },
  2184. .irq = {
  2185. .set = &cik_irq_set,
  2186. .process = &cik_irq_process,
  2187. },
  2188. .display = {
  2189. .bandwidth_update = &dce8_bandwidth_update,
  2190. .get_vblank_counter = &evergreen_get_vblank_counter,
  2191. .wait_for_vblank = &dce4_wait_for_vblank,
  2192. .set_backlight_level = &atombios_set_backlight_level,
  2193. .get_backlight_level = &atombios_get_backlight_level,
  2194. },
  2195. .copy = {
  2196. .blit = &cik_copy_cpdma,
  2197. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  2198. .dma = &cik_copy_dma,
  2199. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  2200. .copy = &cik_copy_dma,
  2201. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  2202. },
  2203. .surface = {
  2204. .set_reg = r600_set_surface_reg,
  2205. .clear_reg = r600_clear_surface_reg,
  2206. },
  2207. .hpd = {
  2208. .init = &evergreen_hpd_init,
  2209. .fini = &evergreen_hpd_fini,
  2210. .sense = &evergreen_hpd_sense,
  2211. .set_polarity = &evergreen_hpd_set_polarity,
  2212. },
  2213. .pm = {
  2214. .misc = &evergreen_pm_misc,
  2215. .prepare = &evergreen_pm_prepare,
  2216. .finish = &evergreen_pm_finish,
  2217. .init_profile = &sumo_pm_init_profile,
  2218. .get_dynpm_state = &r600_pm_get_dynpm_state,
  2219. .get_engine_clock = &radeon_atom_get_engine_clock,
  2220. .set_engine_clock = &radeon_atom_set_engine_clock,
  2221. .get_memory_clock = &radeon_atom_get_memory_clock,
  2222. .set_memory_clock = &radeon_atom_set_memory_clock,
  2223. .get_pcie_lanes = NULL,
  2224. .set_pcie_lanes = NULL,
  2225. .set_clock_gating = NULL,
  2226. .set_uvd_clocks = &cik_set_uvd_clocks,
  2227. .set_vce_clocks = &cik_set_vce_clocks,
  2228. .get_temperature = &kv_get_temp,
  2229. },
  2230. .dpm = {
  2231. .init = &kv_dpm_init,
  2232. .setup_asic = &kv_dpm_setup_asic,
  2233. .enable = &kv_dpm_enable,
  2234. .late_enable = &kv_dpm_late_enable,
  2235. .disable = &kv_dpm_disable,
  2236. .pre_set_power_state = &kv_dpm_pre_set_power_state,
  2237. .set_power_state = &kv_dpm_set_power_state,
  2238. .post_set_power_state = &kv_dpm_post_set_power_state,
  2239. .display_configuration_changed = &kv_dpm_display_configuration_changed,
  2240. .fini = &kv_dpm_fini,
  2241. .get_sclk = &kv_dpm_get_sclk,
  2242. .get_mclk = &kv_dpm_get_mclk,
  2243. .print_power_state = &kv_dpm_print_power_state,
  2244. .debugfs_print_current_performance_level = &kv_dpm_debugfs_print_current_performance_level,
  2245. .force_performance_level = &kv_dpm_force_performance_level,
  2246. .powergate_uvd = &kv_dpm_powergate_uvd,
  2247. .enable_bapm = &kv_dpm_enable_bapm,
  2248. .get_current_sclk = &kv_dpm_get_current_sclk,
  2249. .get_current_mclk = &kv_dpm_get_current_mclk,
  2250. },
  2251. .pflip = {
  2252. .page_flip = &evergreen_page_flip,
  2253. .page_flip_pending = &evergreen_page_flip_pending,
  2254. },
  2255. };
  2256. /**
  2257. * radeon_asic_init - register asic specific callbacks
  2258. *
  2259. * @rdev: radeon device pointer
  2260. *
  2261. * Registers the appropriate asic specific callbacks for each
  2262. * chip family. Also sets other asics specific info like the number
  2263. * of crtcs and the register aperture accessors (all asics).
  2264. * Returns 0 for success.
  2265. */
  2266. int radeon_asic_init(struct radeon_device *rdev)
  2267. {
  2268. radeon_register_accessor_init(rdev);
  2269. /* set the number of crtcs */
  2270. if (rdev->flags & RADEON_SINGLE_CRTC)
  2271. rdev->num_crtc = 1;
  2272. else
  2273. rdev->num_crtc = 2;
  2274. rdev->has_uvd = false;
  2275. switch (rdev->family) {
  2276. case CHIP_R100:
  2277. case CHIP_RV100:
  2278. case CHIP_RS100:
  2279. case CHIP_RV200:
  2280. case CHIP_RS200:
  2281. rdev->asic = &r100_asic;
  2282. break;
  2283. case CHIP_R200:
  2284. case CHIP_RV250:
  2285. case CHIP_RS300:
  2286. case CHIP_RV280:
  2287. rdev->asic = &r200_asic;
  2288. break;
  2289. case CHIP_R300:
  2290. case CHIP_R350:
  2291. case CHIP_RV350:
  2292. case CHIP_RV380:
  2293. if (rdev->flags & RADEON_IS_PCIE)
  2294. rdev->asic = &r300_asic_pcie;
  2295. else
  2296. rdev->asic = &r300_asic;
  2297. break;
  2298. case CHIP_R420:
  2299. case CHIP_R423:
  2300. case CHIP_RV410:
  2301. rdev->asic = &r420_asic;
  2302. /* handle macs */
  2303. if (rdev->bios == NULL) {
  2304. rdev->asic->pm.get_engine_clock = &radeon_legacy_get_engine_clock;
  2305. rdev->asic->pm.set_engine_clock = &radeon_legacy_set_engine_clock;
  2306. rdev->asic->pm.get_memory_clock = &radeon_legacy_get_memory_clock;
  2307. rdev->asic->pm.set_memory_clock = NULL;
  2308. rdev->asic->display.set_backlight_level = &radeon_legacy_set_backlight_level;
  2309. }
  2310. break;
  2311. case CHIP_RS400:
  2312. case CHIP_RS480:
  2313. rdev->asic = &rs400_asic;
  2314. break;
  2315. case CHIP_RS600:
  2316. rdev->asic = &rs600_asic;
  2317. break;
  2318. case CHIP_RS690:
  2319. case CHIP_RS740:
  2320. rdev->asic = &rs690_asic;
  2321. break;
  2322. case CHIP_RV515:
  2323. rdev->asic = &rv515_asic;
  2324. break;
  2325. case CHIP_R520:
  2326. case CHIP_RV530:
  2327. case CHIP_RV560:
  2328. case CHIP_RV570:
  2329. case CHIP_R580:
  2330. rdev->asic = &r520_asic;
  2331. break;
  2332. case CHIP_R600:
  2333. rdev->asic = &r600_asic;
  2334. break;
  2335. case CHIP_RV610:
  2336. case CHIP_RV630:
  2337. case CHIP_RV620:
  2338. case CHIP_RV635:
  2339. case CHIP_RV670:
  2340. rdev->asic = &rv6xx_asic;
  2341. rdev->has_uvd = true;
  2342. break;
  2343. case CHIP_RS780:
  2344. case CHIP_RS880:
  2345. rdev->asic = &rs780_asic;
  2346. /* 760G/780V/880V don't have UVD */
  2347. if ((rdev->pdev->device == 0x9616)||
  2348. (rdev->pdev->device == 0x9611)||
  2349. (rdev->pdev->device == 0x9613)||
  2350. (rdev->pdev->device == 0x9711)||
  2351. (rdev->pdev->device == 0x9713))
  2352. rdev->has_uvd = false;
  2353. else
  2354. rdev->has_uvd = true;
  2355. break;
  2356. case CHIP_RV770:
  2357. case CHIP_RV730:
  2358. case CHIP_RV710:
  2359. case CHIP_RV740:
  2360. rdev->asic = &rv770_asic;
  2361. rdev->has_uvd = true;
  2362. break;
  2363. case CHIP_CEDAR:
  2364. case CHIP_REDWOOD:
  2365. case CHIP_JUNIPER:
  2366. case CHIP_CYPRESS:
  2367. case CHIP_HEMLOCK:
  2368. /* set num crtcs */
  2369. if (rdev->family == CHIP_CEDAR)
  2370. rdev->num_crtc = 4;
  2371. else
  2372. rdev->num_crtc = 6;
  2373. rdev->asic = &evergreen_asic;
  2374. rdev->has_uvd = true;
  2375. break;
  2376. case CHIP_PALM:
  2377. case CHIP_SUMO:
  2378. case CHIP_SUMO2:
  2379. rdev->asic = &sumo_asic;
  2380. rdev->has_uvd = true;
  2381. break;
  2382. case CHIP_BARTS:
  2383. case CHIP_TURKS:
  2384. case CHIP_CAICOS:
  2385. /* set num crtcs */
  2386. if (rdev->family == CHIP_CAICOS)
  2387. rdev->num_crtc = 4;
  2388. else
  2389. rdev->num_crtc = 6;
  2390. rdev->asic = &btc_asic;
  2391. rdev->has_uvd = true;
  2392. break;
  2393. case CHIP_CAYMAN:
  2394. rdev->asic = &cayman_asic;
  2395. /* set num crtcs */
  2396. rdev->num_crtc = 6;
  2397. rdev->has_uvd = true;
  2398. break;
  2399. case CHIP_ARUBA:
  2400. rdev->asic = &trinity_asic;
  2401. /* set num crtcs */
  2402. rdev->num_crtc = 4;
  2403. rdev->has_uvd = true;
  2404. rdev->cg_flags =
  2405. RADEON_CG_SUPPORT_VCE_MGCG;
  2406. break;
  2407. case CHIP_TAHITI:
  2408. case CHIP_PITCAIRN:
  2409. case CHIP_VERDE:
  2410. case CHIP_OLAND:
  2411. case CHIP_HAINAN:
  2412. rdev->asic = &si_asic;
  2413. /* set num crtcs */
  2414. if (rdev->family == CHIP_HAINAN)
  2415. rdev->num_crtc = 0;
  2416. else if (rdev->family == CHIP_OLAND)
  2417. rdev->num_crtc = 2;
  2418. else
  2419. rdev->num_crtc = 6;
  2420. if (rdev->family == CHIP_HAINAN)
  2421. rdev->has_uvd = false;
  2422. else
  2423. rdev->has_uvd = true;
  2424. switch (rdev->family) {
  2425. case CHIP_TAHITI:
  2426. rdev->cg_flags =
  2427. RADEON_CG_SUPPORT_GFX_MGCG |
  2428. RADEON_CG_SUPPORT_GFX_MGLS |
  2429. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2430. RADEON_CG_SUPPORT_GFX_CGLS |
  2431. RADEON_CG_SUPPORT_GFX_CGTS |
  2432. RADEON_CG_SUPPORT_GFX_CP_LS |
  2433. RADEON_CG_SUPPORT_MC_MGCG |
  2434. RADEON_CG_SUPPORT_SDMA_MGCG |
  2435. RADEON_CG_SUPPORT_BIF_LS |
  2436. RADEON_CG_SUPPORT_VCE_MGCG |
  2437. RADEON_CG_SUPPORT_UVD_MGCG |
  2438. RADEON_CG_SUPPORT_HDP_LS |
  2439. RADEON_CG_SUPPORT_HDP_MGCG;
  2440. rdev->pg_flags = 0;
  2441. break;
  2442. case CHIP_PITCAIRN:
  2443. rdev->cg_flags =
  2444. RADEON_CG_SUPPORT_GFX_MGCG |
  2445. RADEON_CG_SUPPORT_GFX_MGLS |
  2446. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2447. RADEON_CG_SUPPORT_GFX_CGLS |
  2448. RADEON_CG_SUPPORT_GFX_CGTS |
  2449. RADEON_CG_SUPPORT_GFX_CP_LS |
  2450. RADEON_CG_SUPPORT_GFX_RLC_LS |
  2451. RADEON_CG_SUPPORT_MC_LS |
  2452. RADEON_CG_SUPPORT_MC_MGCG |
  2453. RADEON_CG_SUPPORT_SDMA_MGCG |
  2454. RADEON_CG_SUPPORT_BIF_LS |
  2455. RADEON_CG_SUPPORT_VCE_MGCG |
  2456. RADEON_CG_SUPPORT_UVD_MGCG |
  2457. RADEON_CG_SUPPORT_HDP_LS |
  2458. RADEON_CG_SUPPORT_HDP_MGCG;
  2459. rdev->pg_flags = 0;
  2460. break;
  2461. case CHIP_VERDE:
  2462. rdev->cg_flags =
  2463. RADEON_CG_SUPPORT_GFX_MGCG |
  2464. RADEON_CG_SUPPORT_GFX_MGLS |
  2465. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2466. RADEON_CG_SUPPORT_GFX_CGLS |
  2467. RADEON_CG_SUPPORT_GFX_CGTS |
  2468. RADEON_CG_SUPPORT_GFX_CP_LS |
  2469. RADEON_CG_SUPPORT_GFX_RLC_LS |
  2470. RADEON_CG_SUPPORT_MC_LS |
  2471. RADEON_CG_SUPPORT_MC_MGCG |
  2472. RADEON_CG_SUPPORT_SDMA_MGCG |
  2473. RADEON_CG_SUPPORT_BIF_LS |
  2474. RADEON_CG_SUPPORT_VCE_MGCG |
  2475. RADEON_CG_SUPPORT_UVD_MGCG |
  2476. RADEON_CG_SUPPORT_HDP_LS |
  2477. RADEON_CG_SUPPORT_HDP_MGCG;
  2478. rdev->pg_flags = 0 |
  2479. /*RADEON_PG_SUPPORT_GFX_PG | */
  2480. RADEON_PG_SUPPORT_SDMA;
  2481. break;
  2482. case CHIP_OLAND:
  2483. rdev->cg_flags =
  2484. RADEON_CG_SUPPORT_GFX_MGCG |
  2485. RADEON_CG_SUPPORT_GFX_MGLS |
  2486. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2487. RADEON_CG_SUPPORT_GFX_CGLS |
  2488. RADEON_CG_SUPPORT_GFX_CGTS |
  2489. RADEON_CG_SUPPORT_GFX_CP_LS |
  2490. RADEON_CG_SUPPORT_GFX_RLC_LS |
  2491. RADEON_CG_SUPPORT_MC_LS |
  2492. RADEON_CG_SUPPORT_MC_MGCG |
  2493. RADEON_CG_SUPPORT_SDMA_MGCG |
  2494. RADEON_CG_SUPPORT_BIF_LS |
  2495. RADEON_CG_SUPPORT_UVD_MGCG |
  2496. RADEON_CG_SUPPORT_HDP_LS |
  2497. RADEON_CG_SUPPORT_HDP_MGCG;
  2498. rdev->pg_flags = 0;
  2499. break;
  2500. case CHIP_HAINAN:
  2501. rdev->cg_flags =
  2502. RADEON_CG_SUPPORT_GFX_MGCG |
  2503. RADEON_CG_SUPPORT_GFX_MGLS |
  2504. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2505. RADEON_CG_SUPPORT_GFX_CGLS |
  2506. RADEON_CG_SUPPORT_GFX_CGTS |
  2507. RADEON_CG_SUPPORT_GFX_CP_LS |
  2508. RADEON_CG_SUPPORT_GFX_RLC_LS |
  2509. RADEON_CG_SUPPORT_MC_LS |
  2510. RADEON_CG_SUPPORT_MC_MGCG |
  2511. RADEON_CG_SUPPORT_SDMA_MGCG |
  2512. RADEON_CG_SUPPORT_BIF_LS |
  2513. RADEON_CG_SUPPORT_HDP_LS |
  2514. RADEON_CG_SUPPORT_HDP_MGCG;
  2515. rdev->pg_flags = 0;
  2516. break;
  2517. default:
  2518. rdev->cg_flags = 0;
  2519. rdev->pg_flags = 0;
  2520. break;
  2521. }
  2522. break;
  2523. case CHIP_BONAIRE:
  2524. case CHIP_HAWAII:
  2525. rdev->asic = &ci_asic;
  2526. rdev->num_crtc = 6;
  2527. rdev->has_uvd = true;
  2528. if (rdev->family == CHIP_BONAIRE) {
  2529. rdev->cg_flags =
  2530. RADEON_CG_SUPPORT_GFX_MGCG |
  2531. RADEON_CG_SUPPORT_GFX_MGLS |
  2532. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2533. RADEON_CG_SUPPORT_GFX_CGLS |
  2534. RADEON_CG_SUPPORT_GFX_CGTS |
  2535. RADEON_CG_SUPPORT_GFX_CGTS_LS |
  2536. RADEON_CG_SUPPORT_GFX_CP_LS |
  2537. RADEON_CG_SUPPORT_MC_LS |
  2538. RADEON_CG_SUPPORT_MC_MGCG |
  2539. RADEON_CG_SUPPORT_SDMA_MGCG |
  2540. RADEON_CG_SUPPORT_SDMA_LS |
  2541. RADEON_CG_SUPPORT_BIF_LS |
  2542. RADEON_CG_SUPPORT_VCE_MGCG |
  2543. RADEON_CG_SUPPORT_UVD_MGCG |
  2544. RADEON_CG_SUPPORT_HDP_LS |
  2545. RADEON_CG_SUPPORT_HDP_MGCG;
  2546. rdev->pg_flags = 0;
  2547. } else {
  2548. rdev->cg_flags =
  2549. RADEON_CG_SUPPORT_GFX_MGCG |
  2550. RADEON_CG_SUPPORT_GFX_MGLS |
  2551. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2552. RADEON_CG_SUPPORT_GFX_CGLS |
  2553. RADEON_CG_SUPPORT_GFX_CGTS |
  2554. RADEON_CG_SUPPORT_GFX_CP_LS |
  2555. RADEON_CG_SUPPORT_MC_LS |
  2556. RADEON_CG_SUPPORT_MC_MGCG |
  2557. RADEON_CG_SUPPORT_SDMA_MGCG |
  2558. RADEON_CG_SUPPORT_SDMA_LS |
  2559. RADEON_CG_SUPPORT_BIF_LS |
  2560. RADEON_CG_SUPPORT_VCE_MGCG |
  2561. RADEON_CG_SUPPORT_UVD_MGCG |
  2562. RADEON_CG_SUPPORT_HDP_LS |
  2563. RADEON_CG_SUPPORT_HDP_MGCG;
  2564. rdev->pg_flags = 0;
  2565. }
  2566. break;
  2567. case CHIP_KAVERI:
  2568. case CHIP_KABINI:
  2569. case CHIP_MULLINS:
  2570. rdev->asic = &kv_asic;
  2571. /* set num crtcs */
  2572. if (rdev->family == CHIP_KAVERI) {
  2573. rdev->num_crtc = 4;
  2574. rdev->cg_flags =
  2575. RADEON_CG_SUPPORT_GFX_MGCG |
  2576. RADEON_CG_SUPPORT_GFX_MGLS |
  2577. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2578. RADEON_CG_SUPPORT_GFX_CGLS |
  2579. RADEON_CG_SUPPORT_GFX_CGTS |
  2580. RADEON_CG_SUPPORT_GFX_CGTS_LS |
  2581. RADEON_CG_SUPPORT_GFX_CP_LS |
  2582. RADEON_CG_SUPPORT_SDMA_MGCG |
  2583. RADEON_CG_SUPPORT_SDMA_LS |
  2584. RADEON_CG_SUPPORT_BIF_LS |
  2585. RADEON_CG_SUPPORT_VCE_MGCG |
  2586. RADEON_CG_SUPPORT_UVD_MGCG |
  2587. RADEON_CG_SUPPORT_HDP_LS |
  2588. RADEON_CG_SUPPORT_HDP_MGCG;
  2589. rdev->pg_flags = 0;
  2590. /*RADEON_PG_SUPPORT_GFX_PG |
  2591. RADEON_PG_SUPPORT_GFX_SMG |
  2592. RADEON_PG_SUPPORT_GFX_DMG |
  2593. RADEON_PG_SUPPORT_UVD |
  2594. RADEON_PG_SUPPORT_VCE |
  2595. RADEON_PG_SUPPORT_CP |
  2596. RADEON_PG_SUPPORT_GDS |
  2597. RADEON_PG_SUPPORT_RLC_SMU_HS |
  2598. RADEON_PG_SUPPORT_ACP |
  2599. RADEON_PG_SUPPORT_SAMU;*/
  2600. } else {
  2601. rdev->num_crtc = 2;
  2602. rdev->cg_flags =
  2603. RADEON_CG_SUPPORT_GFX_MGCG |
  2604. RADEON_CG_SUPPORT_GFX_MGLS |
  2605. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2606. RADEON_CG_SUPPORT_GFX_CGLS |
  2607. RADEON_CG_SUPPORT_GFX_CGTS |
  2608. RADEON_CG_SUPPORT_GFX_CGTS_LS |
  2609. RADEON_CG_SUPPORT_GFX_CP_LS |
  2610. RADEON_CG_SUPPORT_SDMA_MGCG |
  2611. RADEON_CG_SUPPORT_SDMA_LS |
  2612. RADEON_CG_SUPPORT_BIF_LS |
  2613. RADEON_CG_SUPPORT_VCE_MGCG |
  2614. RADEON_CG_SUPPORT_UVD_MGCG |
  2615. RADEON_CG_SUPPORT_HDP_LS |
  2616. RADEON_CG_SUPPORT_HDP_MGCG;
  2617. rdev->pg_flags = 0;
  2618. /*RADEON_PG_SUPPORT_GFX_PG |
  2619. RADEON_PG_SUPPORT_GFX_SMG |
  2620. RADEON_PG_SUPPORT_UVD |
  2621. RADEON_PG_SUPPORT_VCE |
  2622. RADEON_PG_SUPPORT_CP |
  2623. RADEON_PG_SUPPORT_GDS |
  2624. RADEON_PG_SUPPORT_RLC_SMU_HS |
  2625. RADEON_PG_SUPPORT_SAMU;*/
  2626. }
  2627. rdev->has_uvd = true;
  2628. break;
  2629. default:
  2630. /* FIXME: not supported yet */
  2631. return -EINVAL;
  2632. }
  2633. if (rdev->flags & RADEON_IS_IGP) {
  2634. rdev->asic->pm.get_memory_clock = NULL;
  2635. rdev->asic->pm.set_memory_clock = NULL;
  2636. }
  2637. return 0;
  2638. }