r100.c 116 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include <drm/radeon_drm.h>
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include "radeon_asic.h"
  35. #include "r100d.h"
  36. #include "rs100d.h"
  37. #include "rv200d.h"
  38. #include "rv250d.h"
  39. #include "atom.h"
  40. #include <linux/firmware.h>
  41. #include <linux/module.h>
  42. #include "r100_reg_safe.h"
  43. #include "rn50_reg_safe.h"
  44. /* Firmware Names */
  45. #define FIRMWARE_R100 "/*(DEBLOBBED)*/"
  46. #define FIRMWARE_R200 "/*(DEBLOBBED)*/"
  47. #define FIRMWARE_R300 "/*(DEBLOBBED)*/"
  48. #define FIRMWARE_R420 "/*(DEBLOBBED)*/"
  49. #define FIRMWARE_RS690 "/*(DEBLOBBED)*/"
  50. #define FIRMWARE_RS600 "/*(DEBLOBBED)*/"
  51. #define FIRMWARE_R520 "/*(DEBLOBBED)*/"
  52. /*(DEBLOBBED)*/
  53. #include "r100_track.h"
  54. /* This files gather functions specifics to:
  55. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  56. * and others in some cases.
  57. */
  58. static bool r100_is_in_vblank(struct radeon_device *rdev, int crtc)
  59. {
  60. if (crtc == 0) {
  61. if (RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR)
  62. return true;
  63. else
  64. return false;
  65. } else {
  66. if (RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR)
  67. return true;
  68. else
  69. return false;
  70. }
  71. }
  72. static bool r100_is_counter_moving(struct radeon_device *rdev, int crtc)
  73. {
  74. u32 vline1, vline2;
  75. if (crtc == 0) {
  76. vline1 = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
  77. vline2 = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
  78. } else {
  79. vline1 = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
  80. vline2 = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
  81. }
  82. if (vline1 != vline2)
  83. return true;
  84. else
  85. return false;
  86. }
  87. /**
  88. * r100_wait_for_vblank - vblank wait asic callback.
  89. *
  90. * @rdev: radeon_device pointer
  91. * @crtc: crtc to wait for vblank on
  92. *
  93. * Wait for vblank on the requested crtc (r1xx-r4xx).
  94. */
  95. void r100_wait_for_vblank(struct radeon_device *rdev, int crtc)
  96. {
  97. unsigned i = 0;
  98. if (crtc >= rdev->num_crtc)
  99. return;
  100. if (crtc == 0) {
  101. if (!(RREG32(RADEON_CRTC_GEN_CNTL) & RADEON_CRTC_EN))
  102. return;
  103. } else {
  104. if (!(RREG32(RADEON_CRTC2_GEN_CNTL) & RADEON_CRTC2_EN))
  105. return;
  106. }
  107. /* depending on when we hit vblank, we may be close to active; if so,
  108. * wait for another frame.
  109. */
  110. while (r100_is_in_vblank(rdev, crtc)) {
  111. if (i++ % 100 == 0) {
  112. if (!r100_is_counter_moving(rdev, crtc))
  113. break;
  114. }
  115. }
  116. while (!r100_is_in_vblank(rdev, crtc)) {
  117. if (i++ % 100 == 0) {
  118. if (!r100_is_counter_moving(rdev, crtc))
  119. break;
  120. }
  121. }
  122. }
  123. /**
  124. * r100_page_flip - pageflip callback.
  125. *
  126. * @rdev: radeon_device pointer
  127. * @crtc_id: crtc to cleanup pageflip on
  128. * @crtc_base: new address of the crtc (GPU MC address)
  129. *
  130. * Does the actual pageflip (r1xx-r4xx).
  131. * During vblank we take the crtc lock and wait for the update_pending
  132. * bit to go high, when it does, we release the lock, and allow the
  133. * double buffered update to take place.
  134. */
  135. void r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  136. {
  137. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  138. u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
  139. int i;
  140. /* Lock the graphics update lock */
  141. /* update the scanout addresses */
  142. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  143. /* Wait for update_pending to go high. */
  144. for (i = 0; i < rdev->usec_timeout; i++) {
  145. if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET)
  146. break;
  147. udelay(1);
  148. }
  149. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  150. /* Unlock the lock, so double-buffering can take place inside vblank */
  151. tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
  152. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  153. }
  154. /**
  155. * r100_page_flip_pending - check if page flip is still pending
  156. *
  157. * @rdev: radeon_device pointer
  158. * @crtc_id: crtc to check
  159. *
  160. * Check if the last pagefilp is still pending (r1xx-r4xx).
  161. * Returns the current update pending status.
  162. */
  163. bool r100_page_flip_pending(struct radeon_device *rdev, int crtc_id)
  164. {
  165. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  166. /* Return current update_pending status: */
  167. return !!(RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) &
  168. RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET);
  169. }
  170. /**
  171. * r100_pm_get_dynpm_state - look up dynpm power state callback.
  172. *
  173. * @rdev: radeon_device pointer
  174. *
  175. * Look up the optimal power state based on the
  176. * current state of the GPU (r1xx-r5xx).
  177. * Used for dynpm only.
  178. */
  179. void r100_pm_get_dynpm_state(struct radeon_device *rdev)
  180. {
  181. int i;
  182. rdev->pm.dynpm_can_upclock = true;
  183. rdev->pm.dynpm_can_downclock = true;
  184. switch (rdev->pm.dynpm_planned_action) {
  185. case DYNPM_ACTION_MINIMUM:
  186. rdev->pm.requested_power_state_index = 0;
  187. rdev->pm.dynpm_can_downclock = false;
  188. break;
  189. case DYNPM_ACTION_DOWNCLOCK:
  190. if (rdev->pm.current_power_state_index == 0) {
  191. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  192. rdev->pm.dynpm_can_downclock = false;
  193. } else {
  194. if (rdev->pm.active_crtc_count > 1) {
  195. for (i = 0; i < rdev->pm.num_power_states; i++) {
  196. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  197. continue;
  198. else if (i >= rdev->pm.current_power_state_index) {
  199. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  200. break;
  201. } else {
  202. rdev->pm.requested_power_state_index = i;
  203. break;
  204. }
  205. }
  206. } else
  207. rdev->pm.requested_power_state_index =
  208. rdev->pm.current_power_state_index - 1;
  209. }
  210. /* don't use the power state if crtcs are active and no display flag is set */
  211. if ((rdev->pm.active_crtc_count > 0) &&
  212. (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
  213. RADEON_PM_MODE_NO_DISPLAY)) {
  214. rdev->pm.requested_power_state_index++;
  215. }
  216. break;
  217. case DYNPM_ACTION_UPCLOCK:
  218. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  219. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  220. rdev->pm.dynpm_can_upclock = false;
  221. } else {
  222. if (rdev->pm.active_crtc_count > 1) {
  223. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  224. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  225. continue;
  226. else if (i <= rdev->pm.current_power_state_index) {
  227. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  228. break;
  229. } else {
  230. rdev->pm.requested_power_state_index = i;
  231. break;
  232. }
  233. }
  234. } else
  235. rdev->pm.requested_power_state_index =
  236. rdev->pm.current_power_state_index + 1;
  237. }
  238. break;
  239. case DYNPM_ACTION_DEFAULT:
  240. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  241. rdev->pm.dynpm_can_upclock = false;
  242. break;
  243. case DYNPM_ACTION_NONE:
  244. default:
  245. DRM_ERROR("Requested mode for not defined action\n");
  246. return;
  247. }
  248. /* only one clock mode per power state */
  249. rdev->pm.requested_clock_mode_index = 0;
  250. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  251. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  252. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  253. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  254. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  255. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  256. pcie_lanes);
  257. }
  258. /**
  259. * r100_pm_init_profile - Initialize power profiles callback.
  260. *
  261. * @rdev: radeon_device pointer
  262. *
  263. * Initialize the power states used in profile mode
  264. * (r1xx-r3xx).
  265. * Used for profile mode only.
  266. */
  267. void r100_pm_init_profile(struct radeon_device *rdev)
  268. {
  269. /* default */
  270. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  271. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  272. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  273. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  274. /* low sh */
  275. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  276. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  277. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  278. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  279. /* mid sh */
  280. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  281. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  282. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  283. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  284. /* high sh */
  285. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  286. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  287. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  288. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  289. /* low mh */
  290. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  291. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  292. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  293. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  294. /* mid mh */
  295. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  296. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  297. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  298. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  299. /* high mh */
  300. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  301. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  302. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  303. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  304. }
  305. /**
  306. * r100_pm_misc - set additional pm hw parameters callback.
  307. *
  308. * @rdev: radeon_device pointer
  309. *
  310. * Set non-clock parameters associated with a power state
  311. * (voltage, pcie lanes, etc.) (r1xx-r4xx).
  312. */
  313. void r100_pm_misc(struct radeon_device *rdev)
  314. {
  315. int requested_index = rdev->pm.requested_power_state_index;
  316. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  317. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  318. u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
  319. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  320. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  321. tmp = RREG32(voltage->gpio.reg);
  322. if (voltage->active_high)
  323. tmp |= voltage->gpio.mask;
  324. else
  325. tmp &= ~(voltage->gpio.mask);
  326. WREG32(voltage->gpio.reg, tmp);
  327. if (voltage->delay)
  328. udelay(voltage->delay);
  329. } else {
  330. tmp = RREG32(voltage->gpio.reg);
  331. if (voltage->active_high)
  332. tmp &= ~voltage->gpio.mask;
  333. else
  334. tmp |= voltage->gpio.mask;
  335. WREG32(voltage->gpio.reg, tmp);
  336. if (voltage->delay)
  337. udelay(voltage->delay);
  338. }
  339. }
  340. sclk_cntl = RREG32_PLL(SCLK_CNTL);
  341. sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
  342. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
  343. sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
  344. sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
  345. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  346. sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
  347. if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
  348. sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
  349. else
  350. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
  351. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
  352. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
  353. else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
  354. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
  355. } else
  356. sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
  357. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  358. sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
  359. if (voltage->delay) {
  360. sclk_more_cntl |= VOLTAGE_DROP_SYNC;
  361. switch (voltage->delay) {
  362. case 33:
  363. sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
  364. break;
  365. case 66:
  366. sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
  367. break;
  368. case 99:
  369. sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
  370. break;
  371. case 132:
  372. sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
  373. break;
  374. }
  375. } else
  376. sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
  377. } else
  378. sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
  379. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  380. sclk_cntl &= ~FORCE_HDP;
  381. else
  382. sclk_cntl |= FORCE_HDP;
  383. WREG32_PLL(SCLK_CNTL, sclk_cntl);
  384. WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
  385. WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
  386. /* set pcie lanes */
  387. if ((rdev->flags & RADEON_IS_PCIE) &&
  388. !(rdev->flags & RADEON_IS_IGP) &&
  389. rdev->asic->pm.set_pcie_lanes &&
  390. (ps->pcie_lanes !=
  391. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  392. radeon_set_pcie_lanes(rdev,
  393. ps->pcie_lanes);
  394. DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
  395. }
  396. }
  397. /**
  398. * r100_pm_prepare - pre-power state change callback.
  399. *
  400. * @rdev: radeon_device pointer
  401. *
  402. * Prepare for a power state change (r1xx-r4xx).
  403. */
  404. void r100_pm_prepare(struct radeon_device *rdev)
  405. {
  406. struct drm_device *ddev = rdev->ddev;
  407. struct drm_crtc *crtc;
  408. struct radeon_crtc *radeon_crtc;
  409. u32 tmp;
  410. /* disable any active CRTCs */
  411. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  412. radeon_crtc = to_radeon_crtc(crtc);
  413. if (radeon_crtc->enabled) {
  414. if (radeon_crtc->crtc_id) {
  415. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  416. tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
  417. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  418. } else {
  419. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  420. tmp |= RADEON_CRTC_DISP_REQ_EN_B;
  421. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  422. }
  423. }
  424. }
  425. }
  426. /**
  427. * r100_pm_finish - post-power state change callback.
  428. *
  429. * @rdev: radeon_device pointer
  430. *
  431. * Clean up after a power state change (r1xx-r4xx).
  432. */
  433. void r100_pm_finish(struct radeon_device *rdev)
  434. {
  435. struct drm_device *ddev = rdev->ddev;
  436. struct drm_crtc *crtc;
  437. struct radeon_crtc *radeon_crtc;
  438. u32 tmp;
  439. /* enable any active CRTCs */
  440. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  441. radeon_crtc = to_radeon_crtc(crtc);
  442. if (radeon_crtc->enabled) {
  443. if (radeon_crtc->crtc_id) {
  444. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  445. tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
  446. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  447. } else {
  448. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  449. tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
  450. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  451. }
  452. }
  453. }
  454. }
  455. /**
  456. * r100_gui_idle - gui idle callback.
  457. *
  458. * @rdev: radeon_device pointer
  459. *
  460. * Check of the GUI (2D/3D engines) are idle (r1xx-r5xx).
  461. * Returns true if idle, false if not.
  462. */
  463. bool r100_gui_idle(struct radeon_device *rdev)
  464. {
  465. if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
  466. return false;
  467. else
  468. return true;
  469. }
  470. /* hpd for digital panel detect/disconnect */
  471. /**
  472. * r100_hpd_sense - hpd sense callback.
  473. *
  474. * @rdev: radeon_device pointer
  475. * @hpd: hpd (hotplug detect) pin
  476. *
  477. * Checks if a digital monitor is connected (r1xx-r4xx).
  478. * Returns true if connected, false if not connected.
  479. */
  480. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  481. {
  482. bool connected = false;
  483. switch (hpd) {
  484. case RADEON_HPD_1:
  485. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  486. connected = true;
  487. break;
  488. case RADEON_HPD_2:
  489. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  490. connected = true;
  491. break;
  492. default:
  493. break;
  494. }
  495. return connected;
  496. }
  497. /**
  498. * r100_hpd_set_polarity - hpd set polarity callback.
  499. *
  500. * @rdev: radeon_device pointer
  501. * @hpd: hpd (hotplug detect) pin
  502. *
  503. * Set the polarity of the hpd pin (r1xx-r4xx).
  504. */
  505. void r100_hpd_set_polarity(struct radeon_device *rdev,
  506. enum radeon_hpd_id hpd)
  507. {
  508. u32 tmp;
  509. bool connected = r100_hpd_sense(rdev, hpd);
  510. switch (hpd) {
  511. case RADEON_HPD_1:
  512. tmp = RREG32(RADEON_FP_GEN_CNTL);
  513. if (connected)
  514. tmp &= ~RADEON_FP_DETECT_INT_POL;
  515. else
  516. tmp |= RADEON_FP_DETECT_INT_POL;
  517. WREG32(RADEON_FP_GEN_CNTL, tmp);
  518. break;
  519. case RADEON_HPD_2:
  520. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  521. if (connected)
  522. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  523. else
  524. tmp |= RADEON_FP2_DETECT_INT_POL;
  525. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  526. break;
  527. default:
  528. break;
  529. }
  530. }
  531. /**
  532. * r100_hpd_init - hpd setup callback.
  533. *
  534. * @rdev: radeon_device pointer
  535. *
  536. * Setup the hpd pins used by the card (r1xx-r4xx).
  537. * Set the polarity, and enable the hpd interrupts.
  538. */
  539. void r100_hpd_init(struct radeon_device *rdev)
  540. {
  541. struct drm_device *dev = rdev->ddev;
  542. struct drm_connector *connector;
  543. unsigned enable = 0;
  544. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  545. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  546. enable |= 1 << radeon_connector->hpd.hpd;
  547. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  548. }
  549. radeon_irq_kms_enable_hpd(rdev, enable);
  550. }
  551. /**
  552. * r100_hpd_fini - hpd tear down callback.
  553. *
  554. * @rdev: radeon_device pointer
  555. *
  556. * Tear down the hpd pins used by the card (r1xx-r4xx).
  557. * Disable the hpd interrupts.
  558. */
  559. void r100_hpd_fini(struct radeon_device *rdev)
  560. {
  561. struct drm_device *dev = rdev->ddev;
  562. struct drm_connector *connector;
  563. unsigned disable = 0;
  564. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  565. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  566. disable |= 1 << radeon_connector->hpd.hpd;
  567. }
  568. radeon_irq_kms_disable_hpd(rdev, disable);
  569. }
  570. /*
  571. * PCI GART
  572. */
  573. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  574. {
  575. /* TODO: can we do somethings here ? */
  576. /* It seems hw only cache one entry so we should discard this
  577. * entry otherwise if first GPU GART read hit this entry it
  578. * could end up in wrong address. */
  579. }
  580. int r100_pci_gart_init(struct radeon_device *rdev)
  581. {
  582. int r;
  583. if (rdev->gart.ptr) {
  584. WARN(1, "R100 PCI GART already initialized\n");
  585. return 0;
  586. }
  587. /* Initialize common gart structure */
  588. r = radeon_gart_init(rdev);
  589. if (r)
  590. return r;
  591. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  592. rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
  593. rdev->asic->gart.get_page_entry = &r100_pci_gart_get_page_entry;
  594. rdev->asic->gart.set_page = &r100_pci_gart_set_page;
  595. return radeon_gart_table_ram_alloc(rdev);
  596. }
  597. int r100_pci_gart_enable(struct radeon_device *rdev)
  598. {
  599. uint32_t tmp;
  600. /* discard memory request outside of configured range */
  601. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  602. WREG32(RADEON_AIC_CNTL, tmp);
  603. /* set address range for PCI address translate */
  604. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
  605. WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
  606. /* set PCI GART page-table base address */
  607. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  608. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  609. WREG32(RADEON_AIC_CNTL, tmp);
  610. r100_pci_gart_tlb_flush(rdev);
  611. DRM_INFO("PCI GART of %uM enabled (table at 0x%016llX).\n",
  612. (unsigned)(rdev->mc.gtt_size >> 20),
  613. (unsigned long long)rdev->gart.table_addr);
  614. rdev->gart.ready = true;
  615. return 0;
  616. }
  617. void r100_pci_gart_disable(struct radeon_device *rdev)
  618. {
  619. uint32_t tmp;
  620. /* discard memory request outside of configured range */
  621. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  622. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  623. WREG32(RADEON_AIC_LO_ADDR, 0);
  624. WREG32(RADEON_AIC_HI_ADDR, 0);
  625. }
  626. uint64_t r100_pci_gart_get_page_entry(uint64_t addr, uint32_t flags)
  627. {
  628. return addr;
  629. }
  630. void r100_pci_gart_set_page(struct radeon_device *rdev, unsigned i,
  631. uint64_t entry)
  632. {
  633. u32 *gtt = rdev->gart.ptr;
  634. gtt[i] = cpu_to_le32(lower_32_bits(entry));
  635. }
  636. void r100_pci_gart_fini(struct radeon_device *rdev)
  637. {
  638. radeon_gart_fini(rdev);
  639. r100_pci_gart_disable(rdev);
  640. radeon_gart_table_ram_free(rdev);
  641. }
  642. int r100_irq_set(struct radeon_device *rdev)
  643. {
  644. uint32_t tmp = 0;
  645. if (!rdev->irq.installed) {
  646. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  647. WREG32(R_000040_GEN_INT_CNTL, 0);
  648. return -EINVAL;
  649. }
  650. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  651. tmp |= RADEON_SW_INT_ENABLE;
  652. }
  653. if (rdev->irq.crtc_vblank_int[0] ||
  654. atomic_read(&rdev->irq.pflip[0])) {
  655. tmp |= RADEON_CRTC_VBLANK_MASK;
  656. }
  657. if (rdev->irq.crtc_vblank_int[1] ||
  658. atomic_read(&rdev->irq.pflip[1])) {
  659. tmp |= RADEON_CRTC2_VBLANK_MASK;
  660. }
  661. if (rdev->irq.hpd[0]) {
  662. tmp |= RADEON_FP_DETECT_MASK;
  663. }
  664. if (rdev->irq.hpd[1]) {
  665. tmp |= RADEON_FP2_DETECT_MASK;
  666. }
  667. WREG32(RADEON_GEN_INT_CNTL, tmp);
  668. /* read back to post the write */
  669. RREG32(RADEON_GEN_INT_CNTL);
  670. return 0;
  671. }
  672. void r100_irq_disable(struct radeon_device *rdev)
  673. {
  674. u32 tmp;
  675. WREG32(R_000040_GEN_INT_CNTL, 0);
  676. /* Wait and acknowledge irq */
  677. mdelay(1);
  678. tmp = RREG32(R_000044_GEN_INT_STATUS);
  679. WREG32(R_000044_GEN_INT_STATUS, tmp);
  680. }
  681. static uint32_t r100_irq_ack(struct radeon_device *rdev)
  682. {
  683. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  684. uint32_t irq_mask = RADEON_SW_INT_TEST |
  685. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  686. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  687. if (irqs) {
  688. WREG32(RADEON_GEN_INT_STATUS, irqs);
  689. }
  690. return irqs & irq_mask;
  691. }
  692. int r100_irq_process(struct radeon_device *rdev)
  693. {
  694. uint32_t status, msi_rearm;
  695. bool queue_hotplug = false;
  696. status = r100_irq_ack(rdev);
  697. if (!status) {
  698. return IRQ_NONE;
  699. }
  700. if (rdev->shutdown) {
  701. return IRQ_NONE;
  702. }
  703. while (status) {
  704. /* SW interrupt */
  705. if (status & RADEON_SW_INT_TEST) {
  706. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  707. }
  708. /* Vertical blank interrupts */
  709. if (status & RADEON_CRTC_VBLANK_STAT) {
  710. if (rdev->irq.crtc_vblank_int[0]) {
  711. drm_handle_vblank(rdev->ddev, 0);
  712. rdev->pm.vblank_sync = true;
  713. wake_up(&rdev->irq.vblank_queue);
  714. }
  715. if (atomic_read(&rdev->irq.pflip[0]))
  716. radeon_crtc_handle_vblank(rdev, 0);
  717. }
  718. if (status & RADEON_CRTC2_VBLANK_STAT) {
  719. if (rdev->irq.crtc_vblank_int[1]) {
  720. drm_handle_vblank(rdev->ddev, 1);
  721. rdev->pm.vblank_sync = true;
  722. wake_up(&rdev->irq.vblank_queue);
  723. }
  724. if (atomic_read(&rdev->irq.pflip[1]))
  725. radeon_crtc_handle_vblank(rdev, 1);
  726. }
  727. if (status & RADEON_FP_DETECT_STAT) {
  728. queue_hotplug = true;
  729. DRM_DEBUG("HPD1\n");
  730. }
  731. if (status & RADEON_FP2_DETECT_STAT) {
  732. queue_hotplug = true;
  733. DRM_DEBUG("HPD2\n");
  734. }
  735. status = r100_irq_ack(rdev);
  736. }
  737. if (queue_hotplug)
  738. schedule_work(&rdev->hotplug_work);
  739. if (rdev->msi_enabled) {
  740. switch (rdev->family) {
  741. case CHIP_RS400:
  742. case CHIP_RS480:
  743. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  744. WREG32(RADEON_AIC_CNTL, msi_rearm);
  745. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  746. break;
  747. default:
  748. WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
  749. break;
  750. }
  751. }
  752. return IRQ_HANDLED;
  753. }
  754. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  755. {
  756. if (crtc == 0)
  757. return RREG32(RADEON_CRTC_CRNT_FRAME);
  758. else
  759. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  760. }
  761. /**
  762. * r100_ring_hdp_flush - flush Host Data Path via the ring buffer
  763. * rdev: radeon device structure
  764. * ring: ring buffer struct for emitting packets
  765. */
  766. static void r100_ring_hdp_flush(struct radeon_device *rdev, struct radeon_ring *ring)
  767. {
  768. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  769. radeon_ring_write(ring, rdev->config.r100.hdp_cntl |
  770. RADEON_HDP_READ_BUFFER_INVALIDATE);
  771. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  772. radeon_ring_write(ring, rdev->config.r100.hdp_cntl);
  773. }
  774. /* Who ever call radeon_fence_emit should call ring_lock and ask
  775. * for enough space (today caller are ib schedule and buffer move) */
  776. void r100_fence_ring_emit(struct radeon_device *rdev,
  777. struct radeon_fence *fence)
  778. {
  779. struct radeon_ring *ring = &rdev->ring[fence->ring];
  780. /* We have to make sure that caches are flushed before
  781. * CPU might read something from VRAM. */
  782. radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
  783. radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL);
  784. radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
  785. radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL);
  786. /* Wait until IDLE & CLEAN */
  787. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  788. radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
  789. r100_ring_hdp_flush(rdev, ring);
  790. /* Emit fence sequence & fire IRQ */
  791. radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0));
  792. radeon_ring_write(ring, fence->seq);
  793. radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0));
  794. radeon_ring_write(ring, RADEON_SW_INT_FIRE);
  795. }
  796. bool r100_semaphore_ring_emit(struct radeon_device *rdev,
  797. struct radeon_ring *ring,
  798. struct radeon_semaphore *semaphore,
  799. bool emit_wait)
  800. {
  801. /* Unused on older asics, since we don't have semaphores or multiple rings */
  802. BUG();
  803. return false;
  804. }
  805. struct radeon_fence *r100_copy_blit(struct radeon_device *rdev,
  806. uint64_t src_offset,
  807. uint64_t dst_offset,
  808. unsigned num_gpu_pages,
  809. struct reservation_object *resv)
  810. {
  811. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  812. struct radeon_fence *fence;
  813. uint32_t cur_pages;
  814. uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE;
  815. uint32_t pitch;
  816. uint32_t stride_pixels;
  817. unsigned ndw;
  818. int num_loops;
  819. int r = 0;
  820. /* radeon limited to 16k stride */
  821. stride_bytes &= 0x3fff;
  822. /* radeon pitch is /64 */
  823. pitch = stride_bytes / 64;
  824. stride_pixels = stride_bytes / 4;
  825. num_loops = DIV_ROUND_UP(num_gpu_pages, 8191);
  826. /* Ask for enough room for blit + flush + fence */
  827. ndw = 64 + (10 * num_loops);
  828. r = radeon_ring_lock(rdev, ring, ndw);
  829. if (r) {
  830. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  831. return ERR_PTR(-EINVAL);
  832. }
  833. while (num_gpu_pages > 0) {
  834. cur_pages = num_gpu_pages;
  835. if (cur_pages > 8191) {
  836. cur_pages = 8191;
  837. }
  838. num_gpu_pages -= cur_pages;
  839. /* pages are in Y direction - height
  840. page width in X direction - width */
  841. radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8));
  842. radeon_ring_write(ring,
  843. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  844. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  845. RADEON_GMC_SRC_CLIPPING |
  846. RADEON_GMC_DST_CLIPPING |
  847. RADEON_GMC_BRUSH_NONE |
  848. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  849. RADEON_GMC_SRC_DATATYPE_COLOR |
  850. RADEON_ROP3_S |
  851. RADEON_DP_SRC_SOURCE_MEMORY |
  852. RADEON_GMC_CLR_CMP_CNTL_DIS |
  853. RADEON_GMC_WR_MSK_DIS);
  854. radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10));
  855. radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10));
  856. radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
  857. radeon_ring_write(ring, 0);
  858. radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
  859. radeon_ring_write(ring, num_gpu_pages);
  860. radeon_ring_write(ring, num_gpu_pages);
  861. radeon_ring_write(ring, cur_pages | (stride_pixels << 16));
  862. }
  863. radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  864. radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL);
  865. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  866. radeon_ring_write(ring,
  867. RADEON_WAIT_2D_IDLECLEAN |
  868. RADEON_WAIT_HOST_IDLECLEAN |
  869. RADEON_WAIT_DMA_GUI_IDLE);
  870. r = radeon_fence_emit(rdev, &fence, RADEON_RING_TYPE_GFX_INDEX);
  871. if (r) {
  872. radeon_ring_unlock_undo(rdev, ring);
  873. return ERR_PTR(r);
  874. }
  875. radeon_ring_unlock_commit(rdev, ring, false);
  876. return fence;
  877. }
  878. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  879. {
  880. unsigned i;
  881. u32 tmp;
  882. for (i = 0; i < rdev->usec_timeout; i++) {
  883. tmp = RREG32(R_000E40_RBBM_STATUS);
  884. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  885. return 0;
  886. }
  887. udelay(1);
  888. }
  889. return -1;
  890. }
  891. void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
  892. {
  893. int r;
  894. r = radeon_ring_lock(rdev, ring, 2);
  895. if (r) {
  896. return;
  897. }
  898. radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0));
  899. radeon_ring_write(ring,
  900. RADEON_ISYNC_ANY2D_IDLE3D |
  901. RADEON_ISYNC_ANY3D_IDLE2D |
  902. RADEON_ISYNC_WAIT_IDLEGUI |
  903. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  904. radeon_ring_unlock_commit(rdev, ring, false);
  905. }
  906. /* Load the microcode for the CP */
  907. static int r100_cp_init_microcode(struct radeon_device *rdev)
  908. {
  909. const char *fw_name = NULL;
  910. int err;
  911. DRM_DEBUG_KMS("\n");
  912. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  913. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  914. (rdev->family == CHIP_RS200)) {
  915. DRM_INFO("Loading R100 Microcode\n");
  916. fw_name = FIRMWARE_R100;
  917. } else if ((rdev->family == CHIP_R200) ||
  918. (rdev->family == CHIP_RV250) ||
  919. (rdev->family == CHIP_RV280) ||
  920. (rdev->family == CHIP_RS300)) {
  921. DRM_INFO("Loading R200 Microcode\n");
  922. fw_name = FIRMWARE_R200;
  923. } else if ((rdev->family == CHIP_R300) ||
  924. (rdev->family == CHIP_R350) ||
  925. (rdev->family == CHIP_RV350) ||
  926. (rdev->family == CHIP_RV380) ||
  927. (rdev->family == CHIP_RS400) ||
  928. (rdev->family == CHIP_RS480)) {
  929. DRM_INFO("Loading R300 Microcode\n");
  930. fw_name = FIRMWARE_R300;
  931. } else if ((rdev->family == CHIP_R420) ||
  932. (rdev->family == CHIP_R423) ||
  933. (rdev->family == CHIP_RV410)) {
  934. DRM_INFO("Loading R400 Microcode\n");
  935. fw_name = FIRMWARE_R420;
  936. } else if ((rdev->family == CHIP_RS690) ||
  937. (rdev->family == CHIP_RS740)) {
  938. DRM_INFO("Loading RS690/RS740 Microcode\n");
  939. fw_name = FIRMWARE_RS690;
  940. } else if (rdev->family == CHIP_RS600) {
  941. DRM_INFO("Loading RS600 Microcode\n");
  942. fw_name = FIRMWARE_RS600;
  943. } else if ((rdev->family == CHIP_RV515) ||
  944. (rdev->family == CHIP_R520) ||
  945. (rdev->family == CHIP_RV530) ||
  946. (rdev->family == CHIP_R580) ||
  947. (rdev->family == CHIP_RV560) ||
  948. (rdev->family == CHIP_RV570)) {
  949. DRM_INFO("Loading R500 Microcode\n");
  950. fw_name = FIRMWARE_R520;
  951. }
  952. err = reject_firmware(&rdev->me_fw, fw_name, rdev->dev);
  953. if (err) {
  954. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  955. fw_name);
  956. } else if (rdev->me_fw->size % 8) {
  957. printk(KERN_ERR
  958. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  959. rdev->me_fw->size, fw_name);
  960. err = -EINVAL;
  961. release_firmware(rdev->me_fw);
  962. rdev->me_fw = NULL;
  963. }
  964. return err;
  965. }
  966. u32 r100_gfx_get_rptr(struct radeon_device *rdev,
  967. struct radeon_ring *ring)
  968. {
  969. u32 rptr;
  970. if (rdev->wb.enabled)
  971. rptr = le32_to_cpu(rdev->wb.wb[ring->rptr_offs/4]);
  972. else
  973. rptr = RREG32(RADEON_CP_RB_RPTR);
  974. return rptr;
  975. }
  976. u32 r100_gfx_get_wptr(struct radeon_device *rdev,
  977. struct radeon_ring *ring)
  978. {
  979. u32 wptr;
  980. wptr = RREG32(RADEON_CP_RB_WPTR);
  981. return wptr;
  982. }
  983. void r100_gfx_set_wptr(struct radeon_device *rdev,
  984. struct radeon_ring *ring)
  985. {
  986. WREG32(RADEON_CP_RB_WPTR, ring->wptr);
  987. (void)RREG32(RADEON_CP_RB_WPTR);
  988. }
  989. static void r100_cp_load_microcode(struct radeon_device *rdev)
  990. {
  991. const __be32 *fw_data;
  992. int i, size;
  993. if (r100_gui_wait_for_idle(rdev)) {
  994. printk(KERN_WARNING "Failed to wait GUI idle while "
  995. "programming pipes. Bad things might happen.\n");
  996. }
  997. if (rdev->me_fw) {
  998. size = rdev->me_fw->size / 4;
  999. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  1000. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  1001. for (i = 0; i < size; i += 2) {
  1002. WREG32(RADEON_CP_ME_RAM_DATAH,
  1003. be32_to_cpup(&fw_data[i]));
  1004. WREG32(RADEON_CP_ME_RAM_DATAL,
  1005. be32_to_cpup(&fw_data[i + 1]));
  1006. }
  1007. }
  1008. }
  1009. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  1010. {
  1011. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1012. unsigned rb_bufsz;
  1013. unsigned rb_blksz;
  1014. unsigned max_fetch;
  1015. unsigned pre_write_timer;
  1016. unsigned pre_write_limit;
  1017. unsigned indirect2_start;
  1018. unsigned indirect1_start;
  1019. uint32_t tmp;
  1020. int r;
  1021. if (r100_debugfs_cp_init(rdev)) {
  1022. DRM_ERROR("Failed to register debugfs file for CP !\n");
  1023. }
  1024. if (!rdev->me_fw) {
  1025. r = r100_cp_init_microcode(rdev);
  1026. if (r) {
  1027. DRM_ERROR("Failed to load firmware!\n");
  1028. return r;
  1029. }
  1030. }
  1031. /* Align ring size */
  1032. rb_bufsz = order_base_2(ring_size / 8);
  1033. ring_size = (1 << (rb_bufsz + 1)) * 4;
  1034. r100_cp_load_microcode(rdev);
  1035. r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET,
  1036. RADEON_CP_PACKET2);
  1037. if (r) {
  1038. return r;
  1039. }
  1040. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  1041. * the rptr copy in system ram */
  1042. rb_blksz = 9;
  1043. /* cp will read 128bytes at a time (4 dwords) */
  1044. max_fetch = 1;
  1045. ring->align_mask = 16 - 1;
  1046. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  1047. pre_write_timer = 64;
  1048. /* Force CP_RB_WPTR write if written more than one time before the
  1049. * delay expire
  1050. */
  1051. pre_write_limit = 0;
  1052. /* Setup the cp cache like this (cache size is 96 dwords) :
  1053. * RING 0 to 15
  1054. * INDIRECT1 16 to 79
  1055. * INDIRECT2 80 to 95
  1056. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  1057. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  1058. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  1059. * Idea being that most of the gpu cmd will be through indirect1 buffer
  1060. * so it gets the bigger cache.
  1061. */
  1062. indirect2_start = 80;
  1063. indirect1_start = 16;
  1064. /* cp setup */
  1065. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  1066. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  1067. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  1068. REG_SET(RADEON_MAX_FETCH, max_fetch));
  1069. #ifdef __BIG_ENDIAN
  1070. tmp |= RADEON_BUF_SWAP_32BIT;
  1071. #endif
  1072. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
  1073. /* Set ring address */
  1074. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr);
  1075. WREG32(RADEON_CP_RB_BASE, ring->gpu_addr);
  1076. /* Force read & write ptr to 0 */
  1077. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
  1078. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  1079. ring->wptr = 0;
  1080. WREG32(RADEON_CP_RB_WPTR, ring->wptr);
  1081. /* set the wb address whether it's enabled or not */
  1082. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  1083. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
  1084. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
  1085. if (rdev->wb.enabled)
  1086. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  1087. else {
  1088. tmp |= RADEON_RB_NO_UPDATE;
  1089. WREG32(R_000770_SCRATCH_UMSK, 0);
  1090. }
  1091. WREG32(RADEON_CP_RB_CNTL, tmp);
  1092. udelay(10);
  1093. /* Set cp mode to bus mastering & enable cp*/
  1094. WREG32(RADEON_CP_CSQ_MODE,
  1095. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  1096. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  1097. WREG32(RADEON_CP_RB_WPTR_DELAY, 0);
  1098. WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D);
  1099. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  1100. /* at this point everything should be setup correctly to enable master */
  1101. pci_set_master(rdev->pdev);
  1102. radeon_ring_start(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1103. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  1104. if (r) {
  1105. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  1106. return r;
  1107. }
  1108. ring->ready = true;
  1109. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  1110. if (!ring->rptr_save_reg /* not resuming from suspend */
  1111. && radeon_ring_supports_scratch_reg(rdev, ring)) {
  1112. r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
  1113. if (r) {
  1114. DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
  1115. ring->rptr_save_reg = 0;
  1116. }
  1117. }
  1118. return 0;
  1119. }
  1120. void r100_cp_fini(struct radeon_device *rdev)
  1121. {
  1122. if (r100_cp_wait_for_idle(rdev)) {
  1123. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  1124. }
  1125. /* Disable ring */
  1126. r100_cp_disable(rdev);
  1127. radeon_scratch_free(rdev, rdev->ring[RADEON_RING_TYPE_GFX_INDEX].rptr_save_reg);
  1128. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1129. DRM_INFO("radeon: cp finalized\n");
  1130. }
  1131. void r100_cp_disable(struct radeon_device *rdev)
  1132. {
  1133. /* Disable ring */
  1134. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1135. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1136. WREG32(RADEON_CP_CSQ_MODE, 0);
  1137. WREG32(RADEON_CP_CSQ_CNTL, 0);
  1138. WREG32(R_000770_SCRATCH_UMSK, 0);
  1139. if (r100_gui_wait_for_idle(rdev)) {
  1140. printk(KERN_WARNING "Failed to wait GUI idle while "
  1141. "programming pipes. Bad things might happen.\n");
  1142. }
  1143. }
  1144. /*
  1145. * CS functions
  1146. */
  1147. int r100_reloc_pitch_offset(struct radeon_cs_parser *p,
  1148. struct radeon_cs_packet *pkt,
  1149. unsigned idx,
  1150. unsigned reg)
  1151. {
  1152. int r;
  1153. u32 tile_flags = 0;
  1154. u32 tmp;
  1155. struct radeon_bo_list *reloc;
  1156. u32 value;
  1157. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1158. if (r) {
  1159. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1160. idx, reg);
  1161. radeon_cs_dump_packet(p, pkt);
  1162. return r;
  1163. }
  1164. value = radeon_get_ib_value(p, idx);
  1165. tmp = value & 0x003fffff;
  1166. tmp += (((u32)reloc->gpu_offset) >> 10);
  1167. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1168. if (reloc->tiling_flags & RADEON_TILING_MACRO)
  1169. tile_flags |= RADEON_DST_TILE_MACRO;
  1170. if (reloc->tiling_flags & RADEON_TILING_MICRO) {
  1171. if (reg == RADEON_SRC_PITCH_OFFSET) {
  1172. DRM_ERROR("Cannot src blit from microtiled surface\n");
  1173. radeon_cs_dump_packet(p, pkt);
  1174. return -EINVAL;
  1175. }
  1176. tile_flags |= RADEON_DST_TILE_MICRO;
  1177. }
  1178. tmp |= tile_flags;
  1179. p->ib.ptr[idx] = (value & 0x3fc00000) | tmp;
  1180. } else
  1181. p->ib.ptr[idx] = (value & 0xffc00000) | tmp;
  1182. return 0;
  1183. }
  1184. int r100_packet3_load_vbpntr(struct radeon_cs_parser *p,
  1185. struct radeon_cs_packet *pkt,
  1186. int idx)
  1187. {
  1188. unsigned c, i;
  1189. struct radeon_bo_list *reloc;
  1190. struct r100_cs_track *track;
  1191. int r = 0;
  1192. volatile uint32_t *ib;
  1193. u32 idx_value;
  1194. ib = p->ib.ptr;
  1195. track = (struct r100_cs_track *)p->track;
  1196. c = radeon_get_ib_value(p, idx++) & 0x1F;
  1197. if (c > 16) {
  1198. DRM_ERROR("Only 16 vertex buffers are allowed %d\n",
  1199. pkt->opcode);
  1200. radeon_cs_dump_packet(p, pkt);
  1201. return -EINVAL;
  1202. }
  1203. track->num_arrays = c;
  1204. for (i = 0; i < (c - 1); i+=2, idx+=3) {
  1205. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1206. if (r) {
  1207. DRM_ERROR("No reloc for packet3 %d\n",
  1208. pkt->opcode);
  1209. radeon_cs_dump_packet(p, pkt);
  1210. return r;
  1211. }
  1212. idx_value = radeon_get_ib_value(p, idx);
  1213. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->gpu_offset);
  1214. track->arrays[i + 0].esize = idx_value >> 8;
  1215. track->arrays[i + 0].robj = reloc->robj;
  1216. track->arrays[i + 0].esize &= 0x7F;
  1217. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1218. if (r) {
  1219. DRM_ERROR("No reloc for packet3 %d\n",
  1220. pkt->opcode);
  1221. radeon_cs_dump_packet(p, pkt);
  1222. return r;
  1223. }
  1224. ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->gpu_offset);
  1225. track->arrays[i + 1].robj = reloc->robj;
  1226. track->arrays[i + 1].esize = idx_value >> 24;
  1227. track->arrays[i + 1].esize &= 0x7F;
  1228. }
  1229. if (c & 1) {
  1230. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1231. if (r) {
  1232. DRM_ERROR("No reloc for packet3 %d\n",
  1233. pkt->opcode);
  1234. radeon_cs_dump_packet(p, pkt);
  1235. return r;
  1236. }
  1237. idx_value = radeon_get_ib_value(p, idx);
  1238. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->gpu_offset);
  1239. track->arrays[i + 0].robj = reloc->robj;
  1240. track->arrays[i + 0].esize = idx_value >> 8;
  1241. track->arrays[i + 0].esize &= 0x7F;
  1242. }
  1243. return r;
  1244. }
  1245. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  1246. struct radeon_cs_packet *pkt,
  1247. const unsigned *auth, unsigned n,
  1248. radeon_packet0_check_t check)
  1249. {
  1250. unsigned reg;
  1251. unsigned i, j, m;
  1252. unsigned idx;
  1253. int r;
  1254. idx = pkt->idx + 1;
  1255. reg = pkt->reg;
  1256. /* Check that register fall into register range
  1257. * determined by the number of entry (n) in the
  1258. * safe register bitmap.
  1259. */
  1260. if (pkt->one_reg_wr) {
  1261. if ((reg >> 7) > n) {
  1262. return -EINVAL;
  1263. }
  1264. } else {
  1265. if (((reg + (pkt->count << 2)) >> 7) > n) {
  1266. return -EINVAL;
  1267. }
  1268. }
  1269. for (i = 0; i <= pkt->count; i++, idx++) {
  1270. j = (reg >> 7);
  1271. m = 1 << ((reg >> 2) & 31);
  1272. if (auth[j] & m) {
  1273. r = check(p, pkt, idx, reg);
  1274. if (r) {
  1275. return r;
  1276. }
  1277. }
  1278. if (pkt->one_reg_wr) {
  1279. if (!(auth[j] & m)) {
  1280. break;
  1281. }
  1282. } else {
  1283. reg += 4;
  1284. }
  1285. }
  1286. return 0;
  1287. }
  1288. /**
  1289. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  1290. * @parser: parser structure holding parsing context.
  1291. *
  1292. * Userspace sends a special sequence for VLINE waits.
  1293. * PACKET0 - VLINE_START_END + value
  1294. * PACKET0 - WAIT_UNTIL +_value
  1295. * RELOC (P3) - crtc_id in reloc.
  1296. *
  1297. * This function parses this and relocates the VLINE START END
  1298. * and WAIT UNTIL packets to the correct crtc.
  1299. * It also detects a switched off crtc and nulls out the
  1300. * wait in that case.
  1301. */
  1302. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  1303. {
  1304. struct drm_crtc *crtc;
  1305. struct radeon_crtc *radeon_crtc;
  1306. struct radeon_cs_packet p3reloc, waitreloc;
  1307. int crtc_id;
  1308. int r;
  1309. uint32_t header, h_idx, reg;
  1310. volatile uint32_t *ib;
  1311. ib = p->ib.ptr;
  1312. /* parse the wait until */
  1313. r = radeon_cs_packet_parse(p, &waitreloc, p->idx);
  1314. if (r)
  1315. return r;
  1316. /* check its a wait until and only 1 count */
  1317. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  1318. waitreloc.count != 0) {
  1319. DRM_ERROR("vline wait had illegal wait until segment\n");
  1320. return -EINVAL;
  1321. }
  1322. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  1323. DRM_ERROR("vline wait had illegal wait until\n");
  1324. return -EINVAL;
  1325. }
  1326. /* jump over the NOP */
  1327. r = radeon_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  1328. if (r)
  1329. return r;
  1330. h_idx = p->idx - 2;
  1331. p->idx += waitreloc.count + 2;
  1332. p->idx += p3reloc.count + 2;
  1333. header = radeon_get_ib_value(p, h_idx);
  1334. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  1335. reg = R100_CP_PACKET0_GET_REG(header);
  1336. crtc = drm_crtc_find(p->rdev->ddev, crtc_id);
  1337. if (!crtc) {
  1338. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  1339. return -ENOENT;
  1340. }
  1341. radeon_crtc = to_radeon_crtc(crtc);
  1342. crtc_id = radeon_crtc->crtc_id;
  1343. if (!crtc->enabled) {
  1344. /* if the CRTC isn't enabled - we need to nop out the wait until */
  1345. ib[h_idx + 2] = PACKET2(0);
  1346. ib[h_idx + 3] = PACKET2(0);
  1347. } else if (crtc_id == 1) {
  1348. switch (reg) {
  1349. case AVIVO_D1MODE_VLINE_START_END:
  1350. header &= ~R300_CP_PACKET0_REG_MASK;
  1351. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  1352. break;
  1353. case RADEON_CRTC_GUI_TRIG_VLINE:
  1354. header &= ~R300_CP_PACKET0_REG_MASK;
  1355. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  1356. break;
  1357. default:
  1358. DRM_ERROR("unknown crtc reloc\n");
  1359. return -EINVAL;
  1360. }
  1361. ib[h_idx] = header;
  1362. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  1363. }
  1364. return 0;
  1365. }
  1366. static int r100_get_vtx_size(uint32_t vtx_fmt)
  1367. {
  1368. int vtx_size;
  1369. vtx_size = 2;
  1370. /* ordered according to bits in spec */
  1371. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  1372. vtx_size++;
  1373. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  1374. vtx_size += 3;
  1375. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  1376. vtx_size++;
  1377. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  1378. vtx_size++;
  1379. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  1380. vtx_size += 3;
  1381. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  1382. vtx_size++;
  1383. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  1384. vtx_size++;
  1385. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  1386. vtx_size += 2;
  1387. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  1388. vtx_size += 2;
  1389. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  1390. vtx_size++;
  1391. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1392. vtx_size += 2;
  1393. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1394. vtx_size++;
  1395. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1396. vtx_size += 2;
  1397. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1398. vtx_size++;
  1399. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1400. vtx_size++;
  1401. /* blend weight */
  1402. if (vtx_fmt & (0x7 << 15))
  1403. vtx_size += (vtx_fmt >> 15) & 0x7;
  1404. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1405. vtx_size += 3;
  1406. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1407. vtx_size += 2;
  1408. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1409. vtx_size++;
  1410. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1411. vtx_size++;
  1412. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1413. vtx_size++;
  1414. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1415. vtx_size++;
  1416. return vtx_size;
  1417. }
  1418. static int r100_packet0_check(struct radeon_cs_parser *p,
  1419. struct radeon_cs_packet *pkt,
  1420. unsigned idx, unsigned reg)
  1421. {
  1422. struct radeon_bo_list *reloc;
  1423. struct r100_cs_track *track;
  1424. volatile uint32_t *ib;
  1425. uint32_t tmp;
  1426. int r;
  1427. int i, face;
  1428. u32 tile_flags = 0;
  1429. u32 idx_value;
  1430. ib = p->ib.ptr;
  1431. track = (struct r100_cs_track *)p->track;
  1432. idx_value = radeon_get_ib_value(p, idx);
  1433. switch (reg) {
  1434. case RADEON_CRTC_GUI_TRIG_VLINE:
  1435. r = r100_cs_packet_parse_vline(p);
  1436. if (r) {
  1437. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1438. idx, reg);
  1439. radeon_cs_dump_packet(p, pkt);
  1440. return r;
  1441. }
  1442. break;
  1443. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1444. * range access */
  1445. case RADEON_DST_PITCH_OFFSET:
  1446. case RADEON_SRC_PITCH_OFFSET:
  1447. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1448. if (r)
  1449. return r;
  1450. break;
  1451. case RADEON_RB3D_DEPTHOFFSET:
  1452. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1453. if (r) {
  1454. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1455. idx, reg);
  1456. radeon_cs_dump_packet(p, pkt);
  1457. return r;
  1458. }
  1459. track->zb.robj = reloc->robj;
  1460. track->zb.offset = idx_value;
  1461. track->zb_dirty = true;
  1462. ib[idx] = idx_value + ((u32)reloc->gpu_offset);
  1463. break;
  1464. case RADEON_RB3D_COLOROFFSET:
  1465. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1466. if (r) {
  1467. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1468. idx, reg);
  1469. radeon_cs_dump_packet(p, pkt);
  1470. return r;
  1471. }
  1472. track->cb[0].robj = reloc->robj;
  1473. track->cb[0].offset = idx_value;
  1474. track->cb_dirty = true;
  1475. ib[idx] = idx_value + ((u32)reloc->gpu_offset);
  1476. break;
  1477. case RADEON_PP_TXOFFSET_0:
  1478. case RADEON_PP_TXOFFSET_1:
  1479. case RADEON_PP_TXOFFSET_2:
  1480. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1481. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1482. if (r) {
  1483. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1484. idx, reg);
  1485. radeon_cs_dump_packet(p, pkt);
  1486. return r;
  1487. }
  1488. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1489. if (reloc->tiling_flags & RADEON_TILING_MACRO)
  1490. tile_flags |= RADEON_TXO_MACRO_TILE;
  1491. if (reloc->tiling_flags & RADEON_TILING_MICRO)
  1492. tile_flags |= RADEON_TXO_MICRO_TILE_X2;
  1493. tmp = idx_value & ~(0x7 << 2);
  1494. tmp |= tile_flags;
  1495. ib[idx] = tmp + ((u32)reloc->gpu_offset);
  1496. } else
  1497. ib[idx] = idx_value + ((u32)reloc->gpu_offset);
  1498. track->textures[i].robj = reloc->robj;
  1499. track->tex_dirty = true;
  1500. break;
  1501. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1502. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1503. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1504. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1505. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1506. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1507. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1508. if (r) {
  1509. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1510. idx, reg);
  1511. radeon_cs_dump_packet(p, pkt);
  1512. return r;
  1513. }
  1514. track->textures[0].cube_info[i].offset = idx_value;
  1515. ib[idx] = idx_value + ((u32)reloc->gpu_offset);
  1516. track->textures[0].cube_info[i].robj = reloc->robj;
  1517. track->tex_dirty = true;
  1518. break;
  1519. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1520. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1521. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1522. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1523. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1524. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1525. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1526. if (r) {
  1527. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1528. idx, reg);
  1529. radeon_cs_dump_packet(p, pkt);
  1530. return r;
  1531. }
  1532. track->textures[1].cube_info[i].offset = idx_value;
  1533. ib[idx] = idx_value + ((u32)reloc->gpu_offset);
  1534. track->textures[1].cube_info[i].robj = reloc->robj;
  1535. track->tex_dirty = true;
  1536. break;
  1537. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1538. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1539. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1540. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1541. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1542. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1543. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1544. if (r) {
  1545. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1546. idx, reg);
  1547. radeon_cs_dump_packet(p, pkt);
  1548. return r;
  1549. }
  1550. track->textures[2].cube_info[i].offset = idx_value;
  1551. ib[idx] = idx_value + ((u32)reloc->gpu_offset);
  1552. track->textures[2].cube_info[i].robj = reloc->robj;
  1553. track->tex_dirty = true;
  1554. break;
  1555. case RADEON_RE_WIDTH_HEIGHT:
  1556. track->maxy = ((idx_value >> 16) & 0x7FF);
  1557. track->cb_dirty = true;
  1558. track->zb_dirty = true;
  1559. break;
  1560. case RADEON_RB3D_COLORPITCH:
  1561. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1562. if (r) {
  1563. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1564. idx, reg);
  1565. radeon_cs_dump_packet(p, pkt);
  1566. return r;
  1567. }
  1568. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1569. if (reloc->tiling_flags & RADEON_TILING_MACRO)
  1570. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1571. if (reloc->tiling_flags & RADEON_TILING_MICRO)
  1572. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1573. tmp = idx_value & ~(0x7 << 16);
  1574. tmp |= tile_flags;
  1575. ib[idx] = tmp;
  1576. } else
  1577. ib[idx] = idx_value;
  1578. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1579. track->cb_dirty = true;
  1580. break;
  1581. case RADEON_RB3D_DEPTHPITCH:
  1582. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1583. track->zb_dirty = true;
  1584. break;
  1585. case RADEON_RB3D_CNTL:
  1586. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1587. case 7:
  1588. case 8:
  1589. case 9:
  1590. case 11:
  1591. case 12:
  1592. track->cb[0].cpp = 1;
  1593. break;
  1594. case 3:
  1595. case 4:
  1596. case 15:
  1597. track->cb[0].cpp = 2;
  1598. break;
  1599. case 6:
  1600. track->cb[0].cpp = 4;
  1601. break;
  1602. default:
  1603. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1604. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1605. return -EINVAL;
  1606. }
  1607. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1608. track->cb_dirty = true;
  1609. track->zb_dirty = true;
  1610. break;
  1611. case RADEON_RB3D_ZSTENCILCNTL:
  1612. switch (idx_value & 0xf) {
  1613. case 0:
  1614. track->zb.cpp = 2;
  1615. break;
  1616. case 2:
  1617. case 3:
  1618. case 4:
  1619. case 5:
  1620. case 9:
  1621. case 11:
  1622. track->zb.cpp = 4;
  1623. break;
  1624. default:
  1625. break;
  1626. }
  1627. track->zb_dirty = true;
  1628. break;
  1629. case RADEON_RB3D_ZPASS_ADDR:
  1630. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1631. if (r) {
  1632. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1633. idx, reg);
  1634. radeon_cs_dump_packet(p, pkt);
  1635. return r;
  1636. }
  1637. ib[idx] = idx_value + ((u32)reloc->gpu_offset);
  1638. break;
  1639. case RADEON_PP_CNTL:
  1640. {
  1641. uint32_t temp = idx_value >> 4;
  1642. for (i = 0; i < track->num_texture; i++)
  1643. track->textures[i].enabled = !!(temp & (1 << i));
  1644. track->tex_dirty = true;
  1645. }
  1646. break;
  1647. case RADEON_SE_VF_CNTL:
  1648. track->vap_vf_cntl = idx_value;
  1649. break;
  1650. case RADEON_SE_VTX_FMT:
  1651. track->vtx_size = r100_get_vtx_size(idx_value);
  1652. break;
  1653. case RADEON_PP_TEX_SIZE_0:
  1654. case RADEON_PP_TEX_SIZE_1:
  1655. case RADEON_PP_TEX_SIZE_2:
  1656. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1657. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1658. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1659. track->tex_dirty = true;
  1660. break;
  1661. case RADEON_PP_TEX_PITCH_0:
  1662. case RADEON_PP_TEX_PITCH_1:
  1663. case RADEON_PP_TEX_PITCH_2:
  1664. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1665. track->textures[i].pitch = idx_value + 32;
  1666. track->tex_dirty = true;
  1667. break;
  1668. case RADEON_PP_TXFILTER_0:
  1669. case RADEON_PP_TXFILTER_1:
  1670. case RADEON_PP_TXFILTER_2:
  1671. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1672. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1673. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1674. tmp = (idx_value >> 23) & 0x7;
  1675. if (tmp == 2 || tmp == 6)
  1676. track->textures[i].roundup_w = false;
  1677. tmp = (idx_value >> 27) & 0x7;
  1678. if (tmp == 2 || tmp == 6)
  1679. track->textures[i].roundup_h = false;
  1680. track->tex_dirty = true;
  1681. break;
  1682. case RADEON_PP_TXFORMAT_0:
  1683. case RADEON_PP_TXFORMAT_1:
  1684. case RADEON_PP_TXFORMAT_2:
  1685. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1686. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1687. track->textures[i].use_pitch = 1;
  1688. } else {
  1689. track->textures[i].use_pitch = 0;
  1690. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1691. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1692. }
  1693. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1694. track->textures[i].tex_coord_type = 2;
  1695. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1696. case RADEON_TXFORMAT_I8:
  1697. case RADEON_TXFORMAT_RGB332:
  1698. case RADEON_TXFORMAT_Y8:
  1699. track->textures[i].cpp = 1;
  1700. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1701. break;
  1702. case RADEON_TXFORMAT_AI88:
  1703. case RADEON_TXFORMAT_ARGB1555:
  1704. case RADEON_TXFORMAT_RGB565:
  1705. case RADEON_TXFORMAT_ARGB4444:
  1706. case RADEON_TXFORMAT_VYUY422:
  1707. case RADEON_TXFORMAT_YVYU422:
  1708. case RADEON_TXFORMAT_SHADOW16:
  1709. case RADEON_TXFORMAT_LDUDV655:
  1710. case RADEON_TXFORMAT_DUDV88:
  1711. track->textures[i].cpp = 2;
  1712. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1713. break;
  1714. case RADEON_TXFORMAT_ARGB8888:
  1715. case RADEON_TXFORMAT_RGBA8888:
  1716. case RADEON_TXFORMAT_SHADOW32:
  1717. case RADEON_TXFORMAT_LDUDUV8888:
  1718. track->textures[i].cpp = 4;
  1719. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1720. break;
  1721. case RADEON_TXFORMAT_DXT1:
  1722. track->textures[i].cpp = 1;
  1723. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1724. break;
  1725. case RADEON_TXFORMAT_DXT23:
  1726. case RADEON_TXFORMAT_DXT45:
  1727. track->textures[i].cpp = 1;
  1728. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1729. break;
  1730. }
  1731. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1732. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1733. track->tex_dirty = true;
  1734. break;
  1735. case RADEON_PP_CUBIC_FACES_0:
  1736. case RADEON_PP_CUBIC_FACES_1:
  1737. case RADEON_PP_CUBIC_FACES_2:
  1738. tmp = idx_value;
  1739. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1740. for (face = 0; face < 4; face++) {
  1741. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1742. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1743. }
  1744. track->tex_dirty = true;
  1745. break;
  1746. default:
  1747. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1748. reg, idx);
  1749. return -EINVAL;
  1750. }
  1751. return 0;
  1752. }
  1753. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1754. struct radeon_cs_packet *pkt,
  1755. struct radeon_bo *robj)
  1756. {
  1757. unsigned idx;
  1758. u32 value;
  1759. idx = pkt->idx + 1;
  1760. value = radeon_get_ib_value(p, idx + 2);
  1761. if ((value + 1) > radeon_bo_size(robj)) {
  1762. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1763. "(need %u have %lu) !\n",
  1764. value + 1,
  1765. radeon_bo_size(robj));
  1766. return -EINVAL;
  1767. }
  1768. return 0;
  1769. }
  1770. static int r100_packet3_check(struct radeon_cs_parser *p,
  1771. struct radeon_cs_packet *pkt)
  1772. {
  1773. struct radeon_bo_list *reloc;
  1774. struct r100_cs_track *track;
  1775. unsigned idx;
  1776. volatile uint32_t *ib;
  1777. int r;
  1778. ib = p->ib.ptr;
  1779. idx = pkt->idx + 1;
  1780. track = (struct r100_cs_track *)p->track;
  1781. switch (pkt->opcode) {
  1782. case PACKET3_3D_LOAD_VBPNTR:
  1783. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1784. if (r)
  1785. return r;
  1786. break;
  1787. case PACKET3_INDX_BUFFER:
  1788. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1789. if (r) {
  1790. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1791. radeon_cs_dump_packet(p, pkt);
  1792. return r;
  1793. }
  1794. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->gpu_offset);
  1795. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1796. if (r) {
  1797. return r;
  1798. }
  1799. break;
  1800. case 0x23:
  1801. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1802. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1803. if (r) {
  1804. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1805. radeon_cs_dump_packet(p, pkt);
  1806. return r;
  1807. }
  1808. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->gpu_offset);
  1809. track->num_arrays = 1;
  1810. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1811. track->arrays[0].robj = reloc->robj;
  1812. track->arrays[0].esize = track->vtx_size;
  1813. track->max_indx = radeon_get_ib_value(p, idx+1);
  1814. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1815. track->immd_dwords = pkt->count - 1;
  1816. r = r100_cs_track_check(p->rdev, track);
  1817. if (r)
  1818. return r;
  1819. break;
  1820. case PACKET3_3D_DRAW_IMMD:
  1821. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1822. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1823. return -EINVAL;
  1824. }
  1825. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
  1826. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1827. track->immd_dwords = pkt->count - 1;
  1828. r = r100_cs_track_check(p->rdev, track);
  1829. if (r)
  1830. return r;
  1831. break;
  1832. /* triggers drawing using in-packet vertex data */
  1833. case PACKET3_3D_DRAW_IMMD_2:
  1834. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1835. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1836. return -EINVAL;
  1837. }
  1838. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1839. track->immd_dwords = pkt->count;
  1840. r = r100_cs_track_check(p->rdev, track);
  1841. if (r)
  1842. return r;
  1843. break;
  1844. /* triggers drawing using in-packet vertex data */
  1845. case PACKET3_3D_DRAW_VBUF_2:
  1846. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1847. r = r100_cs_track_check(p->rdev, track);
  1848. if (r)
  1849. return r;
  1850. break;
  1851. /* triggers drawing of vertex buffers setup elsewhere */
  1852. case PACKET3_3D_DRAW_INDX_2:
  1853. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1854. r = r100_cs_track_check(p->rdev, track);
  1855. if (r)
  1856. return r;
  1857. break;
  1858. /* triggers drawing using indices to vertex buffer */
  1859. case PACKET3_3D_DRAW_VBUF:
  1860. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1861. r = r100_cs_track_check(p->rdev, track);
  1862. if (r)
  1863. return r;
  1864. break;
  1865. /* triggers drawing of vertex buffers setup elsewhere */
  1866. case PACKET3_3D_DRAW_INDX:
  1867. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1868. r = r100_cs_track_check(p->rdev, track);
  1869. if (r)
  1870. return r;
  1871. break;
  1872. /* triggers drawing using indices to vertex buffer */
  1873. case PACKET3_3D_CLEAR_HIZ:
  1874. case PACKET3_3D_CLEAR_ZMASK:
  1875. if (p->rdev->hyperz_filp != p->filp)
  1876. return -EINVAL;
  1877. break;
  1878. case PACKET3_NOP:
  1879. break;
  1880. default:
  1881. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1882. return -EINVAL;
  1883. }
  1884. return 0;
  1885. }
  1886. int r100_cs_parse(struct radeon_cs_parser *p)
  1887. {
  1888. struct radeon_cs_packet pkt;
  1889. struct r100_cs_track *track;
  1890. int r;
  1891. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1892. if (!track)
  1893. return -ENOMEM;
  1894. r100_cs_track_clear(p->rdev, track);
  1895. p->track = track;
  1896. do {
  1897. r = radeon_cs_packet_parse(p, &pkt, p->idx);
  1898. if (r) {
  1899. return r;
  1900. }
  1901. p->idx += pkt.count + 2;
  1902. switch (pkt.type) {
  1903. case RADEON_PACKET_TYPE0:
  1904. if (p->rdev->family >= CHIP_R200)
  1905. r = r100_cs_parse_packet0(p, &pkt,
  1906. p->rdev->config.r100.reg_safe_bm,
  1907. p->rdev->config.r100.reg_safe_bm_size,
  1908. &r200_packet0_check);
  1909. else
  1910. r = r100_cs_parse_packet0(p, &pkt,
  1911. p->rdev->config.r100.reg_safe_bm,
  1912. p->rdev->config.r100.reg_safe_bm_size,
  1913. &r100_packet0_check);
  1914. break;
  1915. case RADEON_PACKET_TYPE2:
  1916. break;
  1917. case RADEON_PACKET_TYPE3:
  1918. r = r100_packet3_check(p, &pkt);
  1919. break;
  1920. default:
  1921. DRM_ERROR("Unknown packet type %d !\n",
  1922. pkt.type);
  1923. return -EINVAL;
  1924. }
  1925. if (r)
  1926. return r;
  1927. } while (p->idx < p->chunk_ib->length_dw);
  1928. return 0;
  1929. }
  1930. static void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  1931. {
  1932. DRM_ERROR("pitch %d\n", t->pitch);
  1933. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  1934. DRM_ERROR("width %d\n", t->width);
  1935. DRM_ERROR("width_11 %d\n", t->width_11);
  1936. DRM_ERROR("height %d\n", t->height);
  1937. DRM_ERROR("height_11 %d\n", t->height_11);
  1938. DRM_ERROR("num levels %d\n", t->num_levels);
  1939. DRM_ERROR("depth %d\n", t->txdepth);
  1940. DRM_ERROR("bpp %d\n", t->cpp);
  1941. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  1942. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  1943. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  1944. DRM_ERROR("compress format %d\n", t->compress_format);
  1945. }
  1946. static int r100_track_compress_size(int compress_format, int w, int h)
  1947. {
  1948. int block_width, block_height, block_bytes;
  1949. int wblocks, hblocks;
  1950. int min_wblocks;
  1951. int sz;
  1952. block_width = 4;
  1953. block_height = 4;
  1954. switch (compress_format) {
  1955. case R100_TRACK_COMP_DXT1:
  1956. block_bytes = 8;
  1957. min_wblocks = 4;
  1958. break;
  1959. default:
  1960. case R100_TRACK_COMP_DXT35:
  1961. block_bytes = 16;
  1962. min_wblocks = 2;
  1963. break;
  1964. }
  1965. hblocks = (h + block_height - 1) / block_height;
  1966. wblocks = (w + block_width - 1) / block_width;
  1967. if (wblocks < min_wblocks)
  1968. wblocks = min_wblocks;
  1969. sz = wblocks * hblocks * block_bytes;
  1970. return sz;
  1971. }
  1972. static int r100_cs_track_cube(struct radeon_device *rdev,
  1973. struct r100_cs_track *track, unsigned idx)
  1974. {
  1975. unsigned face, w, h;
  1976. struct radeon_bo *cube_robj;
  1977. unsigned long size;
  1978. unsigned compress_format = track->textures[idx].compress_format;
  1979. for (face = 0; face < 5; face++) {
  1980. cube_robj = track->textures[idx].cube_info[face].robj;
  1981. w = track->textures[idx].cube_info[face].width;
  1982. h = track->textures[idx].cube_info[face].height;
  1983. if (compress_format) {
  1984. size = r100_track_compress_size(compress_format, w, h);
  1985. } else
  1986. size = w * h;
  1987. size *= track->textures[idx].cpp;
  1988. size += track->textures[idx].cube_info[face].offset;
  1989. if (size > radeon_bo_size(cube_robj)) {
  1990. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  1991. size, radeon_bo_size(cube_robj));
  1992. r100_cs_track_texture_print(&track->textures[idx]);
  1993. return -1;
  1994. }
  1995. }
  1996. return 0;
  1997. }
  1998. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  1999. struct r100_cs_track *track)
  2000. {
  2001. struct radeon_bo *robj;
  2002. unsigned long size;
  2003. unsigned u, i, w, h, d;
  2004. int ret;
  2005. for (u = 0; u < track->num_texture; u++) {
  2006. if (!track->textures[u].enabled)
  2007. continue;
  2008. if (track->textures[u].lookup_disable)
  2009. continue;
  2010. robj = track->textures[u].robj;
  2011. if (robj == NULL) {
  2012. DRM_ERROR("No texture bound to unit %u\n", u);
  2013. return -EINVAL;
  2014. }
  2015. size = 0;
  2016. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2017. if (track->textures[u].use_pitch) {
  2018. if (rdev->family < CHIP_R300)
  2019. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2020. else
  2021. w = track->textures[u].pitch / (1 << i);
  2022. } else {
  2023. w = track->textures[u].width;
  2024. if (rdev->family >= CHIP_RV515)
  2025. w |= track->textures[u].width_11;
  2026. w = w / (1 << i);
  2027. if (track->textures[u].roundup_w)
  2028. w = roundup_pow_of_two(w);
  2029. }
  2030. h = track->textures[u].height;
  2031. if (rdev->family >= CHIP_RV515)
  2032. h |= track->textures[u].height_11;
  2033. h = h / (1 << i);
  2034. if (track->textures[u].roundup_h)
  2035. h = roundup_pow_of_two(h);
  2036. if (track->textures[u].tex_coord_type == 1) {
  2037. d = (1 << track->textures[u].txdepth) / (1 << i);
  2038. if (!d)
  2039. d = 1;
  2040. } else {
  2041. d = 1;
  2042. }
  2043. if (track->textures[u].compress_format) {
  2044. size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
  2045. /* compressed textures are block based */
  2046. } else
  2047. size += w * h * d;
  2048. }
  2049. size *= track->textures[u].cpp;
  2050. switch (track->textures[u].tex_coord_type) {
  2051. case 0:
  2052. case 1:
  2053. break;
  2054. case 2:
  2055. if (track->separate_cube) {
  2056. ret = r100_cs_track_cube(rdev, track, u);
  2057. if (ret)
  2058. return ret;
  2059. } else
  2060. size *= 6;
  2061. break;
  2062. default:
  2063. DRM_ERROR("Invalid texture coordinate type %u for unit "
  2064. "%u\n", track->textures[u].tex_coord_type, u);
  2065. return -EINVAL;
  2066. }
  2067. if (size > radeon_bo_size(robj)) {
  2068. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  2069. "%lu\n", u, size, radeon_bo_size(robj));
  2070. r100_cs_track_texture_print(&track->textures[u]);
  2071. return -EINVAL;
  2072. }
  2073. }
  2074. return 0;
  2075. }
  2076. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  2077. {
  2078. unsigned i;
  2079. unsigned long size;
  2080. unsigned prim_walk;
  2081. unsigned nverts;
  2082. unsigned num_cb = track->cb_dirty ? track->num_cb : 0;
  2083. if (num_cb && !track->zb_cb_clear && !track->color_channel_mask &&
  2084. !track->blend_read_enable)
  2085. num_cb = 0;
  2086. for (i = 0; i < num_cb; i++) {
  2087. if (track->cb[i].robj == NULL) {
  2088. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  2089. return -EINVAL;
  2090. }
  2091. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  2092. size += track->cb[i].offset;
  2093. if (size > radeon_bo_size(track->cb[i].robj)) {
  2094. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  2095. "(need %lu have %lu) !\n", i, size,
  2096. radeon_bo_size(track->cb[i].robj));
  2097. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  2098. i, track->cb[i].pitch, track->cb[i].cpp,
  2099. track->cb[i].offset, track->maxy);
  2100. return -EINVAL;
  2101. }
  2102. }
  2103. track->cb_dirty = false;
  2104. if (track->zb_dirty && track->z_enabled) {
  2105. if (track->zb.robj == NULL) {
  2106. DRM_ERROR("[drm] No buffer for z buffer !\n");
  2107. return -EINVAL;
  2108. }
  2109. size = track->zb.pitch * track->zb.cpp * track->maxy;
  2110. size += track->zb.offset;
  2111. if (size > radeon_bo_size(track->zb.robj)) {
  2112. DRM_ERROR("[drm] Buffer too small for z buffer "
  2113. "(need %lu have %lu) !\n", size,
  2114. radeon_bo_size(track->zb.robj));
  2115. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  2116. track->zb.pitch, track->zb.cpp,
  2117. track->zb.offset, track->maxy);
  2118. return -EINVAL;
  2119. }
  2120. }
  2121. track->zb_dirty = false;
  2122. if (track->aa_dirty && track->aaresolve) {
  2123. if (track->aa.robj == NULL) {
  2124. DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i);
  2125. return -EINVAL;
  2126. }
  2127. /* I believe the format comes from colorbuffer0. */
  2128. size = track->aa.pitch * track->cb[0].cpp * track->maxy;
  2129. size += track->aa.offset;
  2130. if (size > radeon_bo_size(track->aa.robj)) {
  2131. DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d "
  2132. "(need %lu have %lu) !\n", i, size,
  2133. radeon_bo_size(track->aa.robj));
  2134. DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n",
  2135. i, track->aa.pitch, track->cb[0].cpp,
  2136. track->aa.offset, track->maxy);
  2137. return -EINVAL;
  2138. }
  2139. }
  2140. track->aa_dirty = false;
  2141. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  2142. if (track->vap_vf_cntl & (1 << 14)) {
  2143. nverts = track->vap_alt_nverts;
  2144. } else {
  2145. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  2146. }
  2147. switch (prim_walk) {
  2148. case 1:
  2149. for (i = 0; i < track->num_arrays; i++) {
  2150. size = track->arrays[i].esize * track->max_indx * 4;
  2151. if (track->arrays[i].robj == NULL) {
  2152. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2153. "bound\n", prim_walk, i);
  2154. return -EINVAL;
  2155. }
  2156. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2157. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2158. "need %lu dwords have %lu dwords\n",
  2159. prim_walk, i, size >> 2,
  2160. radeon_bo_size(track->arrays[i].robj)
  2161. >> 2);
  2162. DRM_ERROR("Max indices %u\n", track->max_indx);
  2163. return -EINVAL;
  2164. }
  2165. }
  2166. break;
  2167. case 2:
  2168. for (i = 0; i < track->num_arrays; i++) {
  2169. size = track->arrays[i].esize * (nverts - 1) * 4;
  2170. if (track->arrays[i].robj == NULL) {
  2171. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2172. "bound\n", prim_walk, i);
  2173. return -EINVAL;
  2174. }
  2175. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2176. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2177. "need %lu dwords have %lu dwords\n",
  2178. prim_walk, i, size >> 2,
  2179. radeon_bo_size(track->arrays[i].robj)
  2180. >> 2);
  2181. return -EINVAL;
  2182. }
  2183. }
  2184. break;
  2185. case 3:
  2186. size = track->vtx_size * nverts;
  2187. if (size != track->immd_dwords) {
  2188. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  2189. track->immd_dwords, size);
  2190. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  2191. nverts, track->vtx_size);
  2192. return -EINVAL;
  2193. }
  2194. break;
  2195. default:
  2196. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  2197. prim_walk);
  2198. return -EINVAL;
  2199. }
  2200. if (track->tex_dirty) {
  2201. track->tex_dirty = false;
  2202. return r100_cs_track_texture_check(rdev, track);
  2203. }
  2204. return 0;
  2205. }
  2206. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  2207. {
  2208. unsigned i, face;
  2209. track->cb_dirty = true;
  2210. track->zb_dirty = true;
  2211. track->tex_dirty = true;
  2212. track->aa_dirty = true;
  2213. if (rdev->family < CHIP_R300) {
  2214. track->num_cb = 1;
  2215. if (rdev->family <= CHIP_RS200)
  2216. track->num_texture = 3;
  2217. else
  2218. track->num_texture = 6;
  2219. track->maxy = 2048;
  2220. track->separate_cube = 1;
  2221. } else {
  2222. track->num_cb = 4;
  2223. track->num_texture = 16;
  2224. track->maxy = 4096;
  2225. track->separate_cube = 0;
  2226. track->aaresolve = false;
  2227. track->aa.robj = NULL;
  2228. }
  2229. for (i = 0; i < track->num_cb; i++) {
  2230. track->cb[i].robj = NULL;
  2231. track->cb[i].pitch = 8192;
  2232. track->cb[i].cpp = 16;
  2233. track->cb[i].offset = 0;
  2234. }
  2235. track->z_enabled = true;
  2236. track->zb.robj = NULL;
  2237. track->zb.pitch = 8192;
  2238. track->zb.cpp = 4;
  2239. track->zb.offset = 0;
  2240. track->vtx_size = 0x7F;
  2241. track->immd_dwords = 0xFFFFFFFFUL;
  2242. track->num_arrays = 11;
  2243. track->max_indx = 0x00FFFFFFUL;
  2244. for (i = 0; i < track->num_arrays; i++) {
  2245. track->arrays[i].robj = NULL;
  2246. track->arrays[i].esize = 0x7F;
  2247. }
  2248. for (i = 0; i < track->num_texture; i++) {
  2249. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  2250. track->textures[i].pitch = 16536;
  2251. track->textures[i].width = 16536;
  2252. track->textures[i].height = 16536;
  2253. track->textures[i].width_11 = 1 << 11;
  2254. track->textures[i].height_11 = 1 << 11;
  2255. track->textures[i].num_levels = 12;
  2256. if (rdev->family <= CHIP_RS200) {
  2257. track->textures[i].tex_coord_type = 0;
  2258. track->textures[i].txdepth = 0;
  2259. } else {
  2260. track->textures[i].txdepth = 16;
  2261. track->textures[i].tex_coord_type = 1;
  2262. }
  2263. track->textures[i].cpp = 64;
  2264. track->textures[i].robj = NULL;
  2265. /* CS IB emission code makes sure texture unit are disabled */
  2266. track->textures[i].enabled = false;
  2267. track->textures[i].lookup_disable = false;
  2268. track->textures[i].roundup_w = true;
  2269. track->textures[i].roundup_h = true;
  2270. if (track->separate_cube)
  2271. for (face = 0; face < 5; face++) {
  2272. track->textures[i].cube_info[face].robj = NULL;
  2273. track->textures[i].cube_info[face].width = 16536;
  2274. track->textures[i].cube_info[face].height = 16536;
  2275. track->textures[i].cube_info[face].offset = 0;
  2276. }
  2277. }
  2278. }
  2279. /*
  2280. * Global GPU functions
  2281. */
  2282. static void r100_errata(struct radeon_device *rdev)
  2283. {
  2284. rdev->pll_errata = 0;
  2285. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  2286. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  2287. }
  2288. if (rdev->family == CHIP_RV100 ||
  2289. rdev->family == CHIP_RS100 ||
  2290. rdev->family == CHIP_RS200) {
  2291. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  2292. }
  2293. }
  2294. static int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  2295. {
  2296. unsigned i;
  2297. uint32_t tmp;
  2298. for (i = 0; i < rdev->usec_timeout; i++) {
  2299. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  2300. if (tmp >= n) {
  2301. return 0;
  2302. }
  2303. DRM_UDELAY(1);
  2304. }
  2305. return -1;
  2306. }
  2307. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  2308. {
  2309. unsigned i;
  2310. uint32_t tmp;
  2311. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  2312. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  2313. " Bad things might happen.\n");
  2314. }
  2315. for (i = 0; i < rdev->usec_timeout; i++) {
  2316. tmp = RREG32(RADEON_RBBM_STATUS);
  2317. if (!(tmp & RADEON_RBBM_ACTIVE)) {
  2318. return 0;
  2319. }
  2320. DRM_UDELAY(1);
  2321. }
  2322. return -1;
  2323. }
  2324. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  2325. {
  2326. unsigned i;
  2327. uint32_t tmp;
  2328. for (i = 0; i < rdev->usec_timeout; i++) {
  2329. /* read MC_STATUS */
  2330. tmp = RREG32(RADEON_MC_STATUS);
  2331. if (tmp & RADEON_MC_IDLE) {
  2332. return 0;
  2333. }
  2334. DRM_UDELAY(1);
  2335. }
  2336. return -1;
  2337. }
  2338. bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2339. {
  2340. u32 rbbm_status;
  2341. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  2342. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  2343. radeon_ring_lockup_update(rdev, ring);
  2344. return false;
  2345. }
  2346. return radeon_ring_test_lockup(rdev, ring);
  2347. }
  2348. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  2349. void r100_enable_bm(struct radeon_device *rdev)
  2350. {
  2351. uint32_t tmp;
  2352. /* Enable bus mastering */
  2353. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  2354. WREG32(RADEON_BUS_CNTL, tmp);
  2355. }
  2356. void r100_bm_disable(struct radeon_device *rdev)
  2357. {
  2358. u32 tmp;
  2359. /* disable bus mastering */
  2360. tmp = RREG32(R_000030_BUS_CNTL);
  2361. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
  2362. mdelay(1);
  2363. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
  2364. mdelay(1);
  2365. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
  2366. tmp = RREG32(RADEON_BUS_CNTL);
  2367. mdelay(1);
  2368. pci_clear_master(rdev->pdev);
  2369. mdelay(1);
  2370. }
  2371. int r100_asic_reset(struct radeon_device *rdev)
  2372. {
  2373. struct r100_mc_save save;
  2374. u32 status, tmp;
  2375. int ret = 0;
  2376. status = RREG32(R_000E40_RBBM_STATUS);
  2377. if (!G_000E40_GUI_ACTIVE(status)) {
  2378. return 0;
  2379. }
  2380. r100_mc_stop(rdev, &save);
  2381. status = RREG32(R_000E40_RBBM_STATUS);
  2382. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2383. /* stop CP */
  2384. WREG32(RADEON_CP_CSQ_CNTL, 0);
  2385. tmp = RREG32(RADEON_CP_RB_CNTL);
  2386. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  2387. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  2388. WREG32(RADEON_CP_RB_WPTR, 0);
  2389. WREG32(RADEON_CP_RB_CNTL, tmp);
  2390. /* save PCI state */
  2391. pci_save_state(rdev->pdev);
  2392. /* disable bus mastering */
  2393. r100_bm_disable(rdev);
  2394. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
  2395. S_0000F0_SOFT_RESET_RE(1) |
  2396. S_0000F0_SOFT_RESET_PP(1) |
  2397. S_0000F0_SOFT_RESET_RB(1));
  2398. RREG32(R_0000F0_RBBM_SOFT_RESET);
  2399. mdelay(500);
  2400. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  2401. mdelay(1);
  2402. status = RREG32(R_000E40_RBBM_STATUS);
  2403. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2404. /* reset CP */
  2405. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  2406. RREG32(R_0000F0_RBBM_SOFT_RESET);
  2407. mdelay(500);
  2408. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  2409. mdelay(1);
  2410. status = RREG32(R_000E40_RBBM_STATUS);
  2411. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2412. /* restore PCI & busmastering */
  2413. pci_restore_state(rdev->pdev);
  2414. r100_enable_bm(rdev);
  2415. /* Check if GPU is idle */
  2416. if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
  2417. G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
  2418. dev_err(rdev->dev, "failed to reset GPU\n");
  2419. ret = -1;
  2420. } else
  2421. dev_info(rdev->dev, "GPU reset succeed\n");
  2422. r100_mc_resume(rdev, &save);
  2423. return ret;
  2424. }
  2425. void r100_set_common_regs(struct radeon_device *rdev)
  2426. {
  2427. struct drm_device *dev = rdev->ddev;
  2428. bool force_dac2 = false;
  2429. u32 tmp;
  2430. /* set these so they don't interfere with anything */
  2431. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  2432. WREG32(RADEON_SUBPIC_CNTL, 0);
  2433. WREG32(RADEON_VIPH_CONTROL, 0);
  2434. WREG32(RADEON_I2C_CNTL_1, 0);
  2435. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  2436. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  2437. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  2438. /* always set up dac2 on rn50 and some rv100 as lots
  2439. * of servers seem to wire it up to a VGA port but
  2440. * don't report it in the bios connector
  2441. * table.
  2442. */
  2443. switch (dev->pdev->device) {
  2444. /* RN50 */
  2445. case 0x515e:
  2446. case 0x5969:
  2447. force_dac2 = true;
  2448. break;
  2449. /* RV100*/
  2450. case 0x5159:
  2451. case 0x515a:
  2452. /* DELL triple head servers */
  2453. if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
  2454. ((dev->pdev->subsystem_device == 0x016c) ||
  2455. (dev->pdev->subsystem_device == 0x016d) ||
  2456. (dev->pdev->subsystem_device == 0x016e) ||
  2457. (dev->pdev->subsystem_device == 0x016f) ||
  2458. (dev->pdev->subsystem_device == 0x0170) ||
  2459. (dev->pdev->subsystem_device == 0x017d) ||
  2460. (dev->pdev->subsystem_device == 0x017e) ||
  2461. (dev->pdev->subsystem_device == 0x0183) ||
  2462. (dev->pdev->subsystem_device == 0x018a) ||
  2463. (dev->pdev->subsystem_device == 0x019a)))
  2464. force_dac2 = true;
  2465. break;
  2466. }
  2467. if (force_dac2) {
  2468. u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  2469. u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  2470. u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  2471. /* For CRT on DAC2, don't turn it on if BIOS didn't
  2472. enable it, even it's detected.
  2473. */
  2474. /* force it to crtc0 */
  2475. dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
  2476. dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
  2477. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  2478. /* set up the TV DAC */
  2479. tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
  2480. RADEON_TV_DAC_STD_MASK |
  2481. RADEON_TV_DAC_RDACPD |
  2482. RADEON_TV_DAC_GDACPD |
  2483. RADEON_TV_DAC_BDACPD |
  2484. RADEON_TV_DAC_BGADJ_MASK |
  2485. RADEON_TV_DAC_DACADJ_MASK);
  2486. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  2487. RADEON_TV_DAC_NHOLD |
  2488. RADEON_TV_DAC_STD_PS2 |
  2489. (0x58 << 16));
  2490. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  2491. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  2492. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  2493. }
  2494. /* switch PM block to ACPI mode */
  2495. tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
  2496. tmp &= ~RADEON_PM_MODE_SEL;
  2497. WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
  2498. }
  2499. /*
  2500. * VRAM info
  2501. */
  2502. static void r100_vram_get_type(struct radeon_device *rdev)
  2503. {
  2504. uint32_t tmp;
  2505. rdev->mc.vram_is_ddr = false;
  2506. if (rdev->flags & RADEON_IS_IGP)
  2507. rdev->mc.vram_is_ddr = true;
  2508. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  2509. rdev->mc.vram_is_ddr = true;
  2510. if ((rdev->family == CHIP_RV100) ||
  2511. (rdev->family == CHIP_RS100) ||
  2512. (rdev->family == CHIP_RS200)) {
  2513. tmp = RREG32(RADEON_MEM_CNTL);
  2514. if (tmp & RV100_HALF_MODE) {
  2515. rdev->mc.vram_width = 32;
  2516. } else {
  2517. rdev->mc.vram_width = 64;
  2518. }
  2519. if (rdev->flags & RADEON_SINGLE_CRTC) {
  2520. rdev->mc.vram_width /= 4;
  2521. rdev->mc.vram_is_ddr = true;
  2522. }
  2523. } else if (rdev->family <= CHIP_RV280) {
  2524. tmp = RREG32(RADEON_MEM_CNTL);
  2525. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  2526. rdev->mc.vram_width = 128;
  2527. } else {
  2528. rdev->mc.vram_width = 64;
  2529. }
  2530. } else {
  2531. /* newer IGPs */
  2532. rdev->mc.vram_width = 128;
  2533. }
  2534. }
  2535. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  2536. {
  2537. u32 aper_size;
  2538. u8 byte;
  2539. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2540. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  2541. * that is has the 2nd generation multifunction PCI interface
  2542. */
  2543. if (rdev->family == CHIP_RV280 ||
  2544. rdev->family >= CHIP_RV350) {
  2545. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  2546. ~RADEON_HDP_APER_CNTL);
  2547. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  2548. return aper_size * 2;
  2549. }
  2550. /* Older cards have all sorts of funny issues to deal with. First
  2551. * check if it's a multifunction card by reading the PCI config
  2552. * header type... Limit those to one aperture size
  2553. */
  2554. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  2555. if (byte & 0x80) {
  2556. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  2557. DRM_INFO("Limiting VRAM to one aperture\n");
  2558. return aper_size;
  2559. }
  2560. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  2561. * have set it up. We don't write this as it's broken on some ASICs but
  2562. * we expect the BIOS to have done the right thing (might be too optimistic...)
  2563. */
  2564. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  2565. return aper_size * 2;
  2566. return aper_size;
  2567. }
  2568. void r100_vram_init_sizes(struct radeon_device *rdev)
  2569. {
  2570. u64 config_aper_size;
  2571. /* work out accessible VRAM */
  2572. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2573. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2574. rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
  2575. /* FIXME we don't use the second aperture yet when we could use it */
  2576. if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
  2577. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2578. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2579. if (rdev->flags & RADEON_IS_IGP) {
  2580. uint32_t tom;
  2581. /* read NB_TOM to get the amount of ram stolen for the GPU */
  2582. tom = RREG32(RADEON_NB_TOM);
  2583. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  2584. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2585. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2586. } else {
  2587. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  2588. /* Some production boards of m6 will report 0
  2589. * if it's 8 MB
  2590. */
  2591. if (rdev->mc.real_vram_size == 0) {
  2592. rdev->mc.real_vram_size = 8192 * 1024;
  2593. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2594. }
  2595. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  2596. * Novell bug 204882 + along with lots of ubuntu ones
  2597. */
  2598. if (rdev->mc.aper_size > config_aper_size)
  2599. config_aper_size = rdev->mc.aper_size;
  2600. if (config_aper_size > rdev->mc.real_vram_size)
  2601. rdev->mc.mc_vram_size = config_aper_size;
  2602. else
  2603. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2604. }
  2605. }
  2606. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  2607. {
  2608. uint32_t temp;
  2609. temp = RREG32(RADEON_CONFIG_CNTL);
  2610. if (state == false) {
  2611. temp &= ~RADEON_CFG_VGA_RAM_EN;
  2612. temp |= RADEON_CFG_VGA_IO_DIS;
  2613. } else {
  2614. temp &= ~RADEON_CFG_VGA_IO_DIS;
  2615. }
  2616. WREG32(RADEON_CONFIG_CNTL, temp);
  2617. }
  2618. static void r100_mc_init(struct radeon_device *rdev)
  2619. {
  2620. u64 base;
  2621. r100_vram_get_type(rdev);
  2622. r100_vram_init_sizes(rdev);
  2623. base = rdev->mc.aper_base;
  2624. if (rdev->flags & RADEON_IS_IGP)
  2625. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  2626. radeon_vram_location(rdev, &rdev->mc, base);
  2627. rdev->mc.gtt_base_align = 0;
  2628. if (!(rdev->flags & RADEON_IS_AGP))
  2629. radeon_gtt_location(rdev, &rdev->mc);
  2630. radeon_update_bandwidth_info(rdev);
  2631. }
  2632. /*
  2633. * Indirect registers accessor
  2634. */
  2635. void r100_pll_errata_after_index(struct radeon_device *rdev)
  2636. {
  2637. if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
  2638. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  2639. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  2640. }
  2641. }
  2642. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  2643. {
  2644. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  2645. * or the chip could hang on a subsequent access
  2646. */
  2647. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  2648. mdelay(5);
  2649. }
  2650. /* This function is required to workaround a hardware bug in some (all?)
  2651. * revisions of the R300. This workaround should be called after every
  2652. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  2653. * may not be correct.
  2654. */
  2655. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  2656. uint32_t save, tmp;
  2657. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  2658. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  2659. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  2660. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  2661. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  2662. }
  2663. }
  2664. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  2665. {
  2666. unsigned long flags;
  2667. uint32_t data;
  2668. spin_lock_irqsave(&rdev->pll_idx_lock, flags);
  2669. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  2670. r100_pll_errata_after_index(rdev);
  2671. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  2672. r100_pll_errata_after_data(rdev);
  2673. spin_unlock_irqrestore(&rdev->pll_idx_lock, flags);
  2674. return data;
  2675. }
  2676. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  2677. {
  2678. unsigned long flags;
  2679. spin_lock_irqsave(&rdev->pll_idx_lock, flags);
  2680. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  2681. r100_pll_errata_after_index(rdev);
  2682. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  2683. r100_pll_errata_after_data(rdev);
  2684. spin_unlock_irqrestore(&rdev->pll_idx_lock, flags);
  2685. }
  2686. static void r100_set_safe_registers(struct radeon_device *rdev)
  2687. {
  2688. if (ASIC_IS_RN50(rdev)) {
  2689. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  2690. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  2691. } else if (rdev->family < CHIP_R200) {
  2692. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  2693. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  2694. } else {
  2695. r200_set_safe_registers(rdev);
  2696. }
  2697. }
  2698. /*
  2699. * Debugfs info
  2700. */
  2701. #if defined(CONFIG_DEBUG_FS)
  2702. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  2703. {
  2704. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2705. struct drm_device *dev = node->minor->dev;
  2706. struct radeon_device *rdev = dev->dev_private;
  2707. uint32_t reg, value;
  2708. unsigned i;
  2709. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  2710. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  2711. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2712. for (i = 0; i < 64; i++) {
  2713. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  2714. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  2715. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  2716. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  2717. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  2718. }
  2719. return 0;
  2720. }
  2721. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2722. {
  2723. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2724. struct drm_device *dev = node->minor->dev;
  2725. struct radeon_device *rdev = dev->dev_private;
  2726. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2727. uint32_t rdp, wdp;
  2728. unsigned count, i, j;
  2729. radeon_ring_free_size(rdev, ring);
  2730. rdp = RREG32(RADEON_CP_RB_RPTR);
  2731. wdp = RREG32(RADEON_CP_RB_WPTR);
  2732. count = (rdp + ring->ring_size - wdp) & ring->ptr_mask;
  2733. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2734. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  2735. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  2736. seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
  2737. seq_printf(m, "%u dwords in ring\n", count);
  2738. if (ring->ready) {
  2739. for (j = 0; j <= count; j++) {
  2740. i = (rdp + j) & ring->ptr_mask;
  2741. seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]);
  2742. }
  2743. }
  2744. return 0;
  2745. }
  2746. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  2747. {
  2748. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2749. struct drm_device *dev = node->minor->dev;
  2750. struct radeon_device *rdev = dev->dev_private;
  2751. uint32_t csq_stat, csq2_stat, tmp;
  2752. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  2753. unsigned i;
  2754. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2755. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  2756. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  2757. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  2758. r_rptr = (csq_stat >> 0) & 0x3ff;
  2759. r_wptr = (csq_stat >> 10) & 0x3ff;
  2760. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  2761. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  2762. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  2763. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  2764. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  2765. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  2766. seq_printf(m, "Ring rptr %u\n", r_rptr);
  2767. seq_printf(m, "Ring wptr %u\n", r_wptr);
  2768. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  2769. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  2770. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  2771. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  2772. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  2773. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  2774. seq_printf(m, "Ring fifo:\n");
  2775. for (i = 0; i < 256; i++) {
  2776. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2777. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2778. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  2779. }
  2780. seq_printf(m, "Indirect1 fifo:\n");
  2781. for (i = 256; i <= 512; i++) {
  2782. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2783. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2784. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  2785. }
  2786. seq_printf(m, "Indirect2 fifo:\n");
  2787. for (i = 640; i < ib1_wptr; i++) {
  2788. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2789. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2790. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  2791. }
  2792. return 0;
  2793. }
  2794. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  2795. {
  2796. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2797. struct drm_device *dev = node->minor->dev;
  2798. struct radeon_device *rdev = dev->dev_private;
  2799. uint32_t tmp;
  2800. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  2801. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  2802. tmp = RREG32(RADEON_MC_FB_LOCATION);
  2803. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  2804. tmp = RREG32(RADEON_BUS_CNTL);
  2805. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  2806. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  2807. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  2808. tmp = RREG32(RADEON_AGP_BASE);
  2809. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  2810. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  2811. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  2812. tmp = RREG32(0x01D0);
  2813. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  2814. tmp = RREG32(RADEON_AIC_LO_ADDR);
  2815. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  2816. tmp = RREG32(RADEON_AIC_HI_ADDR);
  2817. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  2818. tmp = RREG32(0x01E4);
  2819. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  2820. return 0;
  2821. }
  2822. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  2823. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  2824. };
  2825. static struct drm_info_list r100_debugfs_cp_list[] = {
  2826. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  2827. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2828. };
  2829. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2830. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2831. };
  2832. #endif
  2833. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2834. {
  2835. #if defined(CONFIG_DEBUG_FS)
  2836. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2837. #else
  2838. return 0;
  2839. #endif
  2840. }
  2841. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2842. {
  2843. #if defined(CONFIG_DEBUG_FS)
  2844. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2845. #else
  2846. return 0;
  2847. #endif
  2848. }
  2849. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2850. {
  2851. #if defined(CONFIG_DEBUG_FS)
  2852. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2853. #else
  2854. return 0;
  2855. #endif
  2856. }
  2857. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2858. uint32_t tiling_flags, uint32_t pitch,
  2859. uint32_t offset, uint32_t obj_size)
  2860. {
  2861. int surf_index = reg * 16;
  2862. int flags = 0;
  2863. if (rdev->family <= CHIP_RS200) {
  2864. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2865. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2866. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2867. if (tiling_flags & RADEON_TILING_MACRO)
  2868. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2869. /* setting pitch to 0 disables tiling */
  2870. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2871. == 0)
  2872. pitch = 0;
  2873. } else if (rdev->family <= CHIP_RV280) {
  2874. if (tiling_flags & (RADEON_TILING_MACRO))
  2875. flags |= R200_SURF_TILE_COLOR_MACRO;
  2876. if (tiling_flags & RADEON_TILING_MICRO)
  2877. flags |= R200_SURF_TILE_COLOR_MICRO;
  2878. } else {
  2879. if (tiling_flags & RADEON_TILING_MACRO)
  2880. flags |= R300_SURF_TILE_MACRO;
  2881. if (tiling_flags & RADEON_TILING_MICRO)
  2882. flags |= R300_SURF_TILE_MICRO;
  2883. }
  2884. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2885. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2886. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2887. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2888. /* r100/r200 divide by 16 */
  2889. if (rdev->family < CHIP_R300)
  2890. flags |= pitch / 16;
  2891. else
  2892. flags |= pitch / 8;
  2893. DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2894. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2895. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2896. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2897. return 0;
  2898. }
  2899. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2900. {
  2901. int surf_index = reg * 16;
  2902. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2903. }
  2904. void r100_bandwidth_update(struct radeon_device *rdev)
  2905. {
  2906. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2907. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2908. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2909. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2910. fixed20_12 memtcas_ff[8] = {
  2911. dfixed_init(1),
  2912. dfixed_init(2),
  2913. dfixed_init(3),
  2914. dfixed_init(0),
  2915. dfixed_init_half(1),
  2916. dfixed_init_half(2),
  2917. dfixed_init(0),
  2918. };
  2919. fixed20_12 memtcas_rs480_ff[8] = {
  2920. dfixed_init(0),
  2921. dfixed_init(1),
  2922. dfixed_init(2),
  2923. dfixed_init(3),
  2924. dfixed_init(0),
  2925. dfixed_init_half(1),
  2926. dfixed_init_half(2),
  2927. dfixed_init_half(3),
  2928. };
  2929. fixed20_12 memtcas2_ff[8] = {
  2930. dfixed_init(0),
  2931. dfixed_init(1),
  2932. dfixed_init(2),
  2933. dfixed_init(3),
  2934. dfixed_init(4),
  2935. dfixed_init(5),
  2936. dfixed_init(6),
  2937. dfixed_init(7),
  2938. };
  2939. fixed20_12 memtrbs[8] = {
  2940. dfixed_init(1),
  2941. dfixed_init_half(1),
  2942. dfixed_init(2),
  2943. dfixed_init_half(2),
  2944. dfixed_init(3),
  2945. dfixed_init_half(3),
  2946. dfixed_init(4),
  2947. dfixed_init_half(4)
  2948. };
  2949. fixed20_12 memtrbs_r4xx[8] = {
  2950. dfixed_init(4),
  2951. dfixed_init(5),
  2952. dfixed_init(6),
  2953. dfixed_init(7),
  2954. dfixed_init(8),
  2955. dfixed_init(9),
  2956. dfixed_init(10),
  2957. dfixed_init(11)
  2958. };
  2959. fixed20_12 min_mem_eff;
  2960. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2961. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2962. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2963. disp_drain_rate2, read_return_rate;
  2964. fixed20_12 time_disp1_drop_priority;
  2965. int c;
  2966. int cur_size = 16; /* in octawords */
  2967. int critical_point = 0, critical_point2;
  2968. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2969. int stop_req, max_stop_req;
  2970. struct drm_display_mode *mode1 = NULL;
  2971. struct drm_display_mode *mode2 = NULL;
  2972. uint32_t pixel_bytes1 = 0;
  2973. uint32_t pixel_bytes2 = 0;
  2974. if (!rdev->mode_info.mode_config_initialized)
  2975. return;
  2976. radeon_update_display_priority(rdev);
  2977. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2978. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2979. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.primary->fb->bits_per_pixel / 8;
  2980. }
  2981. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2982. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2983. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2984. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.primary->fb->bits_per_pixel / 8;
  2985. }
  2986. }
  2987. min_mem_eff.full = dfixed_const_8(0);
  2988. /* get modes */
  2989. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2990. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2991. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2992. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2993. /* check crtc enables */
  2994. if (mode2)
  2995. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2996. if (mode1)
  2997. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2998. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2999. }
  3000. /*
  3001. * determine is there is enough bw for current mode
  3002. */
  3003. sclk_ff = rdev->pm.sclk;
  3004. mclk_ff = rdev->pm.mclk;
  3005. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  3006. temp_ff.full = dfixed_const(temp);
  3007. mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
  3008. pix_clk.full = 0;
  3009. pix_clk2.full = 0;
  3010. peak_disp_bw.full = 0;
  3011. if (mode1) {
  3012. temp_ff.full = dfixed_const(1000);
  3013. pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
  3014. pix_clk.full = dfixed_div(pix_clk, temp_ff);
  3015. temp_ff.full = dfixed_const(pixel_bytes1);
  3016. peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
  3017. }
  3018. if (mode2) {
  3019. temp_ff.full = dfixed_const(1000);
  3020. pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
  3021. pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
  3022. temp_ff.full = dfixed_const(pixel_bytes2);
  3023. peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
  3024. }
  3025. mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
  3026. if (peak_disp_bw.full >= mem_bw.full) {
  3027. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  3028. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  3029. }
  3030. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  3031. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  3032. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  3033. mem_trcd = ((temp >> 2) & 0x3) + 1;
  3034. mem_trp = ((temp & 0x3)) + 1;
  3035. mem_tras = ((temp & 0x70) >> 4) + 1;
  3036. } else if (rdev->family == CHIP_R300 ||
  3037. rdev->family == CHIP_R350) { /* r300, r350 */
  3038. mem_trcd = (temp & 0x7) + 1;
  3039. mem_trp = ((temp >> 8) & 0x7) + 1;
  3040. mem_tras = ((temp >> 11) & 0xf) + 4;
  3041. } else if (rdev->family == CHIP_RV350 ||
  3042. rdev->family <= CHIP_RV380) {
  3043. /* rv3x0 */
  3044. mem_trcd = (temp & 0x7) + 3;
  3045. mem_trp = ((temp >> 8) & 0x7) + 3;
  3046. mem_tras = ((temp >> 11) & 0xf) + 6;
  3047. } else if (rdev->family == CHIP_R420 ||
  3048. rdev->family == CHIP_R423 ||
  3049. rdev->family == CHIP_RV410) {
  3050. /* r4xx */
  3051. mem_trcd = (temp & 0xf) + 3;
  3052. if (mem_trcd > 15)
  3053. mem_trcd = 15;
  3054. mem_trp = ((temp >> 8) & 0xf) + 3;
  3055. if (mem_trp > 15)
  3056. mem_trp = 15;
  3057. mem_tras = ((temp >> 12) & 0x1f) + 6;
  3058. if (mem_tras > 31)
  3059. mem_tras = 31;
  3060. } else { /* RV200, R200 */
  3061. mem_trcd = (temp & 0x7) + 1;
  3062. mem_trp = ((temp >> 8) & 0x7) + 1;
  3063. mem_tras = ((temp >> 12) & 0xf) + 4;
  3064. }
  3065. /* convert to FF */
  3066. trcd_ff.full = dfixed_const(mem_trcd);
  3067. trp_ff.full = dfixed_const(mem_trp);
  3068. tras_ff.full = dfixed_const(mem_tras);
  3069. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  3070. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  3071. data = (temp & (7 << 20)) >> 20;
  3072. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  3073. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  3074. tcas_ff = memtcas_rs480_ff[data];
  3075. else
  3076. tcas_ff = memtcas_ff[data];
  3077. } else
  3078. tcas_ff = memtcas2_ff[data];
  3079. if (rdev->family == CHIP_RS400 ||
  3080. rdev->family == CHIP_RS480) {
  3081. /* extra cas latency stored in bits 23-25 0-4 clocks */
  3082. data = (temp >> 23) & 0x7;
  3083. if (data < 5)
  3084. tcas_ff.full += dfixed_const(data);
  3085. }
  3086. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  3087. /* on the R300, Tcas is included in Trbs.
  3088. */
  3089. temp = RREG32(RADEON_MEM_CNTL);
  3090. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  3091. if (data == 1) {
  3092. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  3093. temp = RREG32(R300_MC_IND_INDEX);
  3094. temp &= ~R300_MC_IND_ADDR_MASK;
  3095. temp |= R300_MC_READ_CNTL_CD_mcind;
  3096. WREG32(R300_MC_IND_INDEX, temp);
  3097. temp = RREG32(R300_MC_IND_DATA);
  3098. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  3099. } else {
  3100. temp = RREG32(R300_MC_READ_CNTL_AB);
  3101. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  3102. }
  3103. } else {
  3104. temp = RREG32(R300_MC_READ_CNTL_AB);
  3105. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  3106. }
  3107. if (rdev->family == CHIP_RV410 ||
  3108. rdev->family == CHIP_R420 ||
  3109. rdev->family == CHIP_R423)
  3110. trbs_ff = memtrbs_r4xx[data];
  3111. else
  3112. trbs_ff = memtrbs[data];
  3113. tcas_ff.full += trbs_ff.full;
  3114. }
  3115. sclk_eff_ff.full = sclk_ff.full;
  3116. if (rdev->flags & RADEON_IS_AGP) {
  3117. fixed20_12 agpmode_ff;
  3118. agpmode_ff.full = dfixed_const(radeon_agpmode);
  3119. temp_ff.full = dfixed_const_666(16);
  3120. sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
  3121. }
  3122. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  3123. if (ASIC_IS_R300(rdev)) {
  3124. sclk_delay_ff.full = dfixed_const(250);
  3125. } else {
  3126. if ((rdev->family == CHIP_RV100) ||
  3127. rdev->flags & RADEON_IS_IGP) {
  3128. if (rdev->mc.vram_is_ddr)
  3129. sclk_delay_ff.full = dfixed_const(41);
  3130. else
  3131. sclk_delay_ff.full = dfixed_const(33);
  3132. } else {
  3133. if (rdev->mc.vram_width == 128)
  3134. sclk_delay_ff.full = dfixed_const(57);
  3135. else
  3136. sclk_delay_ff.full = dfixed_const(41);
  3137. }
  3138. }
  3139. mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
  3140. if (rdev->mc.vram_is_ddr) {
  3141. if (rdev->mc.vram_width == 32) {
  3142. k1.full = dfixed_const(40);
  3143. c = 3;
  3144. } else {
  3145. k1.full = dfixed_const(20);
  3146. c = 1;
  3147. }
  3148. } else {
  3149. k1.full = dfixed_const(40);
  3150. c = 3;
  3151. }
  3152. temp_ff.full = dfixed_const(2);
  3153. mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
  3154. temp_ff.full = dfixed_const(c);
  3155. mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
  3156. temp_ff.full = dfixed_const(4);
  3157. mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
  3158. mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
  3159. mc_latency_mclk.full += k1.full;
  3160. mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
  3161. mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
  3162. /*
  3163. HW cursor time assuming worst case of full size colour cursor.
  3164. */
  3165. temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  3166. temp_ff.full += trcd_ff.full;
  3167. if (temp_ff.full < tras_ff.full)
  3168. temp_ff.full = tras_ff.full;
  3169. cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
  3170. temp_ff.full = dfixed_const(cur_size);
  3171. cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
  3172. /*
  3173. Find the total latency for the display data.
  3174. */
  3175. disp_latency_overhead.full = dfixed_const(8);
  3176. disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
  3177. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  3178. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  3179. if (mc_latency_mclk.full > mc_latency_sclk.full)
  3180. disp_latency.full = mc_latency_mclk.full;
  3181. else
  3182. disp_latency.full = mc_latency_sclk.full;
  3183. /* setup Max GRPH_STOP_REQ default value */
  3184. if (ASIC_IS_RV100(rdev))
  3185. max_stop_req = 0x5c;
  3186. else
  3187. max_stop_req = 0x7c;
  3188. if (mode1) {
  3189. /* CRTC1
  3190. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  3191. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  3192. */
  3193. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  3194. if (stop_req > max_stop_req)
  3195. stop_req = max_stop_req;
  3196. /*
  3197. Find the drain rate of the display buffer.
  3198. */
  3199. temp_ff.full = dfixed_const((16/pixel_bytes1));
  3200. disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
  3201. /*
  3202. Find the critical point of the display buffer.
  3203. */
  3204. crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
  3205. crit_point_ff.full += dfixed_const_half(0);
  3206. critical_point = dfixed_trunc(crit_point_ff);
  3207. if (rdev->disp_priority == 2) {
  3208. critical_point = 0;
  3209. }
  3210. /*
  3211. The critical point should never be above max_stop_req-4. Setting
  3212. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  3213. */
  3214. if (max_stop_req - critical_point < 4)
  3215. critical_point = 0;
  3216. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  3217. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  3218. critical_point = 0x10;
  3219. }
  3220. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  3221. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  3222. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  3223. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  3224. if ((rdev->family == CHIP_R350) &&
  3225. (stop_req > 0x15)) {
  3226. stop_req -= 0x10;
  3227. }
  3228. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  3229. temp |= RADEON_GRPH_BUFFER_SIZE;
  3230. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  3231. RADEON_GRPH_CRITICAL_AT_SOF |
  3232. RADEON_GRPH_STOP_CNTL);
  3233. /*
  3234. Write the result into the register.
  3235. */
  3236. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  3237. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  3238. #if 0
  3239. if ((rdev->family == CHIP_RS400) ||
  3240. (rdev->family == CHIP_RS480)) {
  3241. /* attempt to program RS400 disp regs correctly ??? */
  3242. temp = RREG32(RS400_DISP1_REG_CNTL);
  3243. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  3244. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  3245. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  3246. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  3247. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  3248. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  3249. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  3250. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  3251. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  3252. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  3253. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  3254. }
  3255. #endif
  3256. DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
  3257. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  3258. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  3259. }
  3260. if (mode2) {
  3261. u32 grph2_cntl;
  3262. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  3263. if (stop_req > max_stop_req)
  3264. stop_req = max_stop_req;
  3265. /*
  3266. Find the drain rate of the display buffer.
  3267. */
  3268. temp_ff.full = dfixed_const((16/pixel_bytes2));
  3269. disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
  3270. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  3271. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  3272. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  3273. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  3274. if ((rdev->family == CHIP_R350) &&
  3275. (stop_req > 0x15)) {
  3276. stop_req -= 0x10;
  3277. }
  3278. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  3279. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  3280. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  3281. RADEON_GRPH_CRITICAL_AT_SOF |
  3282. RADEON_GRPH_STOP_CNTL);
  3283. if ((rdev->family == CHIP_RS100) ||
  3284. (rdev->family == CHIP_RS200))
  3285. critical_point2 = 0;
  3286. else {
  3287. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  3288. temp_ff.full = dfixed_const(temp);
  3289. temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
  3290. if (sclk_ff.full < temp_ff.full)
  3291. temp_ff.full = sclk_ff.full;
  3292. read_return_rate.full = temp_ff.full;
  3293. if (mode1) {
  3294. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  3295. time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
  3296. } else {
  3297. time_disp1_drop_priority.full = 0;
  3298. }
  3299. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  3300. crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
  3301. crit_point_ff.full += dfixed_const_half(0);
  3302. critical_point2 = dfixed_trunc(crit_point_ff);
  3303. if (rdev->disp_priority == 2) {
  3304. critical_point2 = 0;
  3305. }
  3306. if (max_stop_req - critical_point2 < 4)
  3307. critical_point2 = 0;
  3308. }
  3309. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  3310. /* some R300 cards have problem with this set to 0 */
  3311. critical_point2 = 0x10;
  3312. }
  3313. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  3314. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  3315. if ((rdev->family == CHIP_RS400) ||
  3316. (rdev->family == CHIP_RS480)) {
  3317. #if 0
  3318. /* attempt to program RS400 disp2 regs correctly ??? */
  3319. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  3320. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  3321. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  3322. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  3323. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  3324. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  3325. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  3326. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  3327. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  3328. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  3329. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  3330. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  3331. #endif
  3332. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  3333. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  3334. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  3335. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  3336. }
  3337. DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
  3338. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  3339. }
  3340. }
  3341. int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3342. {
  3343. uint32_t scratch;
  3344. uint32_t tmp = 0;
  3345. unsigned i;
  3346. int r;
  3347. r = radeon_scratch_get(rdev, &scratch);
  3348. if (r) {
  3349. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3350. return r;
  3351. }
  3352. WREG32(scratch, 0xCAFEDEAD);
  3353. r = radeon_ring_lock(rdev, ring, 2);
  3354. if (r) {
  3355. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3356. radeon_scratch_free(rdev, scratch);
  3357. return r;
  3358. }
  3359. radeon_ring_write(ring, PACKET0(scratch, 0));
  3360. radeon_ring_write(ring, 0xDEADBEEF);
  3361. radeon_ring_unlock_commit(rdev, ring, false);
  3362. for (i = 0; i < rdev->usec_timeout; i++) {
  3363. tmp = RREG32(scratch);
  3364. if (tmp == 0xDEADBEEF) {
  3365. break;
  3366. }
  3367. DRM_UDELAY(1);
  3368. }
  3369. if (i < rdev->usec_timeout) {
  3370. DRM_INFO("ring test succeeded in %d usecs\n", i);
  3371. } else {
  3372. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  3373. scratch, tmp);
  3374. r = -EINVAL;
  3375. }
  3376. radeon_scratch_free(rdev, scratch);
  3377. return r;
  3378. }
  3379. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3380. {
  3381. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3382. if (ring->rptr_save_reg) {
  3383. u32 next_rptr = ring->wptr + 2 + 3;
  3384. radeon_ring_write(ring, PACKET0(ring->rptr_save_reg, 0));
  3385. radeon_ring_write(ring, next_rptr);
  3386. }
  3387. radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1));
  3388. radeon_ring_write(ring, ib->gpu_addr);
  3389. radeon_ring_write(ring, ib->length_dw);
  3390. }
  3391. int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3392. {
  3393. struct radeon_ib ib;
  3394. uint32_t scratch;
  3395. uint32_t tmp = 0;
  3396. unsigned i;
  3397. int r;
  3398. r = radeon_scratch_get(rdev, &scratch);
  3399. if (r) {
  3400. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3401. return r;
  3402. }
  3403. WREG32(scratch, 0xCAFEDEAD);
  3404. r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, NULL, 256);
  3405. if (r) {
  3406. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3407. goto free_scratch;
  3408. }
  3409. ib.ptr[0] = PACKET0(scratch, 0);
  3410. ib.ptr[1] = 0xDEADBEEF;
  3411. ib.ptr[2] = PACKET2(0);
  3412. ib.ptr[3] = PACKET2(0);
  3413. ib.ptr[4] = PACKET2(0);
  3414. ib.ptr[5] = PACKET2(0);
  3415. ib.ptr[6] = PACKET2(0);
  3416. ib.ptr[7] = PACKET2(0);
  3417. ib.length_dw = 8;
  3418. r = radeon_ib_schedule(rdev, &ib, NULL, false);
  3419. if (r) {
  3420. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3421. goto free_ib;
  3422. }
  3423. r = radeon_fence_wait(ib.fence, false);
  3424. if (r) {
  3425. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3426. goto free_ib;
  3427. }
  3428. for (i = 0; i < rdev->usec_timeout; i++) {
  3429. tmp = RREG32(scratch);
  3430. if (tmp == 0xDEADBEEF) {
  3431. break;
  3432. }
  3433. DRM_UDELAY(1);
  3434. }
  3435. if (i < rdev->usec_timeout) {
  3436. DRM_INFO("ib test succeeded in %u usecs\n", i);
  3437. } else {
  3438. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3439. scratch, tmp);
  3440. r = -EINVAL;
  3441. }
  3442. free_ib:
  3443. radeon_ib_free(rdev, &ib);
  3444. free_scratch:
  3445. radeon_scratch_free(rdev, scratch);
  3446. return r;
  3447. }
  3448. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  3449. {
  3450. /* Shutdown CP we shouldn't need to do that but better be safe than
  3451. * sorry
  3452. */
  3453. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3454. WREG32(R_000740_CP_CSQ_CNTL, 0);
  3455. /* Save few CRTC registers */
  3456. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  3457. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  3458. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  3459. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  3460. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3461. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  3462. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  3463. }
  3464. /* Disable VGA aperture access */
  3465. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  3466. /* Disable cursor, overlay, crtc */
  3467. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  3468. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  3469. S_000054_CRTC_DISPLAY_DIS(1));
  3470. WREG32(R_000050_CRTC_GEN_CNTL,
  3471. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  3472. S_000050_CRTC_DISP_REQ_EN_B(1));
  3473. WREG32(R_000420_OV0_SCALE_CNTL,
  3474. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  3475. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  3476. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3477. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  3478. S_000360_CUR2_LOCK(1));
  3479. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  3480. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  3481. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  3482. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  3483. WREG32(R_000360_CUR2_OFFSET,
  3484. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  3485. }
  3486. }
  3487. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  3488. {
  3489. /* Update base address for crtc */
  3490. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3491. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3492. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3493. }
  3494. /* Restore CRTC registers */
  3495. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  3496. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  3497. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  3498. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3499. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  3500. }
  3501. }
  3502. void r100_vga_render_disable(struct radeon_device *rdev)
  3503. {
  3504. u32 tmp;
  3505. tmp = RREG8(R_0003C2_GENMO_WT);
  3506. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  3507. }
  3508. static void r100_debugfs(struct radeon_device *rdev)
  3509. {
  3510. int r;
  3511. r = r100_debugfs_mc_info_init(rdev);
  3512. if (r)
  3513. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  3514. }
  3515. static void r100_mc_program(struct radeon_device *rdev)
  3516. {
  3517. struct r100_mc_save save;
  3518. /* Stops all mc clients */
  3519. r100_mc_stop(rdev, &save);
  3520. if (rdev->flags & RADEON_IS_AGP) {
  3521. WREG32(R_00014C_MC_AGP_LOCATION,
  3522. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3523. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3524. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3525. if (rdev->family > CHIP_RV200)
  3526. WREG32(R_00015C_AGP_BASE_2,
  3527. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3528. } else {
  3529. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3530. WREG32(R_000170_AGP_BASE, 0);
  3531. if (rdev->family > CHIP_RV200)
  3532. WREG32(R_00015C_AGP_BASE_2, 0);
  3533. }
  3534. /* Wait for mc idle */
  3535. if (r100_mc_wait_for_idle(rdev))
  3536. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3537. /* Program MC, should be a 32bits limited address space */
  3538. WREG32(R_000148_MC_FB_LOCATION,
  3539. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3540. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3541. r100_mc_resume(rdev, &save);
  3542. }
  3543. static void r100_clock_startup(struct radeon_device *rdev)
  3544. {
  3545. u32 tmp;
  3546. if (radeon_dynclks != -1 && radeon_dynclks)
  3547. radeon_legacy_set_clock_gating(rdev, 1);
  3548. /* We need to force on some of the block */
  3549. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3550. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3551. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3552. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3553. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3554. }
  3555. static int r100_startup(struct radeon_device *rdev)
  3556. {
  3557. int r;
  3558. /* set common regs */
  3559. r100_set_common_regs(rdev);
  3560. /* program mc */
  3561. r100_mc_program(rdev);
  3562. /* Resume clock */
  3563. r100_clock_startup(rdev);
  3564. /* Initialize GART (initialize after TTM so we can allocate
  3565. * memory through TTM but finalize after TTM) */
  3566. r100_enable_bm(rdev);
  3567. if (rdev->flags & RADEON_IS_PCI) {
  3568. r = r100_pci_gart_enable(rdev);
  3569. if (r)
  3570. return r;
  3571. }
  3572. /* allocate wb buffer */
  3573. r = radeon_wb_init(rdev);
  3574. if (r)
  3575. return r;
  3576. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3577. if (r) {
  3578. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3579. return r;
  3580. }
  3581. /* Enable IRQ */
  3582. if (!rdev->irq.installed) {
  3583. r = radeon_irq_kms_init(rdev);
  3584. if (r)
  3585. return r;
  3586. }
  3587. r100_irq_set(rdev);
  3588. rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  3589. /* 1M ring buffer */
  3590. r = r100_cp_init(rdev, 1024 * 1024);
  3591. if (r) {
  3592. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  3593. return r;
  3594. }
  3595. r = radeon_ib_pool_init(rdev);
  3596. if (r) {
  3597. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  3598. return r;
  3599. }
  3600. return 0;
  3601. }
  3602. int r100_resume(struct radeon_device *rdev)
  3603. {
  3604. int r;
  3605. /* Make sur GART are not working */
  3606. if (rdev->flags & RADEON_IS_PCI)
  3607. r100_pci_gart_disable(rdev);
  3608. /* Resume clock before doing reset */
  3609. r100_clock_startup(rdev);
  3610. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3611. if (radeon_asic_reset(rdev)) {
  3612. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3613. RREG32(R_000E40_RBBM_STATUS),
  3614. RREG32(R_0007C0_CP_STAT));
  3615. }
  3616. /* post */
  3617. radeon_combios_asic_init(rdev->ddev);
  3618. /* Resume clock after posting */
  3619. r100_clock_startup(rdev);
  3620. /* Initialize surface registers */
  3621. radeon_surface_init(rdev);
  3622. rdev->accel_working = true;
  3623. r = r100_startup(rdev);
  3624. if (r) {
  3625. rdev->accel_working = false;
  3626. }
  3627. return r;
  3628. }
  3629. int r100_suspend(struct radeon_device *rdev)
  3630. {
  3631. radeon_pm_suspend(rdev);
  3632. r100_cp_disable(rdev);
  3633. radeon_wb_disable(rdev);
  3634. r100_irq_disable(rdev);
  3635. if (rdev->flags & RADEON_IS_PCI)
  3636. r100_pci_gart_disable(rdev);
  3637. return 0;
  3638. }
  3639. void r100_fini(struct radeon_device *rdev)
  3640. {
  3641. radeon_pm_fini(rdev);
  3642. r100_cp_fini(rdev);
  3643. radeon_wb_fini(rdev);
  3644. radeon_ib_pool_fini(rdev);
  3645. radeon_gem_fini(rdev);
  3646. if (rdev->flags & RADEON_IS_PCI)
  3647. r100_pci_gart_fini(rdev);
  3648. radeon_agp_fini(rdev);
  3649. radeon_irq_kms_fini(rdev);
  3650. radeon_fence_driver_fini(rdev);
  3651. radeon_bo_fini(rdev);
  3652. radeon_atombios_fini(rdev);
  3653. kfree(rdev->bios);
  3654. rdev->bios = NULL;
  3655. }
  3656. /*
  3657. * Due to how kexec works, it can leave the hw fully initialised when it
  3658. * boots the new kernel. However doing our init sequence with the CP and
  3659. * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
  3660. * do some quick sanity checks and restore sane values to avoid this
  3661. * problem.
  3662. */
  3663. void r100_restore_sanity(struct radeon_device *rdev)
  3664. {
  3665. u32 tmp;
  3666. tmp = RREG32(RADEON_CP_CSQ_CNTL);
  3667. if (tmp) {
  3668. WREG32(RADEON_CP_CSQ_CNTL, 0);
  3669. }
  3670. tmp = RREG32(RADEON_CP_RB_CNTL);
  3671. if (tmp) {
  3672. WREG32(RADEON_CP_RB_CNTL, 0);
  3673. }
  3674. tmp = RREG32(RADEON_SCRATCH_UMSK);
  3675. if (tmp) {
  3676. WREG32(RADEON_SCRATCH_UMSK, 0);
  3677. }
  3678. }
  3679. int r100_init(struct radeon_device *rdev)
  3680. {
  3681. int r;
  3682. /* Register debugfs file specific to this group of asics */
  3683. r100_debugfs(rdev);
  3684. /* Disable VGA */
  3685. r100_vga_render_disable(rdev);
  3686. /* Initialize scratch registers */
  3687. radeon_scratch_init(rdev);
  3688. /* Initialize surface registers */
  3689. radeon_surface_init(rdev);
  3690. /* sanity check some register to avoid hangs like after kexec */
  3691. r100_restore_sanity(rdev);
  3692. /* TODO: disable VGA need to use VGA request */
  3693. /* BIOS*/
  3694. if (!radeon_get_bios(rdev)) {
  3695. if (ASIC_IS_AVIVO(rdev))
  3696. return -EINVAL;
  3697. }
  3698. if (rdev->is_atom_bios) {
  3699. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3700. return -EINVAL;
  3701. } else {
  3702. r = radeon_combios_init(rdev);
  3703. if (r)
  3704. return r;
  3705. }
  3706. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3707. if (radeon_asic_reset(rdev)) {
  3708. dev_warn(rdev->dev,
  3709. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3710. RREG32(R_000E40_RBBM_STATUS),
  3711. RREG32(R_0007C0_CP_STAT));
  3712. }
  3713. /* check if cards are posted or not */
  3714. if (radeon_boot_test_post_card(rdev) == false)
  3715. return -EINVAL;
  3716. /* Set asic errata */
  3717. r100_errata(rdev);
  3718. /* Initialize clocks */
  3719. radeon_get_clock_info(rdev->ddev);
  3720. /* initialize AGP */
  3721. if (rdev->flags & RADEON_IS_AGP) {
  3722. r = radeon_agp_init(rdev);
  3723. if (r) {
  3724. radeon_agp_disable(rdev);
  3725. }
  3726. }
  3727. /* initialize VRAM */
  3728. r100_mc_init(rdev);
  3729. /* Fence driver */
  3730. r = radeon_fence_driver_init(rdev);
  3731. if (r)
  3732. return r;
  3733. /* Memory manager */
  3734. r = radeon_bo_init(rdev);
  3735. if (r)
  3736. return r;
  3737. if (rdev->flags & RADEON_IS_PCI) {
  3738. r = r100_pci_gart_init(rdev);
  3739. if (r)
  3740. return r;
  3741. }
  3742. r100_set_safe_registers(rdev);
  3743. /* Initialize power management */
  3744. radeon_pm_init(rdev);
  3745. rdev->accel_working = true;
  3746. r = r100_startup(rdev);
  3747. if (r) {
  3748. /* Somethings want wront with the accel init stop accel */
  3749. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3750. r100_cp_fini(rdev);
  3751. radeon_wb_fini(rdev);
  3752. radeon_ib_pool_fini(rdev);
  3753. radeon_irq_kms_fini(rdev);
  3754. if (rdev->flags & RADEON_IS_PCI)
  3755. r100_pci_gart_fini(rdev);
  3756. rdev->accel_working = false;
  3757. }
  3758. return 0;
  3759. }
  3760. uint32_t r100_mm_rreg_slow(struct radeon_device *rdev, uint32_t reg)
  3761. {
  3762. unsigned long flags;
  3763. uint32_t ret;
  3764. spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
  3765. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  3766. ret = readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  3767. spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);
  3768. return ret;
  3769. }
  3770. void r100_mm_wreg_slow(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  3771. {
  3772. unsigned long flags;
  3773. spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
  3774. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  3775. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  3776. spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);
  3777. }
  3778. u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
  3779. {
  3780. if (reg < rdev->rio_mem_size)
  3781. return ioread32(rdev->rio_mem + reg);
  3782. else {
  3783. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  3784. return ioread32(rdev->rio_mem + RADEON_MM_DATA);
  3785. }
  3786. }
  3787. void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  3788. {
  3789. if (reg < rdev->rio_mem_size)
  3790. iowrite32(v, rdev->rio_mem + reg);
  3791. else {
  3792. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  3793. iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
  3794. }
  3795. }