dce6_afmt.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/hdmi.h>
  24. #include <drm/drmP.h>
  25. #include "radeon.h"
  26. #include "radeon_audio.h"
  27. #include "sid.h"
  28. #define DCE8_DCCG_AUDIO_DTO1_PHASE 0x05b8
  29. #define DCE8_DCCG_AUDIO_DTO1_MODULE 0x05bc
  30. u32 dce6_endpoint_rreg(struct radeon_device *rdev,
  31. u32 block_offset, u32 reg)
  32. {
  33. unsigned long flags;
  34. u32 r;
  35. spin_lock_irqsave(&rdev->end_idx_lock, flags);
  36. WREG32(AZ_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  37. r = RREG32(AZ_F0_CODEC_ENDPOINT_DATA + block_offset);
  38. spin_unlock_irqrestore(&rdev->end_idx_lock, flags);
  39. return r;
  40. }
  41. void dce6_endpoint_wreg(struct radeon_device *rdev,
  42. u32 block_offset, u32 reg, u32 v)
  43. {
  44. unsigned long flags;
  45. spin_lock_irqsave(&rdev->end_idx_lock, flags);
  46. if (ASIC_IS_DCE8(rdev))
  47. WREG32(AZ_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  48. else
  49. WREG32(AZ_F0_CODEC_ENDPOINT_INDEX + block_offset,
  50. AZ_ENDPOINT_REG_WRITE_EN | AZ_ENDPOINT_REG_INDEX(reg));
  51. WREG32(AZ_F0_CODEC_ENDPOINT_DATA + block_offset, v);
  52. spin_unlock_irqrestore(&rdev->end_idx_lock, flags);
  53. }
  54. static void dce6_afmt_get_connected_pins(struct radeon_device *rdev)
  55. {
  56. int i;
  57. u32 offset, tmp;
  58. for (i = 0; i < rdev->audio.num_pins; i++) {
  59. offset = rdev->audio.pin[i].offset;
  60. tmp = RREG32_ENDPOINT(offset,
  61. AZ_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
  62. if (((tmp & PORT_CONNECTIVITY_MASK) >> PORT_CONNECTIVITY_SHIFT) == 1)
  63. rdev->audio.pin[i].connected = false;
  64. else
  65. rdev->audio.pin[i].connected = true;
  66. }
  67. }
  68. struct r600_audio_pin *dce6_audio_get_pin(struct radeon_device *rdev)
  69. {
  70. int i;
  71. dce6_afmt_get_connected_pins(rdev);
  72. for (i = 0; i < rdev->audio.num_pins; i++) {
  73. if (rdev->audio.pin[i].connected)
  74. return &rdev->audio.pin[i];
  75. }
  76. DRM_ERROR("No connected audio pins found!\n");
  77. return NULL;
  78. }
  79. void dce6_afmt_select_pin(struct drm_encoder *encoder)
  80. {
  81. struct radeon_device *rdev = encoder->dev->dev_private;
  82. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  83. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  84. u32 offset;
  85. if (!dig || !dig->afmt || !dig->afmt->pin)
  86. return;
  87. offset = dig->afmt->offset;
  88. WREG32(AFMT_AUDIO_SRC_CONTROL + offset,
  89. AFMT_AUDIO_SRC_SELECT(dig->afmt->pin->id));
  90. }
  91. void dce6_afmt_write_latency_fields(struct drm_encoder *encoder,
  92. struct drm_connector *connector, struct drm_display_mode *mode)
  93. {
  94. struct radeon_device *rdev = encoder->dev->dev_private;
  95. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  96. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  97. u32 tmp = 0, offset;
  98. if (!dig || !dig->afmt || !dig->afmt->pin)
  99. return;
  100. offset = dig->afmt->pin->offset;
  101. if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
  102. if (connector->latency_present[1])
  103. tmp = VIDEO_LIPSYNC(connector->video_latency[1]) |
  104. AUDIO_LIPSYNC(connector->audio_latency[1]);
  105. else
  106. tmp = VIDEO_LIPSYNC(0) | AUDIO_LIPSYNC(0);
  107. } else {
  108. if (connector->latency_present[0])
  109. tmp = VIDEO_LIPSYNC(connector->video_latency[0]) |
  110. AUDIO_LIPSYNC(connector->audio_latency[0]);
  111. else
  112. tmp = VIDEO_LIPSYNC(0) | AUDIO_LIPSYNC(0);
  113. }
  114. WREG32_ENDPOINT(offset, AZ_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp);
  115. }
  116. void dce6_afmt_hdmi_write_speaker_allocation(struct drm_encoder *encoder,
  117. u8 *sadb, int sad_count)
  118. {
  119. struct radeon_device *rdev = encoder->dev->dev_private;
  120. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  121. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  122. u32 offset, tmp;
  123. if (!dig || !dig->afmt || !dig->afmt->pin)
  124. return;
  125. offset = dig->afmt->pin->offset;
  126. /* program the speaker allocation */
  127. tmp = RREG32_ENDPOINT(offset, AZ_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
  128. tmp &= ~(DP_CONNECTION | SPEAKER_ALLOCATION_MASK);
  129. /* set HDMI mode */
  130. tmp |= HDMI_CONNECTION;
  131. if (sad_count)
  132. tmp |= SPEAKER_ALLOCATION(sadb[0]);
  133. else
  134. tmp |= SPEAKER_ALLOCATION(5); /* stereo */
  135. WREG32_ENDPOINT(offset, AZ_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
  136. }
  137. void dce6_afmt_dp_write_speaker_allocation(struct drm_encoder *encoder,
  138. u8 *sadb, int sad_count)
  139. {
  140. struct radeon_device *rdev = encoder->dev->dev_private;
  141. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  142. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  143. u32 offset, tmp;
  144. if (!dig || !dig->afmt || !dig->afmt->pin)
  145. return;
  146. offset = dig->afmt->pin->offset;
  147. /* program the speaker allocation */
  148. tmp = RREG32_ENDPOINT(offset, AZ_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
  149. tmp &= ~(HDMI_CONNECTION | SPEAKER_ALLOCATION_MASK);
  150. /* set DP mode */
  151. tmp |= DP_CONNECTION;
  152. if (sad_count)
  153. tmp |= SPEAKER_ALLOCATION(sadb[0]);
  154. else
  155. tmp |= SPEAKER_ALLOCATION(5); /* stereo */
  156. WREG32_ENDPOINT(offset, AZ_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
  157. }
  158. void dce6_afmt_write_sad_regs(struct drm_encoder *encoder,
  159. struct cea_sad *sads, int sad_count)
  160. {
  161. u32 offset;
  162. int i;
  163. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  164. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  165. struct radeon_device *rdev = encoder->dev->dev_private;
  166. static const u16 eld_reg_to_type[][2] = {
  167. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  168. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  169. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  170. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  171. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  172. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  173. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  174. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  175. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  176. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  177. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  178. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  179. };
  180. if (!dig || !dig->afmt || !dig->afmt->pin)
  181. return;
  182. offset = dig->afmt->pin->offset;
  183. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  184. u32 value = 0;
  185. u8 stereo_freqs = 0;
  186. int max_channels = -1;
  187. int j;
  188. for (j = 0; j < sad_count; j++) {
  189. struct cea_sad *sad = &sads[j];
  190. if (sad->format == eld_reg_to_type[i][1]) {
  191. if (sad->channels > max_channels) {
  192. value = MAX_CHANNELS(sad->channels) |
  193. DESCRIPTOR_BYTE_2(sad->byte2) |
  194. SUPPORTED_FREQUENCIES(sad->freq);
  195. max_channels = sad->channels;
  196. }
  197. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  198. stereo_freqs |= sad->freq;
  199. else
  200. break;
  201. }
  202. }
  203. value |= SUPPORTED_FREQUENCIES_STEREO(stereo_freqs);
  204. WREG32_ENDPOINT(offset, eld_reg_to_type[i][0], value);
  205. }
  206. }
  207. void dce6_audio_enable(struct radeon_device *rdev,
  208. struct r600_audio_pin *pin,
  209. u8 enable_mask)
  210. {
  211. if (!pin)
  212. return;
  213. WREG32_ENDPOINT(pin->offset, AZ_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL,
  214. enable_mask ? AUDIO_ENABLED : 0);
  215. }
  216. void dce6_hdmi_audio_set_dto(struct radeon_device *rdev,
  217. struct radeon_crtc *crtc, unsigned int clock)
  218. {
  219. /* Two dtos; generally use dto0 for HDMI */
  220. u32 value = 0;
  221. if (crtc)
  222. value |= DCCG_AUDIO_DTO0_SOURCE_SEL(crtc->crtc_id);
  223. WREG32(DCCG_AUDIO_DTO_SOURCE, value);
  224. /* Express [24MHz / target pixel clock] as an exact rational
  225. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  226. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  227. */
  228. WREG32(DCCG_AUDIO_DTO0_PHASE, 24000);
  229. WREG32(DCCG_AUDIO_DTO0_MODULE, clock);
  230. }
  231. void dce6_dp_audio_set_dto(struct radeon_device *rdev,
  232. struct radeon_crtc *crtc, unsigned int clock)
  233. {
  234. /* Two dtos; generally use dto1 for DP */
  235. u32 value = 0;
  236. value |= DCCG_AUDIO_DTO_SEL;
  237. if (crtc)
  238. value |= DCCG_AUDIO_DTO0_SOURCE_SEL(crtc->crtc_id);
  239. WREG32(DCCG_AUDIO_DTO_SOURCE, value);
  240. /* Express [24MHz / target pixel clock] as an exact rational
  241. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  242. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  243. */
  244. if (ASIC_IS_DCE8(rdev)) {
  245. WREG32(DCE8_DCCG_AUDIO_DTO1_PHASE, 24000);
  246. WREG32(DCE8_DCCG_AUDIO_DTO1_MODULE, clock);
  247. } else {
  248. WREG32(DCCG_AUDIO_DTO1_PHASE, 24000);
  249. WREG32(DCCG_AUDIO_DTO1_MODULE, clock);
  250. }
  251. }