ci_dpm.c 174 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "radeon.h"
  26. #include "radeon_asic.h"
  27. #include "radeon_ucode.h"
  28. #include "cikd.h"
  29. #include "r600_dpm.h"
  30. #include "ci_dpm.h"
  31. #include "atom.h"
  32. #include <linux/seq_file.h>
  33. #define MC_CG_ARB_FREQ_F0 0x0a
  34. #define MC_CG_ARB_FREQ_F1 0x0b
  35. #define MC_CG_ARB_FREQ_F2 0x0c
  36. #define MC_CG_ARB_FREQ_F3 0x0d
  37. #define SMC_RAM_END 0x40000
  38. #define VOLTAGE_SCALE 4
  39. #define VOLTAGE_VID_OFFSET_SCALE1 625
  40. #define VOLTAGE_VID_OFFSET_SCALE2 100
  41. static const struct ci_pt_defaults defaults_hawaii_xt =
  42. {
  43. 1, 0xF, 0xFD, 0x19, 5, 0x14, 0, 0xB0000,
  44. { 0x2E, 0x00, 0x00, 0x88, 0x00, 0x00, 0x72, 0x60, 0x51, 0xA7, 0x79, 0x6B, 0x90, 0xBD, 0x79 },
  45. { 0x217, 0x217, 0x217, 0x242, 0x242, 0x242, 0x269, 0x269, 0x269, 0x2A1, 0x2A1, 0x2A1, 0x2C9, 0x2C9, 0x2C9 }
  46. };
  47. static const struct ci_pt_defaults defaults_hawaii_pro =
  48. {
  49. 1, 0xF, 0xFD, 0x19, 5, 0x14, 0, 0x65062,
  50. { 0x2E, 0x00, 0x00, 0x88, 0x00, 0x00, 0x72, 0x60, 0x51, 0xA7, 0x79, 0x6B, 0x90, 0xBD, 0x79 },
  51. { 0x217, 0x217, 0x217, 0x242, 0x242, 0x242, 0x269, 0x269, 0x269, 0x2A1, 0x2A1, 0x2A1, 0x2C9, 0x2C9, 0x2C9 }
  52. };
  53. static const struct ci_pt_defaults defaults_bonaire_xt =
  54. {
  55. 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0xB0000,
  56. { 0x79, 0x253, 0x25D, 0xAE, 0x72, 0x80, 0x83, 0x86, 0x6F, 0xC8, 0xC9, 0xC9, 0x2F, 0x4D, 0x61 },
  57. { 0x17C, 0x172, 0x180, 0x1BC, 0x1B3, 0x1BD, 0x206, 0x200, 0x203, 0x25D, 0x25A, 0x255, 0x2C3, 0x2C5, 0x2B4 }
  58. };
  59. static const struct ci_pt_defaults defaults_bonaire_pro =
  60. {
  61. 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0x65062,
  62. { 0x8C, 0x23F, 0x244, 0xA6, 0x83, 0x85, 0x86, 0x86, 0x83, 0xDB, 0xDB, 0xDA, 0x67, 0x60, 0x5F },
  63. { 0x187, 0x193, 0x193, 0x1C7, 0x1D1, 0x1D1, 0x210, 0x219, 0x219, 0x266, 0x26C, 0x26C, 0x2C9, 0x2CB, 0x2CB }
  64. };
  65. static const struct ci_pt_defaults defaults_saturn_xt =
  66. {
  67. 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x70000,
  68. { 0x8C, 0x247, 0x249, 0xA6, 0x80, 0x81, 0x8B, 0x89, 0x86, 0xC9, 0xCA, 0xC9, 0x4D, 0x4D, 0x4D },
  69. { 0x187, 0x187, 0x187, 0x1C7, 0x1C7, 0x1C7, 0x210, 0x210, 0x210, 0x266, 0x266, 0x266, 0x2C9, 0x2C9, 0x2C9 }
  70. };
  71. static const struct ci_pt_defaults defaults_saturn_pro =
  72. {
  73. 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x30000,
  74. { 0x96, 0x21D, 0x23B, 0xA1, 0x85, 0x87, 0x83, 0x84, 0x81, 0xE6, 0xE6, 0xE6, 0x71, 0x6A, 0x6A },
  75. { 0x193, 0x19E, 0x19E, 0x1D2, 0x1DC, 0x1DC, 0x21A, 0x223, 0x223, 0x26E, 0x27E, 0x274, 0x2CF, 0x2D2, 0x2D2 }
  76. };
  77. static const struct ci_pt_config_reg didt_config_ci[] =
  78. {
  79. { 0x10, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  80. { 0x10, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  81. { 0x10, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  82. { 0x10, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  83. { 0x11, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  84. { 0x11, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  85. { 0x11, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  86. { 0x11, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  87. { 0x12, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  88. { 0x12, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  89. { 0x12, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  90. { 0x12, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  91. { 0x2, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  92. { 0x2, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  93. { 0x2, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  94. { 0x1, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  95. { 0x1, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  96. { 0x0, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  97. { 0x30, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  98. { 0x30, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  99. { 0x30, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  100. { 0x30, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  101. { 0x31, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  102. { 0x31, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  103. { 0x31, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  104. { 0x31, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  105. { 0x32, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  106. { 0x32, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  107. { 0x32, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  108. { 0x32, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  109. { 0x22, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  110. { 0x22, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  111. { 0x22, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  112. { 0x21, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  113. { 0x21, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  114. { 0x20, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  115. { 0x50, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  116. { 0x50, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  117. { 0x50, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  118. { 0x50, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  119. { 0x51, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  120. { 0x51, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  121. { 0x51, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  122. { 0x51, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  123. { 0x52, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  124. { 0x52, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  125. { 0x52, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  126. { 0x52, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  127. { 0x42, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  128. { 0x42, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  129. { 0x42, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  130. { 0x41, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  131. { 0x41, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  132. { 0x40, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  133. { 0x70, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  134. { 0x70, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  135. { 0x70, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  136. { 0x70, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  137. { 0x71, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  138. { 0x71, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  139. { 0x71, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  140. { 0x71, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  141. { 0x72, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  142. { 0x72, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  143. { 0x72, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  144. { 0x72, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  145. { 0x62, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  146. { 0x62, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  147. { 0x62, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  148. { 0x61, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  149. { 0x61, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  150. { 0x60, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  151. { 0xFFFFFFFF }
  152. };
  153. extern u8 rv770_get_memory_module_index(struct radeon_device *rdev);
  154. extern int ni_copy_and_switch_arb_sets(struct radeon_device *rdev,
  155. u32 arb_freq_src, u32 arb_freq_dest);
  156. extern u8 si_get_ddr3_mclk_frequency_ratio(u32 memory_clock);
  157. extern u8 si_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode);
  158. extern void si_trim_voltage_table_to_fit_state_table(struct radeon_device *rdev,
  159. u32 max_voltage_steps,
  160. struct atom_voltage_table *voltage_table);
  161. extern void cik_enter_rlc_safe_mode(struct radeon_device *rdev);
  162. extern void cik_exit_rlc_safe_mode(struct radeon_device *rdev);
  163. extern int ci_mc_load_microcode(struct radeon_device *rdev);
  164. extern void cik_update_cg(struct radeon_device *rdev,
  165. u32 block, bool enable);
  166. static int ci_get_std_voltage_value_sidd(struct radeon_device *rdev,
  167. struct atom_voltage_table_entry *voltage_table,
  168. u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd);
  169. static int ci_set_power_limit(struct radeon_device *rdev, u32 n);
  170. static int ci_set_overdrive_target_tdp(struct radeon_device *rdev,
  171. u32 target_tdp);
  172. static int ci_update_uvd_dpm(struct radeon_device *rdev, bool gate);
  173. static PPSMC_Result ci_send_msg_to_smc_with_parameter(struct radeon_device *rdev,
  174. PPSMC_Msg msg, u32 parameter);
  175. static void ci_thermal_start_smc_fan_control(struct radeon_device *rdev);
  176. static void ci_fan_ctrl_set_default_mode(struct radeon_device *rdev);
  177. static struct ci_power_info *ci_get_pi(struct radeon_device *rdev)
  178. {
  179. struct ci_power_info *pi = rdev->pm.dpm.priv;
  180. return pi;
  181. }
  182. static struct ci_ps *ci_get_ps(struct radeon_ps *rps)
  183. {
  184. struct ci_ps *ps = rps->ps_priv;
  185. return ps;
  186. }
  187. static void ci_initialize_powertune_defaults(struct radeon_device *rdev)
  188. {
  189. struct ci_power_info *pi = ci_get_pi(rdev);
  190. switch (rdev->pdev->device) {
  191. case 0x6649:
  192. case 0x6650:
  193. case 0x6651:
  194. case 0x6658:
  195. case 0x665C:
  196. case 0x665D:
  197. default:
  198. pi->powertune_defaults = &defaults_bonaire_xt;
  199. break;
  200. case 0x6640:
  201. case 0x6641:
  202. case 0x6646:
  203. case 0x6647:
  204. pi->powertune_defaults = &defaults_saturn_xt;
  205. break;
  206. case 0x67B8:
  207. case 0x67B0:
  208. pi->powertune_defaults = &defaults_hawaii_xt;
  209. break;
  210. case 0x67BA:
  211. case 0x67B1:
  212. pi->powertune_defaults = &defaults_hawaii_pro;
  213. break;
  214. case 0x67A0:
  215. case 0x67A1:
  216. case 0x67A2:
  217. case 0x67A8:
  218. case 0x67A9:
  219. case 0x67AA:
  220. case 0x67B9:
  221. case 0x67BE:
  222. pi->powertune_defaults = &defaults_bonaire_xt;
  223. break;
  224. }
  225. pi->dte_tj_offset = 0;
  226. pi->caps_power_containment = true;
  227. pi->caps_cac = false;
  228. pi->caps_sq_ramping = false;
  229. pi->caps_db_ramping = false;
  230. pi->caps_td_ramping = false;
  231. pi->caps_tcp_ramping = false;
  232. if (pi->caps_power_containment) {
  233. pi->caps_cac = true;
  234. if (rdev->family == CHIP_HAWAII)
  235. pi->enable_bapm_feature = false;
  236. else
  237. pi->enable_bapm_feature = true;
  238. pi->enable_tdc_limit_feature = true;
  239. pi->enable_pkg_pwr_tracking_feature = true;
  240. }
  241. }
  242. static u8 ci_convert_to_vid(u16 vddc)
  243. {
  244. return (6200 - (vddc * VOLTAGE_SCALE)) / 25;
  245. }
  246. static int ci_populate_bapm_vddc_vid_sidd(struct radeon_device *rdev)
  247. {
  248. struct ci_power_info *pi = ci_get_pi(rdev);
  249. u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
  250. u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
  251. u8 *hi2_vid = pi->smc_powertune_table.BapmVddCVidHiSidd2;
  252. u32 i;
  253. if (rdev->pm.dpm.dyn_state.cac_leakage_table.entries == NULL)
  254. return -EINVAL;
  255. if (rdev->pm.dpm.dyn_state.cac_leakage_table.count > 8)
  256. return -EINVAL;
  257. if (rdev->pm.dpm.dyn_state.cac_leakage_table.count !=
  258. rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count)
  259. return -EINVAL;
  260. for (i = 0; i < rdev->pm.dpm.dyn_state.cac_leakage_table.count; i++) {
  261. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
  262. lo_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc1);
  263. hi_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc2);
  264. hi2_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc3);
  265. } else {
  266. lo_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc);
  267. hi_vid[i] = ci_convert_to_vid((u16)rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].leakage);
  268. }
  269. }
  270. return 0;
  271. }
  272. static int ci_populate_vddc_vid(struct radeon_device *rdev)
  273. {
  274. struct ci_power_info *pi = ci_get_pi(rdev);
  275. u8 *vid = pi->smc_powertune_table.VddCVid;
  276. u32 i;
  277. if (pi->vddc_voltage_table.count > 8)
  278. return -EINVAL;
  279. for (i = 0; i < pi->vddc_voltage_table.count; i++)
  280. vid[i] = ci_convert_to_vid(pi->vddc_voltage_table.entries[i].value);
  281. return 0;
  282. }
  283. static int ci_populate_svi_load_line(struct radeon_device *rdev)
  284. {
  285. struct ci_power_info *pi = ci_get_pi(rdev);
  286. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  287. pi->smc_powertune_table.SviLoadLineEn = pt_defaults->svi_load_line_en;
  288. pi->smc_powertune_table.SviLoadLineVddC = pt_defaults->svi_load_line_vddc;
  289. pi->smc_powertune_table.SviLoadLineTrimVddC = 3;
  290. pi->smc_powertune_table.SviLoadLineOffsetVddC = 0;
  291. return 0;
  292. }
  293. static int ci_populate_tdc_limit(struct radeon_device *rdev)
  294. {
  295. struct ci_power_info *pi = ci_get_pi(rdev);
  296. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  297. u16 tdc_limit;
  298. tdc_limit = rdev->pm.dpm.dyn_state.cac_tdp_table->tdc * 256;
  299. pi->smc_powertune_table.TDC_VDDC_PkgLimit = cpu_to_be16(tdc_limit);
  300. pi->smc_powertune_table.TDC_VDDC_ThrottleReleaseLimitPerc =
  301. pt_defaults->tdc_vddc_throttle_release_limit_perc;
  302. pi->smc_powertune_table.TDC_MAWt = pt_defaults->tdc_mawt;
  303. return 0;
  304. }
  305. static int ci_populate_dw8(struct radeon_device *rdev)
  306. {
  307. struct ci_power_info *pi = ci_get_pi(rdev);
  308. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  309. int ret;
  310. ret = ci_read_smc_sram_dword(rdev,
  311. SMU7_FIRMWARE_HEADER_LOCATION +
  312. offsetof(SMU7_Firmware_Header, PmFuseTable) +
  313. offsetof(SMU7_Discrete_PmFuses, TdcWaterfallCtl),
  314. (u32 *)&pi->smc_powertune_table.TdcWaterfallCtl,
  315. pi->sram_end);
  316. if (ret)
  317. return -EINVAL;
  318. else
  319. pi->smc_powertune_table.TdcWaterfallCtl = pt_defaults->tdc_waterfall_ctl;
  320. return 0;
  321. }
  322. static int ci_populate_fuzzy_fan(struct radeon_device *rdev)
  323. {
  324. struct ci_power_info *pi = ci_get_pi(rdev);
  325. if ((rdev->pm.dpm.fan.fan_output_sensitivity & (1 << 15)) ||
  326. (rdev->pm.dpm.fan.fan_output_sensitivity == 0))
  327. rdev->pm.dpm.fan.fan_output_sensitivity =
  328. rdev->pm.dpm.fan.default_fan_output_sensitivity;
  329. pi->smc_powertune_table.FuzzyFan_PwmSetDelta =
  330. cpu_to_be16(rdev->pm.dpm.fan.fan_output_sensitivity);
  331. return 0;
  332. }
  333. static int ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(struct radeon_device *rdev)
  334. {
  335. struct ci_power_info *pi = ci_get_pi(rdev);
  336. u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
  337. u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
  338. int i, min, max;
  339. min = max = hi_vid[0];
  340. for (i = 0; i < 8; i++) {
  341. if (0 != hi_vid[i]) {
  342. if (min > hi_vid[i])
  343. min = hi_vid[i];
  344. if (max < hi_vid[i])
  345. max = hi_vid[i];
  346. }
  347. if (0 != lo_vid[i]) {
  348. if (min > lo_vid[i])
  349. min = lo_vid[i];
  350. if (max < lo_vid[i])
  351. max = lo_vid[i];
  352. }
  353. }
  354. if ((min == 0) || (max == 0))
  355. return -EINVAL;
  356. pi->smc_powertune_table.GnbLPMLMaxVid = (u8)max;
  357. pi->smc_powertune_table.GnbLPMLMinVid = (u8)min;
  358. return 0;
  359. }
  360. static int ci_populate_bapm_vddc_base_leakage_sidd(struct radeon_device *rdev)
  361. {
  362. struct ci_power_info *pi = ci_get_pi(rdev);
  363. u16 hi_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd;
  364. u16 lo_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd;
  365. struct radeon_cac_tdp_table *cac_tdp_table =
  366. rdev->pm.dpm.dyn_state.cac_tdp_table;
  367. hi_sidd = cac_tdp_table->high_cac_leakage / 100 * 256;
  368. lo_sidd = cac_tdp_table->low_cac_leakage / 100 * 256;
  369. pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd = cpu_to_be16(hi_sidd);
  370. pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd = cpu_to_be16(lo_sidd);
  371. return 0;
  372. }
  373. static int ci_populate_bapm_parameters_in_dpm_table(struct radeon_device *rdev)
  374. {
  375. struct ci_power_info *pi = ci_get_pi(rdev);
  376. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  377. SMU7_Discrete_DpmTable *dpm_table = &pi->smc_state_table;
  378. struct radeon_cac_tdp_table *cac_tdp_table =
  379. rdev->pm.dpm.dyn_state.cac_tdp_table;
  380. struct radeon_ppm_table *ppm = rdev->pm.dpm.dyn_state.ppm_table;
  381. int i, j, k;
  382. const u16 *def1;
  383. const u16 *def2;
  384. dpm_table->DefaultTdp = cac_tdp_table->tdp * 256;
  385. dpm_table->TargetTdp = cac_tdp_table->configurable_tdp * 256;
  386. dpm_table->DTETjOffset = (u8)pi->dte_tj_offset;
  387. dpm_table->GpuTjMax =
  388. (u8)(pi->thermal_temp_setting.temperature_high / 1000);
  389. dpm_table->GpuTjHyst = 8;
  390. dpm_table->DTEAmbientTempBase = pt_defaults->dte_ambient_temp_base;
  391. if (ppm) {
  392. dpm_table->PPM_PkgPwrLimit = cpu_to_be16((u16)ppm->dgpu_tdp * 256 / 1000);
  393. dpm_table->PPM_TemperatureLimit = cpu_to_be16((u16)ppm->tj_max * 256);
  394. } else {
  395. dpm_table->PPM_PkgPwrLimit = cpu_to_be16(0);
  396. dpm_table->PPM_TemperatureLimit = cpu_to_be16(0);
  397. }
  398. dpm_table->BAPM_TEMP_GRADIENT = cpu_to_be32(pt_defaults->bapm_temp_gradient);
  399. def1 = pt_defaults->bapmti_r;
  400. def2 = pt_defaults->bapmti_rc;
  401. for (i = 0; i < SMU7_DTE_ITERATIONS; i++) {
  402. for (j = 0; j < SMU7_DTE_SOURCES; j++) {
  403. for (k = 0; k < SMU7_DTE_SINKS; k++) {
  404. dpm_table->BAPMTI_R[i][j][k] = cpu_to_be16(*def1);
  405. dpm_table->BAPMTI_RC[i][j][k] = cpu_to_be16(*def2);
  406. def1++;
  407. def2++;
  408. }
  409. }
  410. }
  411. return 0;
  412. }
  413. static int ci_populate_pm_base(struct radeon_device *rdev)
  414. {
  415. struct ci_power_info *pi = ci_get_pi(rdev);
  416. u32 pm_fuse_table_offset;
  417. int ret;
  418. if (pi->caps_power_containment) {
  419. ret = ci_read_smc_sram_dword(rdev,
  420. SMU7_FIRMWARE_HEADER_LOCATION +
  421. offsetof(SMU7_Firmware_Header, PmFuseTable),
  422. &pm_fuse_table_offset, pi->sram_end);
  423. if (ret)
  424. return ret;
  425. ret = ci_populate_bapm_vddc_vid_sidd(rdev);
  426. if (ret)
  427. return ret;
  428. ret = ci_populate_vddc_vid(rdev);
  429. if (ret)
  430. return ret;
  431. ret = ci_populate_svi_load_line(rdev);
  432. if (ret)
  433. return ret;
  434. ret = ci_populate_tdc_limit(rdev);
  435. if (ret)
  436. return ret;
  437. ret = ci_populate_dw8(rdev);
  438. if (ret)
  439. return ret;
  440. ret = ci_populate_fuzzy_fan(rdev);
  441. if (ret)
  442. return ret;
  443. ret = ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(rdev);
  444. if (ret)
  445. return ret;
  446. ret = ci_populate_bapm_vddc_base_leakage_sidd(rdev);
  447. if (ret)
  448. return ret;
  449. ret = ci_copy_bytes_to_smc(rdev, pm_fuse_table_offset,
  450. (u8 *)&pi->smc_powertune_table,
  451. sizeof(SMU7_Discrete_PmFuses), pi->sram_end);
  452. if (ret)
  453. return ret;
  454. }
  455. return 0;
  456. }
  457. static void ci_do_enable_didt(struct radeon_device *rdev, const bool enable)
  458. {
  459. struct ci_power_info *pi = ci_get_pi(rdev);
  460. u32 data;
  461. if (pi->caps_sq_ramping) {
  462. data = RREG32_DIDT(DIDT_SQ_CTRL0);
  463. if (enable)
  464. data |= DIDT_CTRL_EN;
  465. else
  466. data &= ~DIDT_CTRL_EN;
  467. WREG32_DIDT(DIDT_SQ_CTRL0, data);
  468. }
  469. if (pi->caps_db_ramping) {
  470. data = RREG32_DIDT(DIDT_DB_CTRL0);
  471. if (enable)
  472. data |= DIDT_CTRL_EN;
  473. else
  474. data &= ~DIDT_CTRL_EN;
  475. WREG32_DIDT(DIDT_DB_CTRL0, data);
  476. }
  477. if (pi->caps_td_ramping) {
  478. data = RREG32_DIDT(DIDT_TD_CTRL0);
  479. if (enable)
  480. data |= DIDT_CTRL_EN;
  481. else
  482. data &= ~DIDT_CTRL_EN;
  483. WREG32_DIDT(DIDT_TD_CTRL0, data);
  484. }
  485. if (pi->caps_tcp_ramping) {
  486. data = RREG32_DIDT(DIDT_TCP_CTRL0);
  487. if (enable)
  488. data |= DIDT_CTRL_EN;
  489. else
  490. data &= ~DIDT_CTRL_EN;
  491. WREG32_DIDT(DIDT_TCP_CTRL0, data);
  492. }
  493. }
  494. static int ci_program_pt_config_registers(struct radeon_device *rdev,
  495. const struct ci_pt_config_reg *cac_config_regs)
  496. {
  497. const struct ci_pt_config_reg *config_regs = cac_config_regs;
  498. u32 data;
  499. u32 cache = 0;
  500. if (config_regs == NULL)
  501. return -EINVAL;
  502. while (config_regs->offset != 0xFFFFFFFF) {
  503. if (config_regs->type == CISLANDS_CONFIGREG_CACHE) {
  504. cache |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  505. } else {
  506. switch (config_regs->type) {
  507. case CISLANDS_CONFIGREG_SMC_IND:
  508. data = RREG32_SMC(config_regs->offset);
  509. break;
  510. case CISLANDS_CONFIGREG_DIDT_IND:
  511. data = RREG32_DIDT(config_regs->offset);
  512. break;
  513. default:
  514. data = RREG32(config_regs->offset << 2);
  515. break;
  516. }
  517. data &= ~config_regs->mask;
  518. data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  519. data |= cache;
  520. switch (config_regs->type) {
  521. case CISLANDS_CONFIGREG_SMC_IND:
  522. WREG32_SMC(config_regs->offset, data);
  523. break;
  524. case CISLANDS_CONFIGREG_DIDT_IND:
  525. WREG32_DIDT(config_regs->offset, data);
  526. break;
  527. default:
  528. WREG32(config_regs->offset << 2, data);
  529. break;
  530. }
  531. cache = 0;
  532. }
  533. config_regs++;
  534. }
  535. return 0;
  536. }
  537. static int ci_enable_didt(struct radeon_device *rdev, bool enable)
  538. {
  539. struct ci_power_info *pi = ci_get_pi(rdev);
  540. int ret;
  541. if (pi->caps_sq_ramping || pi->caps_db_ramping ||
  542. pi->caps_td_ramping || pi->caps_tcp_ramping) {
  543. cik_enter_rlc_safe_mode(rdev);
  544. if (enable) {
  545. ret = ci_program_pt_config_registers(rdev, didt_config_ci);
  546. if (ret) {
  547. cik_exit_rlc_safe_mode(rdev);
  548. return ret;
  549. }
  550. }
  551. ci_do_enable_didt(rdev, enable);
  552. cik_exit_rlc_safe_mode(rdev);
  553. }
  554. return 0;
  555. }
  556. static int ci_enable_power_containment(struct radeon_device *rdev, bool enable)
  557. {
  558. struct ci_power_info *pi = ci_get_pi(rdev);
  559. PPSMC_Result smc_result;
  560. int ret = 0;
  561. if (enable) {
  562. pi->power_containment_features = 0;
  563. if (pi->caps_power_containment) {
  564. if (pi->enable_bapm_feature) {
  565. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableDTE);
  566. if (smc_result != PPSMC_Result_OK)
  567. ret = -EINVAL;
  568. else
  569. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_BAPM;
  570. }
  571. if (pi->enable_tdc_limit_feature) {
  572. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_TDCLimitEnable);
  573. if (smc_result != PPSMC_Result_OK)
  574. ret = -EINVAL;
  575. else
  576. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_TDCLimit;
  577. }
  578. if (pi->enable_pkg_pwr_tracking_feature) {
  579. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_PkgPwrLimitEnable);
  580. if (smc_result != PPSMC_Result_OK) {
  581. ret = -EINVAL;
  582. } else {
  583. struct radeon_cac_tdp_table *cac_tdp_table =
  584. rdev->pm.dpm.dyn_state.cac_tdp_table;
  585. u32 default_pwr_limit =
  586. (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
  587. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_PkgPwrLimit;
  588. ci_set_power_limit(rdev, default_pwr_limit);
  589. }
  590. }
  591. }
  592. } else {
  593. if (pi->caps_power_containment && pi->power_containment_features) {
  594. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_TDCLimit)
  595. ci_send_msg_to_smc(rdev, PPSMC_MSG_TDCLimitDisable);
  596. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_BAPM)
  597. ci_send_msg_to_smc(rdev, PPSMC_MSG_DisableDTE);
  598. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit)
  599. ci_send_msg_to_smc(rdev, PPSMC_MSG_PkgPwrLimitDisable);
  600. pi->power_containment_features = 0;
  601. }
  602. }
  603. return ret;
  604. }
  605. static int ci_enable_smc_cac(struct radeon_device *rdev, bool enable)
  606. {
  607. struct ci_power_info *pi = ci_get_pi(rdev);
  608. PPSMC_Result smc_result;
  609. int ret = 0;
  610. if (pi->caps_cac) {
  611. if (enable) {
  612. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableCac);
  613. if (smc_result != PPSMC_Result_OK) {
  614. ret = -EINVAL;
  615. pi->cac_enabled = false;
  616. } else {
  617. pi->cac_enabled = true;
  618. }
  619. } else if (pi->cac_enabled) {
  620. ci_send_msg_to_smc(rdev, PPSMC_MSG_DisableCac);
  621. pi->cac_enabled = false;
  622. }
  623. }
  624. return ret;
  625. }
  626. static int ci_enable_thermal_based_sclk_dpm(struct radeon_device *rdev,
  627. bool enable)
  628. {
  629. struct ci_power_info *pi = ci_get_pi(rdev);
  630. PPSMC_Result smc_result = PPSMC_Result_OK;
  631. if (pi->thermal_sclk_dpm_enabled) {
  632. if (enable)
  633. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_ENABLE_THERMAL_DPM);
  634. else
  635. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_DISABLE_THERMAL_DPM);
  636. }
  637. if (smc_result == PPSMC_Result_OK)
  638. return 0;
  639. else
  640. return -EINVAL;
  641. }
  642. static int ci_power_control_set_level(struct radeon_device *rdev)
  643. {
  644. struct ci_power_info *pi = ci_get_pi(rdev);
  645. struct radeon_cac_tdp_table *cac_tdp_table =
  646. rdev->pm.dpm.dyn_state.cac_tdp_table;
  647. s32 adjust_percent;
  648. s32 target_tdp;
  649. int ret = 0;
  650. bool adjust_polarity = false; /* ??? */
  651. if (pi->caps_power_containment) {
  652. adjust_percent = adjust_polarity ?
  653. rdev->pm.dpm.tdp_adjustment : (-1 * rdev->pm.dpm.tdp_adjustment);
  654. target_tdp = ((100 + adjust_percent) *
  655. (s32)cac_tdp_table->configurable_tdp) / 100;
  656. ret = ci_set_overdrive_target_tdp(rdev, (u32)target_tdp);
  657. }
  658. return ret;
  659. }
  660. void ci_dpm_powergate_uvd(struct radeon_device *rdev, bool gate)
  661. {
  662. struct ci_power_info *pi = ci_get_pi(rdev);
  663. if (pi->uvd_power_gated == gate)
  664. return;
  665. pi->uvd_power_gated = gate;
  666. ci_update_uvd_dpm(rdev, gate);
  667. }
  668. bool ci_dpm_vblank_too_short(struct radeon_device *rdev)
  669. {
  670. struct ci_power_info *pi = ci_get_pi(rdev);
  671. u32 vblank_time = r600_dpm_get_vblank_time(rdev);
  672. u32 switch_limit = pi->mem_gddr5 ? 450 : 300;
  673. if (vblank_time < switch_limit)
  674. return true;
  675. else
  676. return false;
  677. }
  678. static void ci_apply_state_adjust_rules(struct radeon_device *rdev,
  679. struct radeon_ps *rps)
  680. {
  681. struct ci_ps *ps = ci_get_ps(rps);
  682. struct ci_power_info *pi = ci_get_pi(rdev);
  683. struct radeon_clock_and_voltage_limits *max_limits;
  684. bool disable_mclk_switching;
  685. u32 sclk, mclk;
  686. int i;
  687. if (rps->vce_active) {
  688. rps->evclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].evclk;
  689. rps->ecclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].ecclk;
  690. } else {
  691. rps->evclk = 0;
  692. rps->ecclk = 0;
  693. }
  694. if ((rdev->pm.dpm.new_active_crtc_count > 1) ||
  695. ci_dpm_vblank_too_short(rdev))
  696. disable_mclk_switching = true;
  697. else
  698. disable_mclk_switching = false;
  699. if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY)
  700. pi->battery_state = true;
  701. else
  702. pi->battery_state = false;
  703. if (rdev->pm.dpm.ac_power)
  704. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  705. else
  706. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  707. if (rdev->pm.dpm.ac_power == false) {
  708. for (i = 0; i < ps->performance_level_count; i++) {
  709. if (ps->performance_levels[i].mclk > max_limits->mclk)
  710. ps->performance_levels[i].mclk = max_limits->mclk;
  711. if (ps->performance_levels[i].sclk > max_limits->sclk)
  712. ps->performance_levels[i].sclk = max_limits->sclk;
  713. }
  714. }
  715. /* XXX validate the min clocks required for display */
  716. if (disable_mclk_switching) {
  717. mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
  718. sclk = ps->performance_levels[0].sclk;
  719. } else {
  720. mclk = ps->performance_levels[0].mclk;
  721. sclk = ps->performance_levels[0].sclk;
  722. }
  723. if (rps->vce_active) {
  724. if (sclk < rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].sclk)
  725. sclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].sclk;
  726. if (mclk < rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].mclk)
  727. mclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].mclk;
  728. }
  729. ps->performance_levels[0].sclk = sclk;
  730. ps->performance_levels[0].mclk = mclk;
  731. if (ps->performance_levels[1].sclk < ps->performance_levels[0].sclk)
  732. ps->performance_levels[1].sclk = ps->performance_levels[0].sclk;
  733. if (disable_mclk_switching) {
  734. if (ps->performance_levels[0].mclk < ps->performance_levels[1].mclk)
  735. ps->performance_levels[0].mclk = ps->performance_levels[1].mclk;
  736. } else {
  737. if (ps->performance_levels[1].mclk < ps->performance_levels[0].mclk)
  738. ps->performance_levels[1].mclk = ps->performance_levels[0].mclk;
  739. }
  740. }
  741. static int ci_thermal_set_temperature_range(struct radeon_device *rdev,
  742. int min_temp, int max_temp)
  743. {
  744. int low_temp = 0 * 1000;
  745. int high_temp = 255 * 1000;
  746. u32 tmp;
  747. if (low_temp < min_temp)
  748. low_temp = min_temp;
  749. if (high_temp > max_temp)
  750. high_temp = max_temp;
  751. if (high_temp < low_temp) {
  752. DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
  753. return -EINVAL;
  754. }
  755. tmp = RREG32_SMC(CG_THERMAL_INT);
  756. tmp &= ~(CI_DIG_THERM_INTH_MASK | CI_DIG_THERM_INTL_MASK);
  757. tmp |= CI_DIG_THERM_INTH(high_temp / 1000) |
  758. CI_DIG_THERM_INTL(low_temp / 1000);
  759. WREG32_SMC(CG_THERMAL_INT, tmp);
  760. #if 0
  761. /* XXX: need to figure out how to handle this properly */
  762. tmp = RREG32_SMC(CG_THERMAL_CTRL);
  763. tmp &= DIG_THERM_DPM_MASK;
  764. tmp |= DIG_THERM_DPM(high_temp / 1000);
  765. WREG32_SMC(CG_THERMAL_CTRL, tmp);
  766. #endif
  767. rdev->pm.dpm.thermal.min_temp = low_temp;
  768. rdev->pm.dpm.thermal.max_temp = high_temp;
  769. return 0;
  770. }
  771. static int ci_thermal_enable_alert(struct radeon_device *rdev,
  772. bool enable)
  773. {
  774. u32 thermal_int = RREG32_SMC(CG_THERMAL_INT);
  775. PPSMC_Result result;
  776. if (enable) {
  777. thermal_int &= ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  778. WREG32_SMC(CG_THERMAL_INT, thermal_int);
  779. rdev->irq.dpm_thermal = false;
  780. result = ci_send_msg_to_smc(rdev, PPSMC_MSG_Thermal_Cntl_Enable);
  781. if (result != PPSMC_Result_OK) {
  782. DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
  783. return -EINVAL;
  784. }
  785. } else {
  786. thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
  787. WREG32_SMC(CG_THERMAL_INT, thermal_int);
  788. rdev->irq.dpm_thermal = true;
  789. result = ci_send_msg_to_smc(rdev, PPSMC_MSG_Thermal_Cntl_Disable);
  790. if (result != PPSMC_Result_OK) {
  791. DRM_DEBUG_KMS("Could not disable thermal interrupts.\n");
  792. return -EINVAL;
  793. }
  794. }
  795. return 0;
  796. }
  797. static void ci_fan_ctrl_set_static_mode(struct radeon_device *rdev, u32 mode)
  798. {
  799. struct ci_power_info *pi = ci_get_pi(rdev);
  800. u32 tmp;
  801. if (pi->fan_ctrl_is_in_default_mode) {
  802. tmp = (RREG32_SMC(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK) >> FDO_PWM_MODE_SHIFT;
  803. pi->fan_ctrl_default_mode = tmp;
  804. tmp = (RREG32_SMC(CG_FDO_CTRL2) & TMIN_MASK) >> TMIN_SHIFT;
  805. pi->t_min = tmp;
  806. pi->fan_ctrl_is_in_default_mode = false;
  807. }
  808. tmp = RREG32_SMC(CG_FDO_CTRL2) & ~TMIN_MASK;
  809. tmp |= TMIN(0);
  810. WREG32_SMC(CG_FDO_CTRL2, tmp);
  811. tmp = RREG32_SMC(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
  812. tmp |= FDO_PWM_MODE(mode);
  813. WREG32_SMC(CG_FDO_CTRL2, tmp);
  814. }
  815. static int ci_thermal_setup_fan_table(struct radeon_device *rdev)
  816. {
  817. struct ci_power_info *pi = ci_get_pi(rdev);
  818. SMU7_Discrete_FanTable fan_table = { FDO_MODE_HARDWARE };
  819. u32 duty100;
  820. u32 t_diff1, t_diff2, pwm_diff1, pwm_diff2;
  821. u16 fdo_min, slope1, slope2;
  822. u32 reference_clock, tmp;
  823. int ret;
  824. u64 tmp64;
  825. if (!pi->fan_table_start) {
  826. rdev->pm.dpm.fan.ucode_fan_control = false;
  827. return 0;
  828. }
  829. duty100 = (RREG32_SMC(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
  830. if (duty100 == 0) {
  831. rdev->pm.dpm.fan.ucode_fan_control = false;
  832. return 0;
  833. }
  834. tmp64 = (u64)rdev->pm.dpm.fan.pwm_min * duty100;
  835. do_div(tmp64, 10000);
  836. fdo_min = (u16)tmp64;
  837. t_diff1 = rdev->pm.dpm.fan.t_med - rdev->pm.dpm.fan.t_min;
  838. t_diff2 = rdev->pm.dpm.fan.t_high - rdev->pm.dpm.fan.t_med;
  839. pwm_diff1 = rdev->pm.dpm.fan.pwm_med - rdev->pm.dpm.fan.pwm_min;
  840. pwm_diff2 = rdev->pm.dpm.fan.pwm_high - rdev->pm.dpm.fan.pwm_med;
  841. slope1 = (u16)((50 + ((16 * duty100 * pwm_diff1) / t_diff1)) / 100);
  842. slope2 = (u16)((50 + ((16 * duty100 * pwm_diff2) / t_diff2)) / 100);
  843. fan_table.TempMin = cpu_to_be16((50 + rdev->pm.dpm.fan.t_min) / 100);
  844. fan_table.TempMed = cpu_to_be16((50 + rdev->pm.dpm.fan.t_med) / 100);
  845. fan_table.TempMax = cpu_to_be16((50 + rdev->pm.dpm.fan.t_max) / 100);
  846. fan_table.Slope1 = cpu_to_be16(slope1);
  847. fan_table.Slope2 = cpu_to_be16(slope2);
  848. fan_table.FdoMin = cpu_to_be16(fdo_min);
  849. fan_table.HystDown = cpu_to_be16(rdev->pm.dpm.fan.t_hyst);
  850. fan_table.HystUp = cpu_to_be16(1);
  851. fan_table.HystSlope = cpu_to_be16(1);
  852. fan_table.TempRespLim = cpu_to_be16(5);
  853. reference_clock = radeon_get_xclk(rdev);
  854. fan_table.RefreshPeriod = cpu_to_be32((rdev->pm.dpm.fan.cycle_delay *
  855. reference_clock) / 1600);
  856. fan_table.FdoMax = cpu_to_be16((u16)duty100);
  857. tmp = (RREG32_SMC(CG_MULT_THERMAL_CTRL) & TEMP_SEL_MASK) >> TEMP_SEL_SHIFT;
  858. fan_table.TempSrc = (uint8_t)tmp;
  859. ret = ci_copy_bytes_to_smc(rdev,
  860. pi->fan_table_start,
  861. (u8 *)(&fan_table),
  862. sizeof(fan_table),
  863. pi->sram_end);
  864. if (ret) {
  865. DRM_ERROR("Failed to load fan table to the SMC.");
  866. rdev->pm.dpm.fan.ucode_fan_control = false;
  867. }
  868. return 0;
  869. }
  870. static int ci_fan_ctrl_start_smc_fan_control(struct radeon_device *rdev)
  871. {
  872. struct ci_power_info *pi = ci_get_pi(rdev);
  873. PPSMC_Result ret;
  874. if (pi->caps_od_fuzzy_fan_control_support) {
  875. ret = ci_send_msg_to_smc_with_parameter(rdev,
  876. PPSMC_StartFanControl,
  877. FAN_CONTROL_FUZZY);
  878. if (ret != PPSMC_Result_OK)
  879. return -EINVAL;
  880. ret = ci_send_msg_to_smc_with_parameter(rdev,
  881. PPSMC_MSG_SetFanPwmMax,
  882. rdev->pm.dpm.fan.default_max_fan_pwm);
  883. if (ret != PPSMC_Result_OK)
  884. return -EINVAL;
  885. } else {
  886. ret = ci_send_msg_to_smc_with_parameter(rdev,
  887. PPSMC_StartFanControl,
  888. FAN_CONTROL_TABLE);
  889. if (ret != PPSMC_Result_OK)
  890. return -EINVAL;
  891. }
  892. pi->fan_is_controlled_by_smc = true;
  893. return 0;
  894. }
  895. static int ci_fan_ctrl_stop_smc_fan_control(struct radeon_device *rdev)
  896. {
  897. PPSMC_Result ret;
  898. struct ci_power_info *pi = ci_get_pi(rdev);
  899. ret = ci_send_msg_to_smc(rdev, PPSMC_StopFanControl);
  900. if (ret == PPSMC_Result_OK) {
  901. pi->fan_is_controlled_by_smc = false;
  902. return 0;
  903. } else
  904. return -EINVAL;
  905. }
  906. int ci_fan_ctrl_get_fan_speed_percent(struct radeon_device *rdev,
  907. u32 *speed)
  908. {
  909. u32 duty, duty100;
  910. u64 tmp64;
  911. if (rdev->pm.no_fan)
  912. return -ENOENT;
  913. duty100 = (RREG32_SMC(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
  914. duty = (RREG32_SMC(CG_THERMAL_STATUS) & FDO_PWM_DUTY_MASK) >> FDO_PWM_DUTY_SHIFT;
  915. if (duty100 == 0)
  916. return -EINVAL;
  917. tmp64 = (u64)duty * 100;
  918. do_div(tmp64, duty100);
  919. *speed = (u32)tmp64;
  920. if (*speed > 100)
  921. *speed = 100;
  922. return 0;
  923. }
  924. int ci_fan_ctrl_set_fan_speed_percent(struct radeon_device *rdev,
  925. u32 speed)
  926. {
  927. u32 tmp;
  928. u32 duty, duty100;
  929. u64 tmp64;
  930. struct ci_power_info *pi = ci_get_pi(rdev);
  931. if (rdev->pm.no_fan)
  932. return -ENOENT;
  933. if (pi->fan_is_controlled_by_smc)
  934. return -EINVAL;
  935. if (speed > 100)
  936. return -EINVAL;
  937. duty100 = (RREG32_SMC(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
  938. if (duty100 == 0)
  939. return -EINVAL;
  940. tmp64 = (u64)speed * duty100;
  941. do_div(tmp64, 100);
  942. duty = (u32)tmp64;
  943. tmp = RREG32_SMC(CG_FDO_CTRL0) & ~FDO_STATIC_DUTY_MASK;
  944. tmp |= FDO_STATIC_DUTY(duty);
  945. WREG32_SMC(CG_FDO_CTRL0, tmp);
  946. return 0;
  947. }
  948. void ci_fan_ctrl_set_mode(struct radeon_device *rdev, u32 mode)
  949. {
  950. if (mode) {
  951. /* stop auto-manage */
  952. if (rdev->pm.dpm.fan.ucode_fan_control)
  953. ci_fan_ctrl_stop_smc_fan_control(rdev);
  954. ci_fan_ctrl_set_static_mode(rdev, mode);
  955. } else {
  956. /* restart auto-manage */
  957. if (rdev->pm.dpm.fan.ucode_fan_control)
  958. ci_thermal_start_smc_fan_control(rdev);
  959. else
  960. ci_fan_ctrl_set_default_mode(rdev);
  961. }
  962. }
  963. u32 ci_fan_ctrl_get_mode(struct radeon_device *rdev)
  964. {
  965. struct ci_power_info *pi = ci_get_pi(rdev);
  966. u32 tmp;
  967. if (pi->fan_is_controlled_by_smc)
  968. return 0;
  969. tmp = RREG32_SMC(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK;
  970. return (tmp >> FDO_PWM_MODE_SHIFT);
  971. }
  972. #if 0
  973. static int ci_fan_ctrl_get_fan_speed_rpm(struct radeon_device *rdev,
  974. u32 *speed)
  975. {
  976. u32 tach_period;
  977. u32 xclk = radeon_get_xclk(rdev);
  978. if (rdev->pm.no_fan)
  979. return -ENOENT;
  980. if (rdev->pm.fan_pulses_per_revolution == 0)
  981. return -ENOENT;
  982. tach_period = (RREG32_SMC(CG_TACH_STATUS) & TACH_PERIOD_MASK) >> TACH_PERIOD_SHIFT;
  983. if (tach_period == 0)
  984. return -ENOENT;
  985. *speed = 60 * xclk * 10000 / tach_period;
  986. return 0;
  987. }
  988. static int ci_fan_ctrl_set_fan_speed_rpm(struct radeon_device *rdev,
  989. u32 speed)
  990. {
  991. u32 tach_period, tmp;
  992. u32 xclk = radeon_get_xclk(rdev);
  993. if (rdev->pm.no_fan)
  994. return -ENOENT;
  995. if (rdev->pm.fan_pulses_per_revolution == 0)
  996. return -ENOENT;
  997. if ((speed < rdev->pm.fan_min_rpm) ||
  998. (speed > rdev->pm.fan_max_rpm))
  999. return -EINVAL;
  1000. if (rdev->pm.dpm.fan.ucode_fan_control)
  1001. ci_fan_ctrl_stop_smc_fan_control(rdev);
  1002. tach_period = 60 * xclk * 10000 / (8 * speed);
  1003. tmp = RREG32_SMC(CG_TACH_CTRL) & ~TARGET_PERIOD_MASK;
  1004. tmp |= TARGET_PERIOD(tach_period);
  1005. WREG32_SMC(CG_TACH_CTRL, tmp);
  1006. ci_fan_ctrl_set_static_mode(rdev, FDO_PWM_MODE_STATIC_RPM);
  1007. return 0;
  1008. }
  1009. #endif
  1010. static void ci_fan_ctrl_set_default_mode(struct radeon_device *rdev)
  1011. {
  1012. struct ci_power_info *pi = ci_get_pi(rdev);
  1013. u32 tmp;
  1014. if (!pi->fan_ctrl_is_in_default_mode) {
  1015. tmp = RREG32_SMC(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
  1016. tmp |= FDO_PWM_MODE(pi->fan_ctrl_default_mode);
  1017. WREG32_SMC(CG_FDO_CTRL2, tmp);
  1018. tmp = RREG32_SMC(CG_FDO_CTRL2) & ~TMIN_MASK;
  1019. tmp |= TMIN(pi->t_min);
  1020. WREG32_SMC(CG_FDO_CTRL2, tmp);
  1021. pi->fan_ctrl_is_in_default_mode = true;
  1022. }
  1023. }
  1024. static void ci_thermal_start_smc_fan_control(struct radeon_device *rdev)
  1025. {
  1026. if (rdev->pm.dpm.fan.ucode_fan_control) {
  1027. ci_fan_ctrl_start_smc_fan_control(rdev);
  1028. ci_fan_ctrl_set_static_mode(rdev, FDO_PWM_MODE_STATIC);
  1029. }
  1030. }
  1031. static void ci_thermal_initialize(struct radeon_device *rdev)
  1032. {
  1033. u32 tmp;
  1034. if (rdev->pm.fan_pulses_per_revolution) {
  1035. tmp = RREG32_SMC(CG_TACH_CTRL) & ~EDGE_PER_REV_MASK;
  1036. tmp |= EDGE_PER_REV(rdev->pm.fan_pulses_per_revolution -1);
  1037. WREG32_SMC(CG_TACH_CTRL, tmp);
  1038. }
  1039. tmp = RREG32_SMC(CG_FDO_CTRL2) & ~TACH_PWM_RESP_RATE_MASK;
  1040. tmp |= TACH_PWM_RESP_RATE(0x28);
  1041. WREG32_SMC(CG_FDO_CTRL2, tmp);
  1042. }
  1043. static int ci_thermal_start_thermal_controller(struct radeon_device *rdev)
  1044. {
  1045. int ret;
  1046. ci_thermal_initialize(rdev);
  1047. ret = ci_thermal_set_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  1048. if (ret)
  1049. return ret;
  1050. ret = ci_thermal_enable_alert(rdev, true);
  1051. if (ret)
  1052. return ret;
  1053. if (rdev->pm.dpm.fan.ucode_fan_control) {
  1054. ret = ci_thermal_setup_fan_table(rdev);
  1055. if (ret)
  1056. return ret;
  1057. ci_thermal_start_smc_fan_control(rdev);
  1058. }
  1059. return 0;
  1060. }
  1061. static void ci_thermal_stop_thermal_controller(struct radeon_device *rdev)
  1062. {
  1063. if (!rdev->pm.no_fan)
  1064. ci_fan_ctrl_set_default_mode(rdev);
  1065. }
  1066. #if 0
  1067. static int ci_read_smc_soft_register(struct radeon_device *rdev,
  1068. u16 reg_offset, u32 *value)
  1069. {
  1070. struct ci_power_info *pi = ci_get_pi(rdev);
  1071. return ci_read_smc_sram_dword(rdev,
  1072. pi->soft_regs_start + reg_offset,
  1073. value, pi->sram_end);
  1074. }
  1075. #endif
  1076. static int ci_write_smc_soft_register(struct radeon_device *rdev,
  1077. u16 reg_offset, u32 value)
  1078. {
  1079. struct ci_power_info *pi = ci_get_pi(rdev);
  1080. return ci_write_smc_sram_dword(rdev,
  1081. pi->soft_regs_start + reg_offset,
  1082. value, pi->sram_end);
  1083. }
  1084. static void ci_init_fps_limits(struct radeon_device *rdev)
  1085. {
  1086. struct ci_power_info *pi = ci_get_pi(rdev);
  1087. SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
  1088. if (pi->caps_fps) {
  1089. u16 tmp;
  1090. tmp = 45;
  1091. table->FpsHighT = cpu_to_be16(tmp);
  1092. tmp = 30;
  1093. table->FpsLowT = cpu_to_be16(tmp);
  1094. }
  1095. }
  1096. static int ci_update_sclk_t(struct radeon_device *rdev)
  1097. {
  1098. struct ci_power_info *pi = ci_get_pi(rdev);
  1099. int ret = 0;
  1100. u32 low_sclk_interrupt_t = 0;
  1101. if (pi->caps_sclk_throttle_low_notification) {
  1102. low_sclk_interrupt_t = cpu_to_be32(pi->low_sclk_interrupt_t);
  1103. ret = ci_copy_bytes_to_smc(rdev,
  1104. pi->dpm_table_start +
  1105. offsetof(SMU7_Discrete_DpmTable, LowSclkInterruptT),
  1106. (u8 *)&low_sclk_interrupt_t,
  1107. sizeof(u32), pi->sram_end);
  1108. }
  1109. return ret;
  1110. }
  1111. static void ci_get_leakage_voltages(struct radeon_device *rdev)
  1112. {
  1113. struct ci_power_info *pi = ci_get_pi(rdev);
  1114. u16 leakage_id, virtual_voltage_id;
  1115. u16 vddc, vddci;
  1116. int i;
  1117. pi->vddc_leakage.count = 0;
  1118. pi->vddci_leakage.count = 0;
  1119. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
  1120. for (i = 0; i < CISLANDS_MAX_LEAKAGE_COUNT; i++) {
  1121. virtual_voltage_id = ATOM_VIRTUAL_VOLTAGE_ID0 + i;
  1122. if (radeon_atom_get_voltage_evv(rdev, virtual_voltage_id, &vddc) != 0)
  1123. continue;
  1124. if (vddc != 0 && vddc != virtual_voltage_id) {
  1125. pi->vddc_leakage.actual_voltage[pi->vddc_leakage.count] = vddc;
  1126. pi->vddc_leakage.leakage_id[pi->vddc_leakage.count] = virtual_voltage_id;
  1127. pi->vddc_leakage.count++;
  1128. }
  1129. }
  1130. } else if (radeon_atom_get_leakage_id_from_vbios(rdev, &leakage_id) == 0) {
  1131. for (i = 0; i < CISLANDS_MAX_LEAKAGE_COUNT; i++) {
  1132. virtual_voltage_id = ATOM_VIRTUAL_VOLTAGE_ID0 + i;
  1133. if (radeon_atom_get_leakage_vddc_based_on_leakage_params(rdev, &vddc, &vddci,
  1134. virtual_voltage_id,
  1135. leakage_id) == 0) {
  1136. if (vddc != 0 && vddc != virtual_voltage_id) {
  1137. pi->vddc_leakage.actual_voltage[pi->vddc_leakage.count] = vddc;
  1138. pi->vddc_leakage.leakage_id[pi->vddc_leakage.count] = virtual_voltage_id;
  1139. pi->vddc_leakage.count++;
  1140. }
  1141. if (vddci != 0 && vddci != virtual_voltage_id) {
  1142. pi->vddci_leakage.actual_voltage[pi->vddci_leakage.count] = vddci;
  1143. pi->vddci_leakage.leakage_id[pi->vddci_leakage.count] = virtual_voltage_id;
  1144. pi->vddci_leakage.count++;
  1145. }
  1146. }
  1147. }
  1148. }
  1149. }
  1150. static void ci_set_dpm_event_sources(struct radeon_device *rdev, u32 sources)
  1151. {
  1152. struct ci_power_info *pi = ci_get_pi(rdev);
  1153. bool want_thermal_protection;
  1154. enum radeon_dpm_event_src dpm_event_src;
  1155. u32 tmp;
  1156. switch (sources) {
  1157. case 0:
  1158. default:
  1159. want_thermal_protection = false;
  1160. break;
  1161. case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL):
  1162. want_thermal_protection = true;
  1163. dpm_event_src = RADEON_DPM_EVENT_SRC_DIGITAL;
  1164. break;
  1165. case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
  1166. want_thermal_protection = true;
  1167. dpm_event_src = RADEON_DPM_EVENT_SRC_EXTERNAL;
  1168. break;
  1169. case ((1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
  1170. (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL)):
  1171. want_thermal_protection = true;
  1172. dpm_event_src = RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
  1173. break;
  1174. }
  1175. if (want_thermal_protection) {
  1176. #if 0
  1177. /* XXX: need to figure out how to handle this properly */
  1178. tmp = RREG32_SMC(CG_THERMAL_CTRL);
  1179. tmp &= DPM_EVENT_SRC_MASK;
  1180. tmp |= DPM_EVENT_SRC(dpm_event_src);
  1181. WREG32_SMC(CG_THERMAL_CTRL, tmp);
  1182. #endif
  1183. tmp = RREG32_SMC(GENERAL_PWRMGT);
  1184. if (pi->thermal_protection)
  1185. tmp &= ~THERMAL_PROTECTION_DIS;
  1186. else
  1187. tmp |= THERMAL_PROTECTION_DIS;
  1188. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1189. } else {
  1190. tmp = RREG32_SMC(GENERAL_PWRMGT);
  1191. tmp |= THERMAL_PROTECTION_DIS;
  1192. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1193. }
  1194. }
  1195. static void ci_enable_auto_throttle_source(struct radeon_device *rdev,
  1196. enum radeon_dpm_auto_throttle_src source,
  1197. bool enable)
  1198. {
  1199. struct ci_power_info *pi = ci_get_pi(rdev);
  1200. if (enable) {
  1201. if (!(pi->active_auto_throttle_sources & (1 << source))) {
  1202. pi->active_auto_throttle_sources |= 1 << source;
  1203. ci_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
  1204. }
  1205. } else {
  1206. if (pi->active_auto_throttle_sources & (1 << source)) {
  1207. pi->active_auto_throttle_sources &= ~(1 << source);
  1208. ci_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
  1209. }
  1210. }
  1211. }
  1212. static void ci_enable_vr_hot_gpio_interrupt(struct radeon_device *rdev)
  1213. {
  1214. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
  1215. ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableVRHotGPIOInterrupt);
  1216. }
  1217. static int ci_unfreeze_sclk_mclk_dpm(struct radeon_device *rdev)
  1218. {
  1219. struct ci_power_info *pi = ci_get_pi(rdev);
  1220. PPSMC_Result smc_result;
  1221. if (!pi->need_update_smu7_dpm_table)
  1222. return 0;
  1223. if ((!pi->sclk_dpm_key_disabled) &&
  1224. (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
  1225. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_SCLKDPM_UnfreezeLevel);
  1226. if (smc_result != PPSMC_Result_OK)
  1227. return -EINVAL;
  1228. }
  1229. if ((!pi->mclk_dpm_key_disabled) &&
  1230. (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
  1231. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_UnfreezeLevel);
  1232. if (smc_result != PPSMC_Result_OK)
  1233. return -EINVAL;
  1234. }
  1235. pi->need_update_smu7_dpm_table = 0;
  1236. return 0;
  1237. }
  1238. static int ci_enable_sclk_mclk_dpm(struct radeon_device *rdev, bool enable)
  1239. {
  1240. struct ci_power_info *pi = ci_get_pi(rdev);
  1241. PPSMC_Result smc_result;
  1242. if (enable) {
  1243. if (!pi->sclk_dpm_key_disabled) {
  1244. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_DPM_Enable);
  1245. if (smc_result != PPSMC_Result_OK)
  1246. return -EINVAL;
  1247. }
  1248. if (!pi->mclk_dpm_key_disabled) {
  1249. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_Enable);
  1250. if (smc_result != PPSMC_Result_OK)
  1251. return -EINVAL;
  1252. WREG32_P(MC_SEQ_CNTL_3, CAC_EN, ~CAC_EN);
  1253. WREG32_SMC(LCAC_MC0_CNTL, 0x05);
  1254. WREG32_SMC(LCAC_MC1_CNTL, 0x05);
  1255. WREG32_SMC(LCAC_CPL_CNTL, 0x100005);
  1256. udelay(10);
  1257. WREG32_SMC(LCAC_MC0_CNTL, 0x400005);
  1258. WREG32_SMC(LCAC_MC1_CNTL, 0x400005);
  1259. WREG32_SMC(LCAC_CPL_CNTL, 0x500005);
  1260. }
  1261. } else {
  1262. if (!pi->sclk_dpm_key_disabled) {
  1263. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_DPM_Disable);
  1264. if (smc_result != PPSMC_Result_OK)
  1265. return -EINVAL;
  1266. }
  1267. if (!pi->mclk_dpm_key_disabled) {
  1268. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_Disable);
  1269. if (smc_result != PPSMC_Result_OK)
  1270. return -EINVAL;
  1271. }
  1272. }
  1273. return 0;
  1274. }
  1275. static int ci_start_dpm(struct radeon_device *rdev)
  1276. {
  1277. struct ci_power_info *pi = ci_get_pi(rdev);
  1278. PPSMC_Result smc_result;
  1279. int ret;
  1280. u32 tmp;
  1281. tmp = RREG32_SMC(GENERAL_PWRMGT);
  1282. tmp |= GLOBAL_PWRMGT_EN;
  1283. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1284. tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  1285. tmp |= DYNAMIC_PM_EN;
  1286. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  1287. ci_write_smc_soft_register(rdev, offsetof(SMU7_SoftRegisters, VoltageChangeTimeout), 0x1000);
  1288. WREG32_P(BIF_LNCNT_RESET, 0, ~RESET_LNCNT_EN);
  1289. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_Voltage_Cntl_Enable);
  1290. if (smc_result != PPSMC_Result_OK)
  1291. return -EINVAL;
  1292. ret = ci_enable_sclk_mclk_dpm(rdev, true);
  1293. if (ret)
  1294. return ret;
  1295. if (!pi->pcie_dpm_key_disabled) {
  1296. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_PCIeDPM_Enable);
  1297. if (smc_result != PPSMC_Result_OK)
  1298. return -EINVAL;
  1299. }
  1300. return 0;
  1301. }
  1302. static int ci_freeze_sclk_mclk_dpm(struct radeon_device *rdev)
  1303. {
  1304. struct ci_power_info *pi = ci_get_pi(rdev);
  1305. PPSMC_Result smc_result;
  1306. if (!pi->need_update_smu7_dpm_table)
  1307. return 0;
  1308. if ((!pi->sclk_dpm_key_disabled) &&
  1309. (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
  1310. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_SCLKDPM_FreezeLevel);
  1311. if (smc_result != PPSMC_Result_OK)
  1312. return -EINVAL;
  1313. }
  1314. if ((!pi->mclk_dpm_key_disabled) &&
  1315. (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
  1316. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_FreezeLevel);
  1317. if (smc_result != PPSMC_Result_OK)
  1318. return -EINVAL;
  1319. }
  1320. return 0;
  1321. }
  1322. static int ci_stop_dpm(struct radeon_device *rdev)
  1323. {
  1324. struct ci_power_info *pi = ci_get_pi(rdev);
  1325. PPSMC_Result smc_result;
  1326. int ret;
  1327. u32 tmp;
  1328. tmp = RREG32_SMC(GENERAL_PWRMGT);
  1329. tmp &= ~GLOBAL_PWRMGT_EN;
  1330. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1331. tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  1332. tmp &= ~DYNAMIC_PM_EN;
  1333. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  1334. if (!pi->pcie_dpm_key_disabled) {
  1335. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_PCIeDPM_Disable);
  1336. if (smc_result != PPSMC_Result_OK)
  1337. return -EINVAL;
  1338. }
  1339. ret = ci_enable_sclk_mclk_dpm(rdev, false);
  1340. if (ret)
  1341. return ret;
  1342. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_Voltage_Cntl_Disable);
  1343. if (smc_result != PPSMC_Result_OK)
  1344. return -EINVAL;
  1345. return 0;
  1346. }
  1347. static void ci_enable_sclk_control(struct radeon_device *rdev, bool enable)
  1348. {
  1349. u32 tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  1350. if (enable)
  1351. tmp &= ~SCLK_PWRMGT_OFF;
  1352. else
  1353. tmp |= SCLK_PWRMGT_OFF;
  1354. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  1355. }
  1356. #if 0
  1357. static int ci_notify_hw_of_power_source(struct radeon_device *rdev,
  1358. bool ac_power)
  1359. {
  1360. struct ci_power_info *pi = ci_get_pi(rdev);
  1361. struct radeon_cac_tdp_table *cac_tdp_table =
  1362. rdev->pm.dpm.dyn_state.cac_tdp_table;
  1363. u32 power_limit;
  1364. if (ac_power)
  1365. power_limit = (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
  1366. else
  1367. power_limit = (u32)(cac_tdp_table->battery_power_limit * 256);
  1368. ci_set_power_limit(rdev, power_limit);
  1369. if (pi->caps_automatic_dc_transition) {
  1370. if (ac_power)
  1371. ci_send_msg_to_smc(rdev, PPSMC_MSG_RunningOnAC);
  1372. else
  1373. ci_send_msg_to_smc(rdev, PPSMC_MSG_Remove_DC_Clamp);
  1374. }
  1375. return 0;
  1376. }
  1377. #endif
  1378. static PPSMC_Result ci_send_msg_to_smc_with_parameter(struct radeon_device *rdev,
  1379. PPSMC_Msg msg, u32 parameter)
  1380. {
  1381. WREG32(SMC_MSG_ARG_0, parameter);
  1382. return ci_send_msg_to_smc(rdev, msg);
  1383. }
  1384. static PPSMC_Result ci_send_msg_to_smc_return_parameter(struct radeon_device *rdev,
  1385. PPSMC_Msg msg, u32 *parameter)
  1386. {
  1387. PPSMC_Result smc_result;
  1388. smc_result = ci_send_msg_to_smc(rdev, msg);
  1389. if ((smc_result == PPSMC_Result_OK) && parameter)
  1390. *parameter = RREG32(SMC_MSG_ARG_0);
  1391. return smc_result;
  1392. }
  1393. static int ci_dpm_force_state_sclk(struct radeon_device *rdev, u32 n)
  1394. {
  1395. struct ci_power_info *pi = ci_get_pi(rdev);
  1396. if (!pi->sclk_dpm_key_disabled) {
  1397. PPSMC_Result smc_result =
  1398. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SCLKDPM_SetEnabledMask, 1 << n);
  1399. if (smc_result != PPSMC_Result_OK)
  1400. return -EINVAL;
  1401. }
  1402. return 0;
  1403. }
  1404. static int ci_dpm_force_state_mclk(struct radeon_device *rdev, u32 n)
  1405. {
  1406. struct ci_power_info *pi = ci_get_pi(rdev);
  1407. if (!pi->mclk_dpm_key_disabled) {
  1408. PPSMC_Result smc_result =
  1409. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_MCLKDPM_SetEnabledMask, 1 << n);
  1410. if (smc_result != PPSMC_Result_OK)
  1411. return -EINVAL;
  1412. }
  1413. return 0;
  1414. }
  1415. static int ci_dpm_force_state_pcie(struct radeon_device *rdev, u32 n)
  1416. {
  1417. struct ci_power_info *pi = ci_get_pi(rdev);
  1418. if (!pi->pcie_dpm_key_disabled) {
  1419. PPSMC_Result smc_result =
  1420. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_PCIeDPM_ForceLevel, n);
  1421. if (smc_result != PPSMC_Result_OK)
  1422. return -EINVAL;
  1423. }
  1424. return 0;
  1425. }
  1426. static int ci_set_power_limit(struct radeon_device *rdev, u32 n)
  1427. {
  1428. struct ci_power_info *pi = ci_get_pi(rdev);
  1429. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit) {
  1430. PPSMC_Result smc_result =
  1431. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_PkgPwrSetLimit, n);
  1432. if (smc_result != PPSMC_Result_OK)
  1433. return -EINVAL;
  1434. }
  1435. return 0;
  1436. }
  1437. static int ci_set_overdrive_target_tdp(struct radeon_device *rdev,
  1438. u32 target_tdp)
  1439. {
  1440. PPSMC_Result smc_result =
  1441. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_OverDriveSetTargetTdp, target_tdp);
  1442. if (smc_result != PPSMC_Result_OK)
  1443. return -EINVAL;
  1444. return 0;
  1445. }
  1446. #if 0
  1447. static int ci_set_boot_state(struct radeon_device *rdev)
  1448. {
  1449. return ci_enable_sclk_mclk_dpm(rdev, false);
  1450. }
  1451. #endif
  1452. static u32 ci_get_average_sclk_freq(struct radeon_device *rdev)
  1453. {
  1454. u32 sclk_freq;
  1455. PPSMC_Result smc_result =
  1456. ci_send_msg_to_smc_return_parameter(rdev,
  1457. PPSMC_MSG_API_GetSclkFrequency,
  1458. &sclk_freq);
  1459. if (smc_result != PPSMC_Result_OK)
  1460. sclk_freq = 0;
  1461. return sclk_freq;
  1462. }
  1463. static u32 ci_get_average_mclk_freq(struct radeon_device *rdev)
  1464. {
  1465. u32 mclk_freq;
  1466. PPSMC_Result smc_result =
  1467. ci_send_msg_to_smc_return_parameter(rdev,
  1468. PPSMC_MSG_API_GetMclkFrequency,
  1469. &mclk_freq);
  1470. if (smc_result != PPSMC_Result_OK)
  1471. mclk_freq = 0;
  1472. return mclk_freq;
  1473. }
  1474. static void ci_dpm_start_smc(struct radeon_device *rdev)
  1475. {
  1476. int i;
  1477. ci_program_jump_on_start(rdev);
  1478. ci_start_smc_clock(rdev);
  1479. ci_start_smc(rdev);
  1480. for (i = 0; i < rdev->usec_timeout; i++) {
  1481. if (RREG32_SMC(FIRMWARE_FLAGS) & INTERRUPTS_ENABLED)
  1482. break;
  1483. }
  1484. }
  1485. static void ci_dpm_stop_smc(struct radeon_device *rdev)
  1486. {
  1487. ci_reset_smc(rdev);
  1488. ci_stop_smc_clock(rdev);
  1489. }
  1490. static int ci_process_firmware_header(struct radeon_device *rdev)
  1491. {
  1492. struct ci_power_info *pi = ci_get_pi(rdev);
  1493. u32 tmp;
  1494. int ret;
  1495. ret = ci_read_smc_sram_dword(rdev,
  1496. SMU7_FIRMWARE_HEADER_LOCATION +
  1497. offsetof(SMU7_Firmware_Header, DpmTable),
  1498. &tmp, pi->sram_end);
  1499. if (ret)
  1500. return ret;
  1501. pi->dpm_table_start = tmp;
  1502. ret = ci_read_smc_sram_dword(rdev,
  1503. SMU7_FIRMWARE_HEADER_LOCATION +
  1504. offsetof(SMU7_Firmware_Header, SoftRegisters),
  1505. &tmp, pi->sram_end);
  1506. if (ret)
  1507. return ret;
  1508. pi->soft_regs_start = tmp;
  1509. ret = ci_read_smc_sram_dword(rdev,
  1510. SMU7_FIRMWARE_HEADER_LOCATION +
  1511. offsetof(SMU7_Firmware_Header, mcRegisterTable),
  1512. &tmp, pi->sram_end);
  1513. if (ret)
  1514. return ret;
  1515. pi->mc_reg_table_start = tmp;
  1516. ret = ci_read_smc_sram_dword(rdev,
  1517. SMU7_FIRMWARE_HEADER_LOCATION +
  1518. offsetof(SMU7_Firmware_Header, FanTable),
  1519. &tmp, pi->sram_end);
  1520. if (ret)
  1521. return ret;
  1522. pi->fan_table_start = tmp;
  1523. ret = ci_read_smc_sram_dword(rdev,
  1524. SMU7_FIRMWARE_HEADER_LOCATION +
  1525. offsetof(SMU7_Firmware_Header, mcArbDramTimingTable),
  1526. &tmp, pi->sram_end);
  1527. if (ret)
  1528. return ret;
  1529. pi->arb_table_start = tmp;
  1530. return 0;
  1531. }
  1532. static void ci_read_clock_registers(struct radeon_device *rdev)
  1533. {
  1534. struct ci_power_info *pi = ci_get_pi(rdev);
  1535. pi->clock_registers.cg_spll_func_cntl =
  1536. RREG32_SMC(CG_SPLL_FUNC_CNTL);
  1537. pi->clock_registers.cg_spll_func_cntl_2 =
  1538. RREG32_SMC(CG_SPLL_FUNC_CNTL_2);
  1539. pi->clock_registers.cg_spll_func_cntl_3 =
  1540. RREG32_SMC(CG_SPLL_FUNC_CNTL_3);
  1541. pi->clock_registers.cg_spll_func_cntl_4 =
  1542. RREG32_SMC(CG_SPLL_FUNC_CNTL_4);
  1543. pi->clock_registers.cg_spll_spread_spectrum =
  1544. RREG32_SMC(CG_SPLL_SPREAD_SPECTRUM);
  1545. pi->clock_registers.cg_spll_spread_spectrum_2 =
  1546. RREG32_SMC(CG_SPLL_SPREAD_SPECTRUM_2);
  1547. pi->clock_registers.dll_cntl = RREG32(DLL_CNTL);
  1548. pi->clock_registers.mclk_pwrmgt_cntl = RREG32(MCLK_PWRMGT_CNTL);
  1549. pi->clock_registers.mpll_ad_func_cntl = RREG32(MPLL_AD_FUNC_CNTL);
  1550. pi->clock_registers.mpll_dq_func_cntl = RREG32(MPLL_DQ_FUNC_CNTL);
  1551. pi->clock_registers.mpll_func_cntl = RREG32(MPLL_FUNC_CNTL);
  1552. pi->clock_registers.mpll_func_cntl_1 = RREG32(MPLL_FUNC_CNTL_1);
  1553. pi->clock_registers.mpll_func_cntl_2 = RREG32(MPLL_FUNC_CNTL_2);
  1554. pi->clock_registers.mpll_ss1 = RREG32(MPLL_SS1);
  1555. pi->clock_registers.mpll_ss2 = RREG32(MPLL_SS2);
  1556. }
  1557. static void ci_init_sclk_t(struct radeon_device *rdev)
  1558. {
  1559. struct ci_power_info *pi = ci_get_pi(rdev);
  1560. pi->low_sclk_interrupt_t = 0;
  1561. }
  1562. static void ci_enable_thermal_protection(struct radeon_device *rdev,
  1563. bool enable)
  1564. {
  1565. u32 tmp = RREG32_SMC(GENERAL_PWRMGT);
  1566. if (enable)
  1567. tmp &= ~THERMAL_PROTECTION_DIS;
  1568. else
  1569. tmp |= THERMAL_PROTECTION_DIS;
  1570. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1571. }
  1572. static void ci_enable_acpi_power_management(struct radeon_device *rdev)
  1573. {
  1574. u32 tmp = RREG32_SMC(GENERAL_PWRMGT);
  1575. tmp |= STATIC_PM_EN;
  1576. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1577. }
  1578. #if 0
  1579. static int ci_enter_ulp_state(struct radeon_device *rdev)
  1580. {
  1581. WREG32(SMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
  1582. udelay(25000);
  1583. return 0;
  1584. }
  1585. static int ci_exit_ulp_state(struct radeon_device *rdev)
  1586. {
  1587. int i;
  1588. WREG32(SMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
  1589. udelay(7000);
  1590. for (i = 0; i < rdev->usec_timeout; i++) {
  1591. if (RREG32(SMC_RESP_0) == 1)
  1592. break;
  1593. udelay(1000);
  1594. }
  1595. return 0;
  1596. }
  1597. #endif
  1598. static int ci_notify_smc_display_change(struct radeon_device *rdev,
  1599. bool has_display)
  1600. {
  1601. PPSMC_Msg msg = has_display ? PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
  1602. return (ci_send_msg_to_smc(rdev, msg) == PPSMC_Result_OK) ? 0 : -EINVAL;
  1603. }
  1604. static int ci_enable_ds_master_switch(struct radeon_device *rdev,
  1605. bool enable)
  1606. {
  1607. struct ci_power_info *pi = ci_get_pi(rdev);
  1608. if (enable) {
  1609. if (pi->caps_sclk_ds) {
  1610. if (ci_send_msg_to_smc(rdev, PPSMC_MSG_MASTER_DeepSleep_ON) != PPSMC_Result_OK)
  1611. return -EINVAL;
  1612. } else {
  1613. if (ci_send_msg_to_smc(rdev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
  1614. return -EINVAL;
  1615. }
  1616. } else {
  1617. if (pi->caps_sclk_ds) {
  1618. if (ci_send_msg_to_smc(rdev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
  1619. return -EINVAL;
  1620. }
  1621. }
  1622. return 0;
  1623. }
  1624. static void ci_program_display_gap(struct radeon_device *rdev)
  1625. {
  1626. u32 tmp = RREG32_SMC(CG_DISPLAY_GAP_CNTL);
  1627. u32 pre_vbi_time_in_us;
  1628. u32 frame_time_in_us;
  1629. u32 ref_clock = rdev->clock.spll.reference_freq;
  1630. u32 refresh_rate = r600_dpm_get_vrefresh(rdev);
  1631. u32 vblank_time = r600_dpm_get_vblank_time(rdev);
  1632. tmp &= ~DISP_GAP_MASK;
  1633. if (rdev->pm.dpm.new_active_crtc_count > 0)
  1634. tmp |= DISP_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
  1635. else
  1636. tmp |= DISP_GAP(R600_PM_DISPLAY_GAP_IGNORE);
  1637. WREG32_SMC(CG_DISPLAY_GAP_CNTL, tmp);
  1638. if (refresh_rate == 0)
  1639. refresh_rate = 60;
  1640. if (vblank_time == 0xffffffff)
  1641. vblank_time = 500;
  1642. frame_time_in_us = 1000000 / refresh_rate;
  1643. pre_vbi_time_in_us =
  1644. frame_time_in_us - 200 - vblank_time;
  1645. tmp = pre_vbi_time_in_us * (ref_clock / 100);
  1646. WREG32_SMC(CG_DISPLAY_GAP_CNTL2, tmp);
  1647. ci_write_smc_soft_register(rdev, offsetof(SMU7_SoftRegisters, PreVBlankGap), 0x64);
  1648. ci_write_smc_soft_register(rdev, offsetof(SMU7_SoftRegisters, VBlankTimeout), (frame_time_in_us - pre_vbi_time_in_us));
  1649. ci_notify_smc_display_change(rdev, (rdev->pm.dpm.new_active_crtc_count == 1));
  1650. }
  1651. static void ci_enable_spread_spectrum(struct radeon_device *rdev, bool enable)
  1652. {
  1653. struct ci_power_info *pi = ci_get_pi(rdev);
  1654. u32 tmp;
  1655. if (enable) {
  1656. if (pi->caps_sclk_ss_support) {
  1657. tmp = RREG32_SMC(GENERAL_PWRMGT);
  1658. tmp |= DYN_SPREAD_SPECTRUM_EN;
  1659. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1660. }
  1661. } else {
  1662. tmp = RREG32_SMC(CG_SPLL_SPREAD_SPECTRUM);
  1663. tmp &= ~SSEN;
  1664. WREG32_SMC(CG_SPLL_SPREAD_SPECTRUM, tmp);
  1665. tmp = RREG32_SMC(GENERAL_PWRMGT);
  1666. tmp &= ~DYN_SPREAD_SPECTRUM_EN;
  1667. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1668. }
  1669. }
  1670. static void ci_program_sstp(struct radeon_device *rdev)
  1671. {
  1672. WREG32_SMC(CG_SSP, (SSTU(R600_SSTU_DFLT) | SST(R600_SST_DFLT)));
  1673. }
  1674. static void ci_enable_display_gap(struct radeon_device *rdev)
  1675. {
  1676. u32 tmp = RREG32_SMC(CG_DISPLAY_GAP_CNTL);
  1677. tmp &= ~(DISP_GAP_MASK | DISP_GAP_MCHG_MASK);
  1678. tmp |= (DISP_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
  1679. DISP_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK));
  1680. WREG32_SMC(CG_DISPLAY_GAP_CNTL, tmp);
  1681. }
  1682. static void ci_program_vc(struct radeon_device *rdev)
  1683. {
  1684. u32 tmp;
  1685. tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  1686. tmp &= ~(RESET_SCLK_CNT | RESET_BUSY_CNT);
  1687. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  1688. WREG32_SMC(CG_FTV_0, CISLANDS_VRC_DFLT0);
  1689. WREG32_SMC(CG_FTV_1, CISLANDS_VRC_DFLT1);
  1690. WREG32_SMC(CG_FTV_2, CISLANDS_VRC_DFLT2);
  1691. WREG32_SMC(CG_FTV_3, CISLANDS_VRC_DFLT3);
  1692. WREG32_SMC(CG_FTV_4, CISLANDS_VRC_DFLT4);
  1693. WREG32_SMC(CG_FTV_5, CISLANDS_VRC_DFLT5);
  1694. WREG32_SMC(CG_FTV_6, CISLANDS_VRC_DFLT6);
  1695. WREG32_SMC(CG_FTV_7, CISLANDS_VRC_DFLT7);
  1696. }
  1697. static void ci_clear_vc(struct radeon_device *rdev)
  1698. {
  1699. u32 tmp;
  1700. tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  1701. tmp |= (RESET_SCLK_CNT | RESET_BUSY_CNT);
  1702. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  1703. WREG32_SMC(CG_FTV_0, 0);
  1704. WREG32_SMC(CG_FTV_1, 0);
  1705. WREG32_SMC(CG_FTV_2, 0);
  1706. WREG32_SMC(CG_FTV_3, 0);
  1707. WREG32_SMC(CG_FTV_4, 0);
  1708. WREG32_SMC(CG_FTV_5, 0);
  1709. WREG32_SMC(CG_FTV_6, 0);
  1710. WREG32_SMC(CG_FTV_7, 0);
  1711. }
  1712. static int ci_upload_firmware(struct radeon_device *rdev)
  1713. {
  1714. struct ci_power_info *pi = ci_get_pi(rdev);
  1715. int i, ret;
  1716. for (i = 0; i < rdev->usec_timeout; i++) {
  1717. if (RREG32_SMC(RCU_UC_EVENTS) & BOOT_SEQ_DONE)
  1718. break;
  1719. }
  1720. WREG32_SMC(SMC_SYSCON_MISC_CNTL, 1);
  1721. ci_stop_smc_clock(rdev);
  1722. ci_reset_smc(rdev);
  1723. ret = ci_load_smc_ucode(rdev, pi->sram_end);
  1724. return ret;
  1725. }
  1726. static int ci_get_svi2_voltage_table(struct radeon_device *rdev,
  1727. struct radeon_clock_voltage_dependency_table *voltage_dependency_table,
  1728. struct atom_voltage_table *voltage_table)
  1729. {
  1730. u32 i;
  1731. if (voltage_dependency_table == NULL)
  1732. return -EINVAL;
  1733. voltage_table->mask_low = 0;
  1734. voltage_table->phase_delay = 0;
  1735. voltage_table->count = voltage_dependency_table->count;
  1736. for (i = 0; i < voltage_table->count; i++) {
  1737. voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
  1738. voltage_table->entries[i].smio_low = 0;
  1739. }
  1740. return 0;
  1741. }
  1742. static int ci_construct_voltage_tables(struct radeon_device *rdev)
  1743. {
  1744. struct ci_power_info *pi = ci_get_pi(rdev);
  1745. int ret;
  1746. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1747. ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDC,
  1748. VOLTAGE_OBJ_GPIO_LUT,
  1749. &pi->vddc_voltage_table);
  1750. if (ret)
  1751. return ret;
  1752. } else if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1753. ret = ci_get_svi2_voltage_table(rdev,
  1754. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  1755. &pi->vddc_voltage_table);
  1756. if (ret)
  1757. return ret;
  1758. }
  1759. if (pi->vddc_voltage_table.count > SMU7_MAX_LEVELS_VDDC)
  1760. si_trim_voltage_table_to_fit_state_table(rdev, SMU7_MAX_LEVELS_VDDC,
  1761. &pi->vddc_voltage_table);
  1762. if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1763. ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDCI,
  1764. VOLTAGE_OBJ_GPIO_LUT,
  1765. &pi->vddci_voltage_table);
  1766. if (ret)
  1767. return ret;
  1768. } else if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1769. ret = ci_get_svi2_voltage_table(rdev,
  1770. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  1771. &pi->vddci_voltage_table);
  1772. if (ret)
  1773. return ret;
  1774. }
  1775. if (pi->vddci_voltage_table.count > SMU7_MAX_LEVELS_VDDCI)
  1776. si_trim_voltage_table_to_fit_state_table(rdev, SMU7_MAX_LEVELS_VDDCI,
  1777. &pi->vddci_voltage_table);
  1778. if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1779. ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_MVDDC,
  1780. VOLTAGE_OBJ_GPIO_LUT,
  1781. &pi->mvdd_voltage_table);
  1782. if (ret)
  1783. return ret;
  1784. } else if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1785. ret = ci_get_svi2_voltage_table(rdev,
  1786. &rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
  1787. &pi->mvdd_voltage_table);
  1788. if (ret)
  1789. return ret;
  1790. }
  1791. if (pi->mvdd_voltage_table.count > SMU7_MAX_LEVELS_MVDD)
  1792. si_trim_voltage_table_to_fit_state_table(rdev, SMU7_MAX_LEVELS_MVDD,
  1793. &pi->mvdd_voltage_table);
  1794. return 0;
  1795. }
  1796. static void ci_populate_smc_voltage_table(struct radeon_device *rdev,
  1797. struct atom_voltage_table_entry *voltage_table,
  1798. SMU7_Discrete_VoltageLevel *smc_voltage_table)
  1799. {
  1800. int ret;
  1801. ret = ci_get_std_voltage_value_sidd(rdev, voltage_table,
  1802. &smc_voltage_table->StdVoltageHiSidd,
  1803. &smc_voltage_table->StdVoltageLoSidd);
  1804. if (ret) {
  1805. smc_voltage_table->StdVoltageHiSidd = voltage_table->value * VOLTAGE_SCALE;
  1806. smc_voltage_table->StdVoltageLoSidd = voltage_table->value * VOLTAGE_SCALE;
  1807. }
  1808. smc_voltage_table->Voltage = cpu_to_be16(voltage_table->value * VOLTAGE_SCALE);
  1809. smc_voltage_table->StdVoltageHiSidd =
  1810. cpu_to_be16(smc_voltage_table->StdVoltageHiSidd);
  1811. smc_voltage_table->StdVoltageLoSidd =
  1812. cpu_to_be16(smc_voltage_table->StdVoltageLoSidd);
  1813. }
  1814. static int ci_populate_smc_vddc_table(struct radeon_device *rdev,
  1815. SMU7_Discrete_DpmTable *table)
  1816. {
  1817. struct ci_power_info *pi = ci_get_pi(rdev);
  1818. unsigned int count;
  1819. table->VddcLevelCount = pi->vddc_voltage_table.count;
  1820. for (count = 0; count < table->VddcLevelCount; count++) {
  1821. ci_populate_smc_voltage_table(rdev,
  1822. &pi->vddc_voltage_table.entries[count],
  1823. &table->VddcLevel[count]);
  1824. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1825. table->VddcLevel[count].Smio |=
  1826. pi->vddc_voltage_table.entries[count].smio_low;
  1827. else
  1828. table->VddcLevel[count].Smio = 0;
  1829. }
  1830. table->VddcLevelCount = cpu_to_be32(table->VddcLevelCount);
  1831. return 0;
  1832. }
  1833. static int ci_populate_smc_vddci_table(struct radeon_device *rdev,
  1834. SMU7_Discrete_DpmTable *table)
  1835. {
  1836. unsigned int count;
  1837. struct ci_power_info *pi = ci_get_pi(rdev);
  1838. table->VddciLevelCount = pi->vddci_voltage_table.count;
  1839. for (count = 0; count < table->VddciLevelCount; count++) {
  1840. ci_populate_smc_voltage_table(rdev,
  1841. &pi->vddci_voltage_table.entries[count],
  1842. &table->VddciLevel[count]);
  1843. if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1844. table->VddciLevel[count].Smio |=
  1845. pi->vddci_voltage_table.entries[count].smio_low;
  1846. else
  1847. table->VddciLevel[count].Smio = 0;
  1848. }
  1849. table->VddciLevelCount = cpu_to_be32(table->VddciLevelCount);
  1850. return 0;
  1851. }
  1852. static int ci_populate_smc_mvdd_table(struct radeon_device *rdev,
  1853. SMU7_Discrete_DpmTable *table)
  1854. {
  1855. struct ci_power_info *pi = ci_get_pi(rdev);
  1856. unsigned int count;
  1857. table->MvddLevelCount = pi->mvdd_voltage_table.count;
  1858. for (count = 0; count < table->MvddLevelCount; count++) {
  1859. ci_populate_smc_voltage_table(rdev,
  1860. &pi->mvdd_voltage_table.entries[count],
  1861. &table->MvddLevel[count]);
  1862. if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1863. table->MvddLevel[count].Smio |=
  1864. pi->mvdd_voltage_table.entries[count].smio_low;
  1865. else
  1866. table->MvddLevel[count].Smio = 0;
  1867. }
  1868. table->MvddLevelCount = cpu_to_be32(table->MvddLevelCount);
  1869. return 0;
  1870. }
  1871. static int ci_populate_smc_voltage_tables(struct radeon_device *rdev,
  1872. SMU7_Discrete_DpmTable *table)
  1873. {
  1874. int ret;
  1875. ret = ci_populate_smc_vddc_table(rdev, table);
  1876. if (ret)
  1877. return ret;
  1878. ret = ci_populate_smc_vddci_table(rdev, table);
  1879. if (ret)
  1880. return ret;
  1881. ret = ci_populate_smc_mvdd_table(rdev, table);
  1882. if (ret)
  1883. return ret;
  1884. return 0;
  1885. }
  1886. static int ci_populate_mvdd_value(struct radeon_device *rdev, u32 mclk,
  1887. SMU7_Discrete_VoltageLevel *voltage)
  1888. {
  1889. struct ci_power_info *pi = ci_get_pi(rdev);
  1890. u32 i = 0;
  1891. if (pi->mvdd_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  1892. for (i = 0; i < rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count; i++) {
  1893. if (mclk <= rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries[i].clk) {
  1894. voltage->Voltage = pi->mvdd_voltage_table.entries[i].value;
  1895. break;
  1896. }
  1897. }
  1898. if (i >= rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count)
  1899. return -EINVAL;
  1900. }
  1901. return -EINVAL;
  1902. }
  1903. static int ci_get_std_voltage_value_sidd(struct radeon_device *rdev,
  1904. struct atom_voltage_table_entry *voltage_table,
  1905. u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd)
  1906. {
  1907. u16 v_index, idx;
  1908. bool voltage_found = false;
  1909. *std_voltage_hi_sidd = voltage_table->value * VOLTAGE_SCALE;
  1910. *std_voltage_lo_sidd = voltage_table->value * VOLTAGE_SCALE;
  1911. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
  1912. return -EINVAL;
  1913. if (rdev->pm.dpm.dyn_state.cac_leakage_table.entries) {
  1914. for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  1915. if (voltage_table->value ==
  1916. rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  1917. voltage_found = true;
  1918. if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
  1919. idx = v_index;
  1920. else
  1921. idx = rdev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
  1922. *std_voltage_lo_sidd =
  1923. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
  1924. *std_voltage_hi_sidd =
  1925. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
  1926. break;
  1927. }
  1928. }
  1929. if (!voltage_found) {
  1930. for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  1931. if (voltage_table->value <=
  1932. rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  1933. voltage_found = true;
  1934. if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
  1935. idx = v_index;
  1936. else
  1937. idx = rdev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
  1938. *std_voltage_lo_sidd =
  1939. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
  1940. *std_voltage_hi_sidd =
  1941. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
  1942. break;
  1943. }
  1944. }
  1945. }
  1946. }
  1947. return 0;
  1948. }
  1949. static void ci_populate_phase_value_based_on_sclk(struct radeon_device *rdev,
  1950. const struct radeon_phase_shedding_limits_table *limits,
  1951. u32 sclk,
  1952. u32 *phase_shedding)
  1953. {
  1954. unsigned int i;
  1955. *phase_shedding = 1;
  1956. for (i = 0; i < limits->count; i++) {
  1957. if (sclk < limits->entries[i].sclk) {
  1958. *phase_shedding = i;
  1959. break;
  1960. }
  1961. }
  1962. }
  1963. static void ci_populate_phase_value_based_on_mclk(struct radeon_device *rdev,
  1964. const struct radeon_phase_shedding_limits_table *limits,
  1965. u32 mclk,
  1966. u32 *phase_shedding)
  1967. {
  1968. unsigned int i;
  1969. *phase_shedding = 1;
  1970. for (i = 0; i < limits->count; i++) {
  1971. if (mclk < limits->entries[i].mclk) {
  1972. *phase_shedding = i;
  1973. break;
  1974. }
  1975. }
  1976. }
  1977. static int ci_init_arb_table_index(struct radeon_device *rdev)
  1978. {
  1979. struct ci_power_info *pi = ci_get_pi(rdev);
  1980. u32 tmp;
  1981. int ret;
  1982. ret = ci_read_smc_sram_dword(rdev, pi->arb_table_start,
  1983. &tmp, pi->sram_end);
  1984. if (ret)
  1985. return ret;
  1986. tmp &= 0x00FFFFFF;
  1987. tmp |= MC_CG_ARB_FREQ_F1 << 24;
  1988. return ci_write_smc_sram_dword(rdev, pi->arb_table_start,
  1989. tmp, pi->sram_end);
  1990. }
  1991. static int ci_get_dependency_volt_by_clk(struct radeon_device *rdev,
  1992. struct radeon_clock_voltage_dependency_table *allowed_clock_voltage_table,
  1993. u32 clock, u32 *voltage)
  1994. {
  1995. u32 i = 0;
  1996. if (allowed_clock_voltage_table->count == 0)
  1997. return -EINVAL;
  1998. for (i = 0; i < allowed_clock_voltage_table->count; i++) {
  1999. if (allowed_clock_voltage_table->entries[i].clk >= clock) {
  2000. *voltage = allowed_clock_voltage_table->entries[i].v;
  2001. return 0;
  2002. }
  2003. }
  2004. *voltage = allowed_clock_voltage_table->entries[i-1].v;
  2005. return 0;
  2006. }
  2007. static u8 ci_get_sleep_divider_id_from_clock(struct radeon_device *rdev,
  2008. u32 sclk, u32 min_sclk_in_sr)
  2009. {
  2010. u32 i;
  2011. u32 tmp;
  2012. u32 min = (min_sclk_in_sr > CISLAND_MINIMUM_ENGINE_CLOCK) ?
  2013. min_sclk_in_sr : CISLAND_MINIMUM_ENGINE_CLOCK;
  2014. if (sclk < min)
  2015. return 0;
  2016. for (i = CISLAND_MAX_DEEPSLEEP_DIVIDER_ID; ; i--) {
  2017. tmp = sclk / (1 << i);
  2018. if (tmp >= min || i == 0)
  2019. break;
  2020. }
  2021. return (u8)i;
  2022. }
  2023. static int ci_initial_switch_from_arb_f0_to_f1(struct radeon_device *rdev)
  2024. {
  2025. return ni_copy_and_switch_arb_sets(rdev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
  2026. }
  2027. static int ci_reset_to_default(struct radeon_device *rdev)
  2028. {
  2029. return (ci_send_msg_to_smc(rdev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
  2030. 0 : -EINVAL;
  2031. }
  2032. static int ci_force_switch_to_arb_f0(struct radeon_device *rdev)
  2033. {
  2034. u32 tmp;
  2035. tmp = (RREG32_SMC(SMC_SCRATCH9) & 0x0000ff00) >> 8;
  2036. if (tmp == MC_CG_ARB_FREQ_F0)
  2037. return 0;
  2038. return ni_copy_and_switch_arb_sets(rdev, tmp, MC_CG_ARB_FREQ_F0);
  2039. }
  2040. static void ci_register_patching_mc_arb(struct radeon_device *rdev,
  2041. const u32 engine_clock,
  2042. const u32 memory_clock,
  2043. u32 *dram_timimg2)
  2044. {
  2045. bool patch;
  2046. u32 tmp, tmp2;
  2047. tmp = RREG32(MC_SEQ_MISC0);
  2048. patch = ((tmp & 0x0000f00) == 0x300) ? true : false;
  2049. if (patch &&
  2050. ((rdev->pdev->device == 0x67B0) ||
  2051. (rdev->pdev->device == 0x67B1))) {
  2052. if ((memory_clock > 100000) && (memory_clock <= 125000)) {
  2053. tmp2 = (((0x31 * engine_clock) / 125000) - 1) & 0xff;
  2054. *dram_timimg2 &= ~0x00ff0000;
  2055. *dram_timimg2 |= tmp2 << 16;
  2056. } else if ((memory_clock > 125000) && (memory_clock <= 137500)) {
  2057. tmp2 = (((0x36 * engine_clock) / 137500) - 1) & 0xff;
  2058. *dram_timimg2 &= ~0x00ff0000;
  2059. *dram_timimg2 |= tmp2 << 16;
  2060. }
  2061. }
  2062. }
  2063. static int ci_populate_memory_timing_parameters(struct radeon_device *rdev,
  2064. u32 sclk,
  2065. u32 mclk,
  2066. SMU7_Discrete_MCArbDramTimingTableEntry *arb_regs)
  2067. {
  2068. u32 dram_timing;
  2069. u32 dram_timing2;
  2070. u32 burst_time;
  2071. radeon_atom_set_engine_dram_timings(rdev, sclk, mclk);
  2072. dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  2073. dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  2074. burst_time = RREG32(MC_ARB_BURST_TIME) & STATE0_MASK;
  2075. ci_register_patching_mc_arb(rdev, sclk, mclk, &dram_timing2);
  2076. arb_regs->McArbDramTiming = cpu_to_be32(dram_timing);
  2077. arb_regs->McArbDramTiming2 = cpu_to_be32(dram_timing2);
  2078. arb_regs->McArbBurstTime = (u8)burst_time;
  2079. return 0;
  2080. }
  2081. static int ci_do_program_memory_timing_parameters(struct radeon_device *rdev)
  2082. {
  2083. struct ci_power_info *pi = ci_get_pi(rdev);
  2084. SMU7_Discrete_MCArbDramTimingTable arb_regs;
  2085. u32 i, j;
  2086. int ret = 0;
  2087. memset(&arb_regs, 0, sizeof(SMU7_Discrete_MCArbDramTimingTable));
  2088. for (i = 0; i < pi->dpm_table.sclk_table.count; i++) {
  2089. for (j = 0; j < pi->dpm_table.mclk_table.count; j++) {
  2090. ret = ci_populate_memory_timing_parameters(rdev,
  2091. pi->dpm_table.sclk_table.dpm_levels[i].value,
  2092. pi->dpm_table.mclk_table.dpm_levels[j].value,
  2093. &arb_regs.entries[i][j]);
  2094. if (ret)
  2095. break;
  2096. }
  2097. }
  2098. if (ret == 0)
  2099. ret = ci_copy_bytes_to_smc(rdev,
  2100. pi->arb_table_start,
  2101. (u8 *)&arb_regs,
  2102. sizeof(SMU7_Discrete_MCArbDramTimingTable),
  2103. pi->sram_end);
  2104. return ret;
  2105. }
  2106. static int ci_program_memory_timing_parameters(struct radeon_device *rdev)
  2107. {
  2108. struct ci_power_info *pi = ci_get_pi(rdev);
  2109. if (pi->need_update_smu7_dpm_table == 0)
  2110. return 0;
  2111. return ci_do_program_memory_timing_parameters(rdev);
  2112. }
  2113. static void ci_populate_smc_initial_state(struct radeon_device *rdev,
  2114. struct radeon_ps *radeon_boot_state)
  2115. {
  2116. struct ci_ps *boot_state = ci_get_ps(radeon_boot_state);
  2117. struct ci_power_info *pi = ci_get_pi(rdev);
  2118. u32 level = 0;
  2119. for (level = 0; level < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; level++) {
  2120. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[level].clk >=
  2121. boot_state->performance_levels[0].sclk) {
  2122. pi->smc_state_table.GraphicsBootLevel = level;
  2123. break;
  2124. }
  2125. }
  2126. for (level = 0; level < rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.count; level++) {
  2127. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries[level].clk >=
  2128. boot_state->performance_levels[0].mclk) {
  2129. pi->smc_state_table.MemoryBootLevel = level;
  2130. break;
  2131. }
  2132. }
  2133. }
  2134. static u32 ci_get_dpm_level_enable_mask_value(struct ci_single_dpm_table *dpm_table)
  2135. {
  2136. u32 i;
  2137. u32 mask_value = 0;
  2138. for (i = dpm_table->count; i > 0; i--) {
  2139. mask_value = mask_value << 1;
  2140. if (dpm_table->dpm_levels[i-1].enabled)
  2141. mask_value |= 0x1;
  2142. else
  2143. mask_value &= 0xFFFFFFFE;
  2144. }
  2145. return mask_value;
  2146. }
  2147. static void ci_populate_smc_link_level(struct radeon_device *rdev,
  2148. SMU7_Discrete_DpmTable *table)
  2149. {
  2150. struct ci_power_info *pi = ci_get_pi(rdev);
  2151. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2152. u32 i;
  2153. for (i = 0; i < dpm_table->pcie_speed_table.count; i++) {
  2154. table->LinkLevel[i].PcieGenSpeed =
  2155. (u8)dpm_table->pcie_speed_table.dpm_levels[i].value;
  2156. table->LinkLevel[i].PcieLaneCount =
  2157. r600_encode_pci_lane_width(dpm_table->pcie_speed_table.dpm_levels[i].param1);
  2158. table->LinkLevel[i].EnabledForActivity = 1;
  2159. table->LinkLevel[i].DownT = cpu_to_be32(5);
  2160. table->LinkLevel[i].UpT = cpu_to_be32(30);
  2161. }
  2162. pi->smc_state_table.LinkLevelCount = (u8)dpm_table->pcie_speed_table.count;
  2163. pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
  2164. ci_get_dpm_level_enable_mask_value(&dpm_table->pcie_speed_table);
  2165. }
  2166. static int ci_populate_smc_uvd_level(struct radeon_device *rdev,
  2167. SMU7_Discrete_DpmTable *table)
  2168. {
  2169. u32 count;
  2170. struct atom_clock_dividers dividers;
  2171. int ret = -EINVAL;
  2172. table->UvdLevelCount =
  2173. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count;
  2174. for (count = 0; count < table->UvdLevelCount; count++) {
  2175. table->UvdLevel[count].VclkFrequency =
  2176. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].vclk;
  2177. table->UvdLevel[count].DclkFrequency =
  2178. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].dclk;
  2179. table->UvdLevel[count].MinVddc =
  2180. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  2181. table->UvdLevel[count].MinVddcPhases = 1;
  2182. ret = radeon_atom_get_clock_dividers(rdev,
  2183. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2184. table->UvdLevel[count].VclkFrequency, false, &dividers);
  2185. if (ret)
  2186. return ret;
  2187. table->UvdLevel[count].VclkDivider = (u8)dividers.post_divider;
  2188. ret = radeon_atom_get_clock_dividers(rdev,
  2189. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2190. table->UvdLevel[count].DclkFrequency, false, &dividers);
  2191. if (ret)
  2192. return ret;
  2193. table->UvdLevel[count].DclkDivider = (u8)dividers.post_divider;
  2194. table->UvdLevel[count].VclkFrequency = cpu_to_be32(table->UvdLevel[count].VclkFrequency);
  2195. table->UvdLevel[count].DclkFrequency = cpu_to_be32(table->UvdLevel[count].DclkFrequency);
  2196. table->UvdLevel[count].MinVddc = cpu_to_be16(table->UvdLevel[count].MinVddc);
  2197. }
  2198. return ret;
  2199. }
  2200. static int ci_populate_smc_vce_level(struct radeon_device *rdev,
  2201. SMU7_Discrete_DpmTable *table)
  2202. {
  2203. u32 count;
  2204. struct atom_clock_dividers dividers;
  2205. int ret = -EINVAL;
  2206. table->VceLevelCount =
  2207. rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count;
  2208. for (count = 0; count < table->VceLevelCount; count++) {
  2209. table->VceLevel[count].Frequency =
  2210. rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].evclk;
  2211. table->VceLevel[count].MinVoltage =
  2212. (u16)rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  2213. table->VceLevel[count].MinPhases = 1;
  2214. ret = radeon_atom_get_clock_dividers(rdev,
  2215. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2216. table->VceLevel[count].Frequency, false, &dividers);
  2217. if (ret)
  2218. return ret;
  2219. table->VceLevel[count].Divider = (u8)dividers.post_divider;
  2220. table->VceLevel[count].Frequency = cpu_to_be32(table->VceLevel[count].Frequency);
  2221. table->VceLevel[count].MinVoltage = cpu_to_be16(table->VceLevel[count].MinVoltage);
  2222. }
  2223. return ret;
  2224. }
  2225. static int ci_populate_smc_acp_level(struct radeon_device *rdev,
  2226. SMU7_Discrete_DpmTable *table)
  2227. {
  2228. u32 count;
  2229. struct atom_clock_dividers dividers;
  2230. int ret = -EINVAL;
  2231. table->AcpLevelCount = (u8)
  2232. (rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count);
  2233. for (count = 0; count < table->AcpLevelCount; count++) {
  2234. table->AcpLevel[count].Frequency =
  2235. rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].clk;
  2236. table->AcpLevel[count].MinVoltage =
  2237. rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].v;
  2238. table->AcpLevel[count].MinPhases = 1;
  2239. ret = radeon_atom_get_clock_dividers(rdev,
  2240. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2241. table->AcpLevel[count].Frequency, false, &dividers);
  2242. if (ret)
  2243. return ret;
  2244. table->AcpLevel[count].Divider = (u8)dividers.post_divider;
  2245. table->AcpLevel[count].Frequency = cpu_to_be32(table->AcpLevel[count].Frequency);
  2246. table->AcpLevel[count].MinVoltage = cpu_to_be16(table->AcpLevel[count].MinVoltage);
  2247. }
  2248. return ret;
  2249. }
  2250. static int ci_populate_smc_samu_level(struct radeon_device *rdev,
  2251. SMU7_Discrete_DpmTable *table)
  2252. {
  2253. u32 count;
  2254. struct atom_clock_dividers dividers;
  2255. int ret = -EINVAL;
  2256. table->SamuLevelCount =
  2257. rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count;
  2258. for (count = 0; count < table->SamuLevelCount; count++) {
  2259. table->SamuLevel[count].Frequency =
  2260. rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].clk;
  2261. table->SamuLevel[count].MinVoltage =
  2262. rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  2263. table->SamuLevel[count].MinPhases = 1;
  2264. ret = radeon_atom_get_clock_dividers(rdev,
  2265. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2266. table->SamuLevel[count].Frequency, false, &dividers);
  2267. if (ret)
  2268. return ret;
  2269. table->SamuLevel[count].Divider = (u8)dividers.post_divider;
  2270. table->SamuLevel[count].Frequency = cpu_to_be32(table->SamuLevel[count].Frequency);
  2271. table->SamuLevel[count].MinVoltage = cpu_to_be16(table->SamuLevel[count].MinVoltage);
  2272. }
  2273. return ret;
  2274. }
  2275. static int ci_calculate_mclk_params(struct radeon_device *rdev,
  2276. u32 memory_clock,
  2277. SMU7_Discrete_MemoryLevel *mclk,
  2278. bool strobe_mode,
  2279. bool dll_state_on)
  2280. {
  2281. struct ci_power_info *pi = ci_get_pi(rdev);
  2282. u32 dll_cntl = pi->clock_registers.dll_cntl;
  2283. u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
  2284. u32 mpll_ad_func_cntl = pi->clock_registers.mpll_ad_func_cntl;
  2285. u32 mpll_dq_func_cntl = pi->clock_registers.mpll_dq_func_cntl;
  2286. u32 mpll_func_cntl = pi->clock_registers.mpll_func_cntl;
  2287. u32 mpll_func_cntl_1 = pi->clock_registers.mpll_func_cntl_1;
  2288. u32 mpll_func_cntl_2 = pi->clock_registers.mpll_func_cntl_2;
  2289. u32 mpll_ss1 = pi->clock_registers.mpll_ss1;
  2290. u32 mpll_ss2 = pi->clock_registers.mpll_ss2;
  2291. struct atom_mpll_param mpll_param;
  2292. int ret;
  2293. ret = radeon_atom_get_memory_pll_dividers(rdev, memory_clock, strobe_mode, &mpll_param);
  2294. if (ret)
  2295. return ret;
  2296. mpll_func_cntl &= ~BWCTRL_MASK;
  2297. mpll_func_cntl |= BWCTRL(mpll_param.bwcntl);
  2298. mpll_func_cntl_1 &= ~(CLKF_MASK | CLKFRAC_MASK | VCO_MODE_MASK);
  2299. mpll_func_cntl_1 |= CLKF(mpll_param.clkf) |
  2300. CLKFRAC(mpll_param.clkfrac) | VCO_MODE(mpll_param.vco_mode);
  2301. mpll_ad_func_cntl &= ~YCLK_POST_DIV_MASK;
  2302. mpll_ad_func_cntl |= YCLK_POST_DIV(mpll_param.post_div);
  2303. if (pi->mem_gddr5) {
  2304. mpll_dq_func_cntl &= ~(YCLK_SEL_MASK | YCLK_POST_DIV_MASK);
  2305. mpll_dq_func_cntl |= YCLK_SEL(mpll_param.yclk_sel) |
  2306. YCLK_POST_DIV(mpll_param.post_div);
  2307. }
  2308. if (pi->caps_mclk_ss_support) {
  2309. struct radeon_atom_ss ss;
  2310. u32 freq_nom;
  2311. u32 tmp;
  2312. u32 reference_clock = rdev->clock.mpll.reference_freq;
  2313. if (mpll_param.qdr == 1)
  2314. freq_nom = memory_clock * 4 * (1 << mpll_param.post_div);
  2315. else
  2316. freq_nom = memory_clock * 2 * (1 << mpll_param.post_div);
  2317. tmp = (freq_nom / reference_clock);
  2318. tmp = tmp * tmp;
  2319. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  2320. ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
  2321. u32 clks = reference_clock * 5 / ss.rate;
  2322. u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
  2323. mpll_ss1 &= ~CLKV_MASK;
  2324. mpll_ss1 |= CLKV(clkv);
  2325. mpll_ss2 &= ~CLKS_MASK;
  2326. mpll_ss2 |= CLKS(clks);
  2327. }
  2328. }
  2329. mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
  2330. mclk_pwrmgt_cntl |= DLL_SPEED(mpll_param.dll_speed);
  2331. if (dll_state_on)
  2332. mclk_pwrmgt_cntl |= MRDCK0_PDNB | MRDCK1_PDNB;
  2333. else
  2334. mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
  2335. mclk->MclkFrequency = memory_clock;
  2336. mclk->MpllFuncCntl = mpll_func_cntl;
  2337. mclk->MpllFuncCntl_1 = mpll_func_cntl_1;
  2338. mclk->MpllFuncCntl_2 = mpll_func_cntl_2;
  2339. mclk->MpllAdFuncCntl = mpll_ad_func_cntl;
  2340. mclk->MpllDqFuncCntl = mpll_dq_func_cntl;
  2341. mclk->MclkPwrmgtCntl = mclk_pwrmgt_cntl;
  2342. mclk->DllCntl = dll_cntl;
  2343. mclk->MpllSs1 = mpll_ss1;
  2344. mclk->MpllSs2 = mpll_ss2;
  2345. return 0;
  2346. }
  2347. static int ci_populate_single_memory_level(struct radeon_device *rdev,
  2348. u32 memory_clock,
  2349. SMU7_Discrete_MemoryLevel *memory_level)
  2350. {
  2351. struct ci_power_info *pi = ci_get_pi(rdev);
  2352. int ret;
  2353. bool dll_state_on;
  2354. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries) {
  2355. ret = ci_get_dependency_volt_by_clk(rdev,
  2356. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  2357. memory_clock, &memory_level->MinVddc);
  2358. if (ret)
  2359. return ret;
  2360. }
  2361. if (rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk.entries) {
  2362. ret = ci_get_dependency_volt_by_clk(rdev,
  2363. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  2364. memory_clock, &memory_level->MinVddci);
  2365. if (ret)
  2366. return ret;
  2367. }
  2368. if (rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries) {
  2369. ret = ci_get_dependency_volt_by_clk(rdev,
  2370. &rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
  2371. memory_clock, &memory_level->MinMvdd);
  2372. if (ret)
  2373. return ret;
  2374. }
  2375. memory_level->MinVddcPhases = 1;
  2376. if (pi->vddc_phase_shed_control)
  2377. ci_populate_phase_value_based_on_mclk(rdev,
  2378. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
  2379. memory_clock,
  2380. &memory_level->MinVddcPhases);
  2381. memory_level->EnabledForThrottle = 1;
  2382. memory_level->UpH = 0;
  2383. memory_level->DownH = 100;
  2384. memory_level->VoltageDownH = 0;
  2385. memory_level->ActivityLevel = (u16)pi->mclk_activity_target;
  2386. memory_level->StutterEnable = false;
  2387. memory_level->StrobeEnable = false;
  2388. memory_level->EdcReadEnable = false;
  2389. memory_level->EdcWriteEnable = false;
  2390. memory_level->RttEnable = false;
  2391. memory_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2392. if (pi->mclk_stutter_mode_threshold &&
  2393. (memory_clock <= pi->mclk_stutter_mode_threshold) &&
  2394. (pi->uvd_enabled == false) &&
  2395. (RREG32(DPG_PIPE_STUTTER_CONTROL) & STUTTER_ENABLE) &&
  2396. (rdev->pm.dpm.new_active_crtc_count <= 2))
  2397. memory_level->StutterEnable = true;
  2398. if (pi->mclk_strobe_mode_threshold &&
  2399. (memory_clock <= pi->mclk_strobe_mode_threshold))
  2400. memory_level->StrobeEnable = 1;
  2401. if (pi->mem_gddr5) {
  2402. memory_level->StrobeRatio =
  2403. si_get_mclk_frequency_ratio(memory_clock, memory_level->StrobeEnable);
  2404. if (pi->mclk_edc_enable_threshold &&
  2405. (memory_clock > pi->mclk_edc_enable_threshold))
  2406. memory_level->EdcReadEnable = true;
  2407. if (pi->mclk_edc_wr_enable_threshold &&
  2408. (memory_clock > pi->mclk_edc_wr_enable_threshold))
  2409. memory_level->EdcWriteEnable = true;
  2410. if (memory_level->StrobeEnable) {
  2411. if (si_get_mclk_frequency_ratio(memory_clock, true) >=
  2412. ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
  2413. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  2414. else
  2415. dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
  2416. } else {
  2417. dll_state_on = pi->dll_default_on;
  2418. }
  2419. } else {
  2420. memory_level->StrobeRatio = si_get_ddr3_mclk_frequency_ratio(memory_clock);
  2421. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  2422. }
  2423. ret = ci_calculate_mclk_params(rdev, memory_clock, memory_level, memory_level->StrobeEnable, dll_state_on);
  2424. if (ret)
  2425. return ret;
  2426. memory_level->MinVddc = cpu_to_be32(memory_level->MinVddc * VOLTAGE_SCALE);
  2427. memory_level->MinVddcPhases = cpu_to_be32(memory_level->MinVddcPhases);
  2428. memory_level->MinVddci = cpu_to_be32(memory_level->MinVddci * VOLTAGE_SCALE);
  2429. memory_level->MinMvdd = cpu_to_be32(memory_level->MinMvdd * VOLTAGE_SCALE);
  2430. memory_level->MclkFrequency = cpu_to_be32(memory_level->MclkFrequency);
  2431. memory_level->ActivityLevel = cpu_to_be16(memory_level->ActivityLevel);
  2432. memory_level->MpllFuncCntl = cpu_to_be32(memory_level->MpllFuncCntl);
  2433. memory_level->MpllFuncCntl_1 = cpu_to_be32(memory_level->MpllFuncCntl_1);
  2434. memory_level->MpllFuncCntl_2 = cpu_to_be32(memory_level->MpllFuncCntl_2);
  2435. memory_level->MpllAdFuncCntl = cpu_to_be32(memory_level->MpllAdFuncCntl);
  2436. memory_level->MpllDqFuncCntl = cpu_to_be32(memory_level->MpllDqFuncCntl);
  2437. memory_level->MclkPwrmgtCntl = cpu_to_be32(memory_level->MclkPwrmgtCntl);
  2438. memory_level->DllCntl = cpu_to_be32(memory_level->DllCntl);
  2439. memory_level->MpllSs1 = cpu_to_be32(memory_level->MpllSs1);
  2440. memory_level->MpllSs2 = cpu_to_be32(memory_level->MpllSs2);
  2441. return 0;
  2442. }
  2443. static int ci_populate_smc_acpi_level(struct radeon_device *rdev,
  2444. SMU7_Discrete_DpmTable *table)
  2445. {
  2446. struct ci_power_info *pi = ci_get_pi(rdev);
  2447. struct atom_clock_dividers dividers;
  2448. SMU7_Discrete_VoltageLevel voltage_level;
  2449. u32 spll_func_cntl = pi->clock_registers.cg_spll_func_cntl;
  2450. u32 spll_func_cntl_2 = pi->clock_registers.cg_spll_func_cntl_2;
  2451. u32 dll_cntl = pi->clock_registers.dll_cntl;
  2452. u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
  2453. int ret;
  2454. table->ACPILevel.Flags &= ~PPSMC_SWSTATE_FLAG_DC;
  2455. if (pi->acpi_vddc)
  2456. table->ACPILevel.MinVddc = cpu_to_be32(pi->acpi_vddc * VOLTAGE_SCALE);
  2457. else
  2458. table->ACPILevel.MinVddc = cpu_to_be32(pi->min_vddc_in_pp_table * VOLTAGE_SCALE);
  2459. table->ACPILevel.MinVddcPhases = pi->vddc_phase_shed_control ? 0 : 1;
  2460. table->ACPILevel.SclkFrequency = rdev->clock.spll.reference_freq;
  2461. ret = radeon_atom_get_clock_dividers(rdev,
  2462. COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
  2463. table->ACPILevel.SclkFrequency, false, &dividers);
  2464. if (ret)
  2465. return ret;
  2466. table->ACPILevel.SclkDid = (u8)dividers.post_divider;
  2467. table->ACPILevel.DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2468. table->ACPILevel.DeepSleepDivId = 0;
  2469. spll_func_cntl &= ~SPLL_PWRON;
  2470. spll_func_cntl |= SPLL_RESET;
  2471. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  2472. spll_func_cntl_2 |= SCLK_MUX_SEL(4);
  2473. table->ACPILevel.CgSpllFuncCntl = spll_func_cntl;
  2474. table->ACPILevel.CgSpllFuncCntl2 = spll_func_cntl_2;
  2475. table->ACPILevel.CgSpllFuncCntl3 = pi->clock_registers.cg_spll_func_cntl_3;
  2476. table->ACPILevel.CgSpllFuncCntl4 = pi->clock_registers.cg_spll_func_cntl_4;
  2477. table->ACPILevel.SpllSpreadSpectrum = pi->clock_registers.cg_spll_spread_spectrum;
  2478. table->ACPILevel.SpllSpreadSpectrum2 = pi->clock_registers.cg_spll_spread_spectrum_2;
  2479. table->ACPILevel.CcPwrDynRm = 0;
  2480. table->ACPILevel.CcPwrDynRm1 = 0;
  2481. table->ACPILevel.Flags = cpu_to_be32(table->ACPILevel.Flags);
  2482. table->ACPILevel.MinVddcPhases = cpu_to_be32(table->ACPILevel.MinVddcPhases);
  2483. table->ACPILevel.SclkFrequency = cpu_to_be32(table->ACPILevel.SclkFrequency);
  2484. table->ACPILevel.CgSpllFuncCntl = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl);
  2485. table->ACPILevel.CgSpllFuncCntl2 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl2);
  2486. table->ACPILevel.CgSpllFuncCntl3 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl3);
  2487. table->ACPILevel.CgSpllFuncCntl4 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl4);
  2488. table->ACPILevel.SpllSpreadSpectrum = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum);
  2489. table->ACPILevel.SpllSpreadSpectrum2 = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum2);
  2490. table->ACPILevel.CcPwrDynRm = cpu_to_be32(table->ACPILevel.CcPwrDynRm);
  2491. table->ACPILevel.CcPwrDynRm1 = cpu_to_be32(table->ACPILevel.CcPwrDynRm1);
  2492. table->MemoryACPILevel.MinVddc = table->ACPILevel.MinVddc;
  2493. table->MemoryACPILevel.MinVddcPhases = table->ACPILevel.MinVddcPhases;
  2494. if (pi->vddci_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  2495. if (pi->acpi_vddci)
  2496. table->MemoryACPILevel.MinVddci =
  2497. cpu_to_be32(pi->acpi_vddci * VOLTAGE_SCALE);
  2498. else
  2499. table->MemoryACPILevel.MinVddci =
  2500. cpu_to_be32(pi->min_vddci_in_pp_table * VOLTAGE_SCALE);
  2501. }
  2502. if (ci_populate_mvdd_value(rdev, 0, &voltage_level))
  2503. table->MemoryACPILevel.MinMvdd = 0;
  2504. else
  2505. table->MemoryACPILevel.MinMvdd =
  2506. cpu_to_be32(voltage_level.Voltage * VOLTAGE_SCALE);
  2507. mclk_pwrmgt_cntl |= MRDCK0_RESET | MRDCK1_RESET;
  2508. mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
  2509. dll_cntl &= ~(MRDCK0_BYPASS | MRDCK1_BYPASS);
  2510. table->MemoryACPILevel.DllCntl = cpu_to_be32(dll_cntl);
  2511. table->MemoryACPILevel.MclkPwrmgtCntl = cpu_to_be32(mclk_pwrmgt_cntl);
  2512. table->MemoryACPILevel.MpllAdFuncCntl =
  2513. cpu_to_be32(pi->clock_registers.mpll_ad_func_cntl);
  2514. table->MemoryACPILevel.MpllDqFuncCntl =
  2515. cpu_to_be32(pi->clock_registers.mpll_dq_func_cntl);
  2516. table->MemoryACPILevel.MpllFuncCntl =
  2517. cpu_to_be32(pi->clock_registers.mpll_func_cntl);
  2518. table->MemoryACPILevel.MpllFuncCntl_1 =
  2519. cpu_to_be32(pi->clock_registers.mpll_func_cntl_1);
  2520. table->MemoryACPILevel.MpllFuncCntl_2 =
  2521. cpu_to_be32(pi->clock_registers.mpll_func_cntl_2);
  2522. table->MemoryACPILevel.MpllSs1 = cpu_to_be32(pi->clock_registers.mpll_ss1);
  2523. table->MemoryACPILevel.MpllSs2 = cpu_to_be32(pi->clock_registers.mpll_ss2);
  2524. table->MemoryACPILevel.EnabledForThrottle = 0;
  2525. table->MemoryACPILevel.EnabledForActivity = 0;
  2526. table->MemoryACPILevel.UpH = 0;
  2527. table->MemoryACPILevel.DownH = 100;
  2528. table->MemoryACPILevel.VoltageDownH = 0;
  2529. table->MemoryACPILevel.ActivityLevel =
  2530. cpu_to_be16((u16)pi->mclk_activity_target);
  2531. table->MemoryACPILevel.StutterEnable = false;
  2532. table->MemoryACPILevel.StrobeEnable = false;
  2533. table->MemoryACPILevel.EdcReadEnable = false;
  2534. table->MemoryACPILevel.EdcWriteEnable = false;
  2535. table->MemoryACPILevel.RttEnable = false;
  2536. return 0;
  2537. }
  2538. static int ci_enable_ulv(struct radeon_device *rdev, bool enable)
  2539. {
  2540. struct ci_power_info *pi = ci_get_pi(rdev);
  2541. struct ci_ulv_parm *ulv = &pi->ulv;
  2542. if (ulv->supported) {
  2543. if (enable)
  2544. return (ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
  2545. 0 : -EINVAL;
  2546. else
  2547. return (ci_send_msg_to_smc(rdev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
  2548. 0 : -EINVAL;
  2549. }
  2550. return 0;
  2551. }
  2552. static int ci_populate_ulv_level(struct radeon_device *rdev,
  2553. SMU7_Discrete_Ulv *state)
  2554. {
  2555. struct ci_power_info *pi = ci_get_pi(rdev);
  2556. u16 ulv_voltage = rdev->pm.dpm.backbias_response_time;
  2557. state->CcPwrDynRm = 0;
  2558. state->CcPwrDynRm1 = 0;
  2559. if (ulv_voltage == 0) {
  2560. pi->ulv.supported = false;
  2561. return 0;
  2562. }
  2563. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  2564. if (ulv_voltage > rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
  2565. state->VddcOffset = 0;
  2566. else
  2567. state->VddcOffset =
  2568. rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage;
  2569. } else {
  2570. if (ulv_voltage > rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
  2571. state->VddcOffsetVid = 0;
  2572. else
  2573. state->VddcOffsetVid = (u8)
  2574. ((rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage) *
  2575. VOLTAGE_VID_OFFSET_SCALE2 / VOLTAGE_VID_OFFSET_SCALE1);
  2576. }
  2577. state->VddcPhase = pi->vddc_phase_shed_control ? 0 : 1;
  2578. state->CcPwrDynRm = cpu_to_be32(state->CcPwrDynRm);
  2579. state->CcPwrDynRm1 = cpu_to_be32(state->CcPwrDynRm1);
  2580. state->VddcOffset = cpu_to_be16(state->VddcOffset);
  2581. return 0;
  2582. }
  2583. static int ci_calculate_sclk_params(struct radeon_device *rdev,
  2584. u32 engine_clock,
  2585. SMU7_Discrete_GraphicsLevel *sclk)
  2586. {
  2587. struct ci_power_info *pi = ci_get_pi(rdev);
  2588. struct atom_clock_dividers dividers;
  2589. u32 spll_func_cntl_3 = pi->clock_registers.cg_spll_func_cntl_3;
  2590. u32 spll_func_cntl_4 = pi->clock_registers.cg_spll_func_cntl_4;
  2591. u32 cg_spll_spread_spectrum = pi->clock_registers.cg_spll_spread_spectrum;
  2592. u32 cg_spll_spread_spectrum_2 = pi->clock_registers.cg_spll_spread_spectrum_2;
  2593. u32 reference_clock = rdev->clock.spll.reference_freq;
  2594. u32 reference_divider;
  2595. u32 fbdiv;
  2596. int ret;
  2597. ret = radeon_atom_get_clock_dividers(rdev,
  2598. COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
  2599. engine_clock, false, &dividers);
  2600. if (ret)
  2601. return ret;
  2602. reference_divider = 1 + dividers.ref_div;
  2603. fbdiv = dividers.fb_div & 0x3FFFFFF;
  2604. spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
  2605. spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
  2606. spll_func_cntl_3 |= SPLL_DITHEN;
  2607. if (pi->caps_sclk_ss_support) {
  2608. struct radeon_atom_ss ss;
  2609. u32 vco_freq = engine_clock * dividers.post_div;
  2610. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  2611. ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
  2612. u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
  2613. u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
  2614. cg_spll_spread_spectrum &= ~CLK_S_MASK;
  2615. cg_spll_spread_spectrum |= CLK_S(clk_s);
  2616. cg_spll_spread_spectrum |= SSEN;
  2617. cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
  2618. cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
  2619. }
  2620. }
  2621. sclk->SclkFrequency = engine_clock;
  2622. sclk->CgSpllFuncCntl3 = spll_func_cntl_3;
  2623. sclk->CgSpllFuncCntl4 = spll_func_cntl_4;
  2624. sclk->SpllSpreadSpectrum = cg_spll_spread_spectrum;
  2625. sclk->SpllSpreadSpectrum2 = cg_spll_spread_spectrum_2;
  2626. sclk->SclkDid = (u8)dividers.post_divider;
  2627. return 0;
  2628. }
  2629. static int ci_populate_single_graphic_level(struct radeon_device *rdev,
  2630. u32 engine_clock,
  2631. u16 sclk_activity_level_t,
  2632. SMU7_Discrete_GraphicsLevel *graphic_level)
  2633. {
  2634. struct ci_power_info *pi = ci_get_pi(rdev);
  2635. int ret;
  2636. ret = ci_calculate_sclk_params(rdev, engine_clock, graphic_level);
  2637. if (ret)
  2638. return ret;
  2639. ret = ci_get_dependency_volt_by_clk(rdev,
  2640. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  2641. engine_clock, &graphic_level->MinVddc);
  2642. if (ret)
  2643. return ret;
  2644. graphic_level->SclkFrequency = engine_clock;
  2645. graphic_level->Flags = 0;
  2646. graphic_level->MinVddcPhases = 1;
  2647. if (pi->vddc_phase_shed_control)
  2648. ci_populate_phase_value_based_on_sclk(rdev,
  2649. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
  2650. engine_clock,
  2651. &graphic_level->MinVddcPhases);
  2652. graphic_level->ActivityLevel = sclk_activity_level_t;
  2653. graphic_level->CcPwrDynRm = 0;
  2654. graphic_level->CcPwrDynRm1 = 0;
  2655. graphic_level->EnabledForThrottle = 1;
  2656. graphic_level->UpH = 0;
  2657. graphic_level->DownH = 0;
  2658. graphic_level->VoltageDownH = 0;
  2659. graphic_level->PowerThrottle = 0;
  2660. if (pi->caps_sclk_ds)
  2661. graphic_level->DeepSleepDivId = ci_get_sleep_divider_id_from_clock(rdev,
  2662. engine_clock,
  2663. CISLAND_MINIMUM_ENGINE_CLOCK);
  2664. graphic_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2665. graphic_level->Flags = cpu_to_be32(graphic_level->Flags);
  2666. graphic_level->MinVddc = cpu_to_be32(graphic_level->MinVddc * VOLTAGE_SCALE);
  2667. graphic_level->MinVddcPhases = cpu_to_be32(graphic_level->MinVddcPhases);
  2668. graphic_level->SclkFrequency = cpu_to_be32(graphic_level->SclkFrequency);
  2669. graphic_level->ActivityLevel = cpu_to_be16(graphic_level->ActivityLevel);
  2670. graphic_level->CgSpllFuncCntl3 = cpu_to_be32(graphic_level->CgSpllFuncCntl3);
  2671. graphic_level->CgSpllFuncCntl4 = cpu_to_be32(graphic_level->CgSpllFuncCntl4);
  2672. graphic_level->SpllSpreadSpectrum = cpu_to_be32(graphic_level->SpllSpreadSpectrum);
  2673. graphic_level->SpllSpreadSpectrum2 = cpu_to_be32(graphic_level->SpllSpreadSpectrum2);
  2674. graphic_level->CcPwrDynRm = cpu_to_be32(graphic_level->CcPwrDynRm);
  2675. graphic_level->CcPwrDynRm1 = cpu_to_be32(graphic_level->CcPwrDynRm1);
  2676. return 0;
  2677. }
  2678. static int ci_populate_all_graphic_levels(struct radeon_device *rdev)
  2679. {
  2680. struct ci_power_info *pi = ci_get_pi(rdev);
  2681. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2682. u32 level_array_address = pi->dpm_table_start +
  2683. offsetof(SMU7_Discrete_DpmTable, GraphicsLevel);
  2684. u32 level_array_size = sizeof(SMU7_Discrete_GraphicsLevel) *
  2685. SMU7_MAX_LEVELS_GRAPHICS;
  2686. SMU7_Discrete_GraphicsLevel *levels = pi->smc_state_table.GraphicsLevel;
  2687. u32 i, ret;
  2688. memset(levels, 0, level_array_size);
  2689. for (i = 0; i < dpm_table->sclk_table.count; i++) {
  2690. ret = ci_populate_single_graphic_level(rdev,
  2691. dpm_table->sclk_table.dpm_levels[i].value,
  2692. (u16)pi->activity_target[i],
  2693. &pi->smc_state_table.GraphicsLevel[i]);
  2694. if (ret)
  2695. return ret;
  2696. if (i > 1)
  2697. pi->smc_state_table.GraphicsLevel[i].DeepSleepDivId = 0;
  2698. if (i == (dpm_table->sclk_table.count - 1))
  2699. pi->smc_state_table.GraphicsLevel[i].DisplayWatermark =
  2700. PPSMC_DISPLAY_WATERMARK_HIGH;
  2701. }
  2702. pi->smc_state_table.GraphicsLevel[0].EnabledForActivity = 1;
  2703. pi->smc_state_table.GraphicsDpmLevelCount = (u8)dpm_table->sclk_table.count;
  2704. pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
  2705. ci_get_dpm_level_enable_mask_value(&dpm_table->sclk_table);
  2706. ret = ci_copy_bytes_to_smc(rdev, level_array_address,
  2707. (u8 *)levels, level_array_size,
  2708. pi->sram_end);
  2709. if (ret)
  2710. return ret;
  2711. return 0;
  2712. }
  2713. static int ci_populate_ulv_state(struct radeon_device *rdev,
  2714. SMU7_Discrete_Ulv *ulv_level)
  2715. {
  2716. return ci_populate_ulv_level(rdev, ulv_level);
  2717. }
  2718. static int ci_populate_all_memory_levels(struct radeon_device *rdev)
  2719. {
  2720. struct ci_power_info *pi = ci_get_pi(rdev);
  2721. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2722. u32 level_array_address = pi->dpm_table_start +
  2723. offsetof(SMU7_Discrete_DpmTable, MemoryLevel);
  2724. u32 level_array_size = sizeof(SMU7_Discrete_MemoryLevel) *
  2725. SMU7_MAX_LEVELS_MEMORY;
  2726. SMU7_Discrete_MemoryLevel *levels = pi->smc_state_table.MemoryLevel;
  2727. u32 i, ret;
  2728. memset(levels, 0, level_array_size);
  2729. for (i = 0; i < dpm_table->mclk_table.count; i++) {
  2730. if (dpm_table->mclk_table.dpm_levels[i].value == 0)
  2731. return -EINVAL;
  2732. ret = ci_populate_single_memory_level(rdev,
  2733. dpm_table->mclk_table.dpm_levels[i].value,
  2734. &pi->smc_state_table.MemoryLevel[i]);
  2735. if (ret)
  2736. return ret;
  2737. }
  2738. pi->smc_state_table.MemoryLevel[0].EnabledForActivity = 1;
  2739. if ((dpm_table->mclk_table.count >= 2) &&
  2740. ((rdev->pdev->device == 0x67B0) || (rdev->pdev->device == 0x67B1))) {
  2741. pi->smc_state_table.MemoryLevel[1].MinVddc =
  2742. pi->smc_state_table.MemoryLevel[0].MinVddc;
  2743. pi->smc_state_table.MemoryLevel[1].MinVddcPhases =
  2744. pi->smc_state_table.MemoryLevel[0].MinVddcPhases;
  2745. }
  2746. pi->smc_state_table.MemoryLevel[0].ActivityLevel = cpu_to_be16(0x1F);
  2747. pi->smc_state_table.MemoryDpmLevelCount = (u8)dpm_table->mclk_table.count;
  2748. pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
  2749. ci_get_dpm_level_enable_mask_value(&dpm_table->mclk_table);
  2750. pi->smc_state_table.MemoryLevel[dpm_table->mclk_table.count - 1].DisplayWatermark =
  2751. PPSMC_DISPLAY_WATERMARK_HIGH;
  2752. ret = ci_copy_bytes_to_smc(rdev, level_array_address,
  2753. (u8 *)levels, level_array_size,
  2754. pi->sram_end);
  2755. if (ret)
  2756. return ret;
  2757. return 0;
  2758. }
  2759. static void ci_reset_single_dpm_table(struct radeon_device *rdev,
  2760. struct ci_single_dpm_table* dpm_table,
  2761. u32 count)
  2762. {
  2763. u32 i;
  2764. dpm_table->count = count;
  2765. for (i = 0; i < MAX_REGULAR_DPM_NUMBER; i++)
  2766. dpm_table->dpm_levels[i].enabled = false;
  2767. }
  2768. static void ci_setup_pcie_table_entry(struct ci_single_dpm_table* dpm_table,
  2769. u32 index, u32 pcie_gen, u32 pcie_lanes)
  2770. {
  2771. dpm_table->dpm_levels[index].value = pcie_gen;
  2772. dpm_table->dpm_levels[index].param1 = pcie_lanes;
  2773. dpm_table->dpm_levels[index].enabled = true;
  2774. }
  2775. static int ci_setup_default_pcie_tables(struct radeon_device *rdev)
  2776. {
  2777. struct ci_power_info *pi = ci_get_pi(rdev);
  2778. if (!pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels)
  2779. return -EINVAL;
  2780. if (pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels) {
  2781. pi->pcie_gen_powersaving = pi->pcie_gen_performance;
  2782. pi->pcie_lane_powersaving = pi->pcie_lane_performance;
  2783. } else if (!pi->use_pcie_performance_levels && pi->use_pcie_powersaving_levels) {
  2784. pi->pcie_gen_performance = pi->pcie_gen_powersaving;
  2785. pi->pcie_lane_performance = pi->pcie_lane_powersaving;
  2786. }
  2787. ci_reset_single_dpm_table(rdev,
  2788. &pi->dpm_table.pcie_speed_table,
  2789. SMU7_MAX_LEVELS_LINK);
  2790. if (rdev->family == CHIP_BONAIRE)
  2791. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 0,
  2792. pi->pcie_gen_powersaving.min,
  2793. pi->pcie_lane_powersaving.max);
  2794. else
  2795. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 0,
  2796. pi->pcie_gen_powersaving.min,
  2797. pi->pcie_lane_powersaving.min);
  2798. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 1,
  2799. pi->pcie_gen_performance.min,
  2800. pi->pcie_lane_performance.min);
  2801. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 2,
  2802. pi->pcie_gen_powersaving.min,
  2803. pi->pcie_lane_powersaving.max);
  2804. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 3,
  2805. pi->pcie_gen_performance.min,
  2806. pi->pcie_lane_performance.max);
  2807. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 4,
  2808. pi->pcie_gen_powersaving.max,
  2809. pi->pcie_lane_powersaving.max);
  2810. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 5,
  2811. pi->pcie_gen_performance.max,
  2812. pi->pcie_lane_performance.max);
  2813. pi->dpm_table.pcie_speed_table.count = 6;
  2814. return 0;
  2815. }
  2816. static int ci_setup_default_dpm_tables(struct radeon_device *rdev)
  2817. {
  2818. struct ci_power_info *pi = ci_get_pi(rdev);
  2819. struct radeon_clock_voltage_dependency_table *allowed_sclk_vddc_table =
  2820. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  2821. struct radeon_clock_voltage_dependency_table *allowed_mclk_table =
  2822. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
  2823. struct radeon_cac_leakage_table *std_voltage_table =
  2824. &rdev->pm.dpm.dyn_state.cac_leakage_table;
  2825. u32 i;
  2826. if (allowed_sclk_vddc_table == NULL)
  2827. return -EINVAL;
  2828. if (allowed_sclk_vddc_table->count < 1)
  2829. return -EINVAL;
  2830. if (allowed_mclk_table == NULL)
  2831. return -EINVAL;
  2832. if (allowed_mclk_table->count < 1)
  2833. return -EINVAL;
  2834. memset(&pi->dpm_table, 0, sizeof(struct ci_dpm_table));
  2835. ci_reset_single_dpm_table(rdev,
  2836. &pi->dpm_table.sclk_table,
  2837. SMU7_MAX_LEVELS_GRAPHICS);
  2838. ci_reset_single_dpm_table(rdev,
  2839. &pi->dpm_table.mclk_table,
  2840. SMU7_MAX_LEVELS_MEMORY);
  2841. ci_reset_single_dpm_table(rdev,
  2842. &pi->dpm_table.vddc_table,
  2843. SMU7_MAX_LEVELS_VDDC);
  2844. ci_reset_single_dpm_table(rdev,
  2845. &pi->dpm_table.vddci_table,
  2846. SMU7_MAX_LEVELS_VDDCI);
  2847. ci_reset_single_dpm_table(rdev,
  2848. &pi->dpm_table.mvdd_table,
  2849. SMU7_MAX_LEVELS_MVDD);
  2850. pi->dpm_table.sclk_table.count = 0;
  2851. for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
  2852. if ((i == 0) ||
  2853. (pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count-1].value !=
  2854. allowed_sclk_vddc_table->entries[i].clk)) {
  2855. pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].value =
  2856. allowed_sclk_vddc_table->entries[i].clk;
  2857. pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].enabled =
  2858. (i == 0) ? true : false;
  2859. pi->dpm_table.sclk_table.count++;
  2860. }
  2861. }
  2862. pi->dpm_table.mclk_table.count = 0;
  2863. for (i = 0; i < allowed_mclk_table->count; i++) {
  2864. if ((i == 0) ||
  2865. (pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count-1].value !=
  2866. allowed_mclk_table->entries[i].clk)) {
  2867. pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].value =
  2868. allowed_mclk_table->entries[i].clk;
  2869. pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].enabled =
  2870. (i == 0) ? true : false;
  2871. pi->dpm_table.mclk_table.count++;
  2872. }
  2873. }
  2874. for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
  2875. pi->dpm_table.vddc_table.dpm_levels[i].value =
  2876. allowed_sclk_vddc_table->entries[i].v;
  2877. pi->dpm_table.vddc_table.dpm_levels[i].param1 =
  2878. std_voltage_table->entries[i].leakage;
  2879. pi->dpm_table.vddc_table.dpm_levels[i].enabled = true;
  2880. }
  2881. pi->dpm_table.vddc_table.count = allowed_sclk_vddc_table->count;
  2882. allowed_mclk_table = &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
  2883. if (allowed_mclk_table) {
  2884. for (i = 0; i < allowed_mclk_table->count; i++) {
  2885. pi->dpm_table.vddci_table.dpm_levels[i].value =
  2886. allowed_mclk_table->entries[i].v;
  2887. pi->dpm_table.vddci_table.dpm_levels[i].enabled = true;
  2888. }
  2889. pi->dpm_table.vddci_table.count = allowed_mclk_table->count;
  2890. }
  2891. allowed_mclk_table = &rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk;
  2892. if (allowed_mclk_table) {
  2893. for (i = 0; i < allowed_mclk_table->count; i++) {
  2894. pi->dpm_table.mvdd_table.dpm_levels[i].value =
  2895. allowed_mclk_table->entries[i].v;
  2896. pi->dpm_table.mvdd_table.dpm_levels[i].enabled = true;
  2897. }
  2898. pi->dpm_table.mvdd_table.count = allowed_mclk_table->count;
  2899. }
  2900. ci_setup_default_pcie_tables(rdev);
  2901. return 0;
  2902. }
  2903. static int ci_find_boot_level(struct ci_single_dpm_table *table,
  2904. u32 value, u32 *boot_level)
  2905. {
  2906. u32 i;
  2907. int ret = -EINVAL;
  2908. for(i = 0; i < table->count; i++) {
  2909. if (value == table->dpm_levels[i].value) {
  2910. *boot_level = i;
  2911. ret = 0;
  2912. }
  2913. }
  2914. return ret;
  2915. }
  2916. static int ci_init_smc_table(struct radeon_device *rdev)
  2917. {
  2918. struct ci_power_info *pi = ci_get_pi(rdev);
  2919. struct ci_ulv_parm *ulv = &pi->ulv;
  2920. struct radeon_ps *radeon_boot_state = rdev->pm.dpm.boot_ps;
  2921. SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
  2922. int ret;
  2923. ret = ci_setup_default_dpm_tables(rdev);
  2924. if (ret)
  2925. return ret;
  2926. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE)
  2927. ci_populate_smc_voltage_tables(rdev, table);
  2928. ci_init_fps_limits(rdev);
  2929. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  2930. table->SystemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  2931. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  2932. table->SystemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  2933. if (pi->mem_gddr5)
  2934. table->SystemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  2935. if (ulv->supported) {
  2936. ret = ci_populate_ulv_state(rdev, &pi->smc_state_table.Ulv);
  2937. if (ret)
  2938. return ret;
  2939. WREG32_SMC(CG_ULV_PARAMETER, ulv->cg_ulv_parameter);
  2940. }
  2941. ret = ci_populate_all_graphic_levels(rdev);
  2942. if (ret)
  2943. return ret;
  2944. ret = ci_populate_all_memory_levels(rdev);
  2945. if (ret)
  2946. return ret;
  2947. ci_populate_smc_link_level(rdev, table);
  2948. ret = ci_populate_smc_acpi_level(rdev, table);
  2949. if (ret)
  2950. return ret;
  2951. ret = ci_populate_smc_vce_level(rdev, table);
  2952. if (ret)
  2953. return ret;
  2954. ret = ci_populate_smc_acp_level(rdev, table);
  2955. if (ret)
  2956. return ret;
  2957. ret = ci_populate_smc_samu_level(rdev, table);
  2958. if (ret)
  2959. return ret;
  2960. ret = ci_do_program_memory_timing_parameters(rdev);
  2961. if (ret)
  2962. return ret;
  2963. ret = ci_populate_smc_uvd_level(rdev, table);
  2964. if (ret)
  2965. return ret;
  2966. table->UvdBootLevel = 0;
  2967. table->VceBootLevel = 0;
  2968. table->AcpBootLevel = 0;
  2969. table->SamuBootLevel = 0;
  2970. table->GraphicsBootLevel = 0;
  2971. table->MemoryBootLevel = 0;
  2972. ret = ci_find_boot_level(&pi->dpm_table.sclk_table,
  2973. pi->vbios_boot_state.sclk_bootup_value,
  2974. (u32 *)&pi->smc_state_table.GraphicsBootLevel);
  2975. ret = ci_find_boot_level(&pi->dpm_table.mclk_table,
  2976. pi->vbios_boot_state.mclk_bootup_value,
  2977. (u32 *)&pi->smc_state_table.MemoryBootLevel);
  2978. table->BootVddc = pi->vbios_boot_state.vddc_bootup_value;
  2979. table->BootVddci = pi->vbios_boot_state.vddci_bootup_value;
  2980. table->BootMVdd = pi->vbios_boot_state.mvdd_bootup_value;
  2981. ci_populate_smc_initial_state(rdev, radeon_boot_state);
  2982. ret = ci_populate_bapm_parameters_in_dpm_table(rdev);
  2983. if (ret)
  2984. return ret;
  2985. table->UVDInterval = 1;
  2986. table->VCEInterval = 1;
  2987. table->ACPInterval = 1;
  2988. table->SAMUInterval = 1;
  2989. table->GraphicsVoltageChangeEnable = 1;
  2990. table->GraphicsThermThrottleEnable = 1;
  2991. table->GraphicsInterval = 1;
  2992. table->VoltageInterval = 1;
  2993. table->ThermalInterval = 1;
  2994. table->TemperatureLimitHigh = (u16)((pi->thermal_temp_setting.temperature_high *
  2995. CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
  2996. table->TemperatureLimitLow = (u16)((pi->thermal_temp_setting.temperature_low *
  2997. CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
  2998. table->MemoryVoltageChangeEnable = 1;
  2999. table->MemoryInterval = 1;
  3000. table->VoltageResponseTime = 0;
  3001. table->VddcVddciDelta = 4000;
  3002. table->PhaseResponseTime = 0;
  3003. table->MemoryThermThrottleEnable = 1;
  3004. table->PCIeBootLinkLevel = pi->dpm_table.pcie_speed_table.count - 1;
  3005. table->PCIeGenInterval = 1;
  3006. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2)
  3007. table->SVI2Enable = 1;
  3008. else
  3009. table->SVI2Enable = 0;
  3010. table->ThermGpio = 17;
  3011. table->SclkStepSize = 0x4000;
  3012. table->SystemFlags = cpu_to_be32(table->SystemFlags);
  3013. table->SmioMaskVddcVid = cpu_to_be32(table->SmioMaskVddcVid);
  3014. table->SmioMaskVddcPhase = cpu_to_be32(table->SmioMaskVddcPhase);
  3015. table->SmioMaskVddciVid = cpu_to_be32(table->SmioMaskVddciVid);
  3016. table->SmioMaskMvddVid = cpu_to_be32(table->SmioMaskMvddVid);
  3017. table->SclkStepSize = cpu_to_be32(table->SclkStepSize);
  3018. table->TemperatureLimitHigh = cpu_to_be16(table->TemperatureLimitHigh);
  3019. table->TemperatureLimitLow = cpu_to_be16(table->TemperatureLimitLow);
  3020. table->VddcVddciDelta = cpu_to_be16(table->VddcVddciDelta);
  3021. table->VoltageResponseTime = cpu_to_be16(table->VoltageResponseTime);
  3022. table->PhaseResponseTime = cpu_to_be16(table->PhaseResponseTime);
  3023. table->BootVddc = cpu_to_be16(table->BootVddc * VOLTAGE_SCALE);
  3024. table->BootVddci = cpu_to_be16(table->BootVddci * VOLTAGE_SCALE);
  3025. table->BootMVdd = cpu_to_be16(table->BootMVdd * VOLTAGE_SCALE);
  3026. ret = ci_copy_bytes_to_smc(rdev,
  3027. pi->dpm_table_start +
  3028. offsetof(SMU7_Discrete_DpmTable, SystemFlags),
  3029. (u8 *)&table->SystemFlags,
  3030. sizeof(SMU7_Discrete_DpmTable) - 3 * sizeof(SMU7_PIDController),
  3031. pi->sram_end);
  3032. if (ret)
  3033. return ret;
  3034. return 0;
  3035. }
  3036. static void ci_trim_single_dpm_states(struct radeon_device *rdev,
  3037. struct ci_single_dpm_table *dpm_table,
  3038. u32 low_limit, u32 high_limit)
  3039. {
  3040. u32 i;
  3041. for (i = 0; i < dpm_table->count; i++) {
  3042. if ((dpm_table->dpm_levels[i].value < low_limit) ||
  3043. (dpm_table->dpm_levels[i].value > high_limit))
  3044. dpm_table->dpm_levels[i].enabled = false;
  3045. else
  3046. dpm_table->dpm_levels[i].enabled = true;
  3047. }
  3048. }
  3049. static void ci_trim_pcie_dpm_states(struct radeon_device *rdev,
  3050. u32 speed_low, u32 lanes_low,
  3051. u32 speed_high, u32 lanes_high)
  3052. {
  3053. struct ci_power_info *pi = ci_get_pi(rdev);
  3054. struct ci_single_dpm_table *pcie_table = &pi->dpm_table.pcie_speed_table;
  3055. u32 i, j;
  3056. for (i = 0; i < pcie_table->count; i++) {
  3057. if ((pcie_table->dpm_levels[i].value < speed_low) ||
  3058. (pcie_table->dpm_levels[i].param1 < lanes_low) ||
  3059. (pcie_table->dpm_levels[i].value > speed_high) ||
  3060. (pcie_table->dpm_levels[i].param1 > lanes_high))
  3061. pcie_table->dpm_levels[i].enabled = false;
  3062. else
  3063. pcie_table->dpm_levels[i].enabled = true;
  3064. }
  3065. for (i = 0; i < pcie_table->count; i++) {
  3066. if (pcie_table->dpm_levels[i].enabled) {
  3067. for (j = i + 1; j < pcie_table->count; j++) {
  3068. if (pcie_table->dpm_levels[j].enabled) {
  3069. if ((pcie_table->dpm_levels[i].value == pcie_table->dpm_levels[j].value) &&
  3070. (pcie_table->dpm_levels[i].param1 == pcie_table->dpm_levels[j].param1))
  3071. pcie_table->dpm_levels[j].enabled = false;
  3072. }
  3073. }
  3074. }
  3075. }
  3076. }
  3077. static int ci_trim_dpm_states(struct radeon_device *rdev,
  3078. struct radeon_ps *radeon_state)
  3079. {
  3080. struct ci_ps *state = ci_get_ps(radeon_state);
  3081. struct ci_power_info *pi = ci_get_pi(rdev);
  3082. u32 high_limit_count;
  3083. if (state->performance_level_count < 1)
  3084. return -EINVAL;
  3085. if (state->performance_level_count == 1)
  3086. high_limit_count = 0;
  3087. else
  3088. high_limit_count = 1;
  3089. ci_trim_single_dpm_states(rdev,
  3090. &pi->dpm_table.sclk_table,
  3091. state->performance_levels[0].sclk,
  3092. state->performance_levels[high_limit_count].sclk);
  3093. ci_trim_single_dpm_states(rdev,
  3094. &pi->dpm_table.mclk_table,
  3095. state->performance_levels[0].mclk,
  3096. state->performance_levels[high_limit_count].mclk);
  3097. ci_trim_pcie_dpm_states(rdev,
  3098. state->performance_levels[0].pcie_gen,
  3099. state->performance_levels[0].pcie_lane,
  3100. state->performance_levels[high_limit_count].pcie_gen,
  3101. state->performance_levels[high_limit_count].pcie_lane);
  3102. return 0;
  3103. }
  3104. static int ci_apply_disp_minimum_voltage_request(struct radeon_device *rdev)
  3105. {
  3106. struct radeon_clock_voltage_dependency_table *disp_voltage_table =
  3107. &rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk;
  3108. struct radeon_clock_voltage_dependency_table *vddc_table =
  3109. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  3110. u32 requested_voltage = 0;
  3111. u32 i;
  3112. if (disp_voltage_table == NULL)
  3113. return -EINVAL;
  3114. if (!disp_voltage_table->count)
  3115. return -EINVAL;
  3116. for (i = 0; i < disp_voltage_table->count; i++) {
  3117. if (rdev->clock.current_dispclk == disp_voltage_table->entries[i].clk)
  3118. requested_voltage = disp_voltage_table->entries[i].v;
  3119. }
  3120. for (i = 0; i < vddc_table->count; i++) {
  3121. if (requested_voltage <= vddc_table->entries[i].v) {
  3122. requested_voltage = vddc_table->entries[i].v;
  3123. return (ci_send_msg_to_smc_with_parameter(rdev,
  3124. PPSMC_MSG_VddC_Request,
  3125. requested_voltage * VOLTAGE_SCALE) == PPSMC_Result_OK) ?
  3126. 0 : -EINVAL;
  3127. }
  3128. }
  3129. return -EINVAL;
  3130. }
  3131. static int ci_upload_dpm_level_enable_mask(struct radeon_device *rdev)
  3132. {
  3133. struct ci_power_info *pi = ci_get_pi(rdev);
  3134. PPSMC_Result result;
  3135. ci_apply_disp_minimum_voltage_request(rdev);
  3136. if (!pi->sclk_dpm_key_disabled) {
  3137. if (pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3138. result = ci_send_msg_to_smc_with_parameter(rdev,
  3139. PPSMC_MSG_SCLKDPM_SetEnabledMask,
  3140. pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
  3141. if (result != PPSMC_Result_OK)
  3142. return -EINVAL;
  3143. }
  3144. }
  3145. if (!pi->mclk_dpm_key_disabled) {
  3146. if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3147. result = ci_send_msg_to_smc_with_parameter(rdev,
  3148. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  3149. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3150. if (result != PPSMC_Result_OK)
  3151. return -EINVAL;
  3152. }
  3153. }
  3154. #if 0
  3155. if (!pi->pcie_dpm_key_disabled) {
  3156. if (pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3157. result = ci_send_msg_to_smc_with_parameter(rdev,
  3158. PPSMC_MSG_PCIeDPM_SetEnabledMask,
  3159. pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
  3160. if (result != PPSMC_Result_OK)
  3161. return -EINVAL;
  3162. }
  3163. }
  3164. #endif
  3165. return 0;
  3166. }
  3167. static void ci_find_dpm_states_clocks_in_dpm_table(struct radeon_device *rdev,
  3168. struct radeon_ps *radeon_state)
  3169. {
  3170. struct ci_power_info *pi = ci_get_pi(rdev);
  3171. struct ci_ps *state = ci_get_ps(radeon_state);
  3172. struct ci_single_dpm_table *sclk_table = &pi->dpm_table.sclk_table;
  3173. u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
  3174. struct ci_single_dpm_table *mclk_table = &pi->dpm_table.mclk_table;
  3175. u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
  3176. u32 i;
  3177. pi->need_update_smu7_dpm_table = 0;
  3178. for (i = 0; i < sclk_table->count; i++) {
  3179. if (sclk == sclk_table->dpm_levels[i].value)
  3180. break;
  3181. }
  3182. if (i >= sclk_table->count) {
  3183. pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_SCLK;
  3184. } else {
  3185. /* XXX check display min clock requirements */
  3186. if (CISLAND_MINIMUM_ENGINE_CLOCK != CISLAND_MINIMUM_ENGINE_CLOCK)
  3187. pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_SCLK;
  3188. }
  3189. for (i = 0; i < mclk_table->count; i++) {
  3190. if (mclk == mclk_table->dpm_levels[i].value)
  3191. break;
  3192. }
  3193. if (i >= mclk_table->count)
  3194. pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_MCLK;
  3195. if (rdev->pm.dpm.current_active_crtc_count !=
  3196. rdev->pm.dpm.new_active_crtc_count)
  3197. pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_MCLK;
  3198. }
  3199. static int ci_populate_and_upload_sclk_mclk_dpm_levels(struct radeon_device *rdev,
  3200. struct radeon_ps *radeon_state)
  3201. {
  3202. struct ci_power_info *pi = ci_get_pi(rdev);
  3203. struct ci_ps *state = ci_get_ps(radeon_state);
  3204. u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
  3205. u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
  3206. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  3207. int ret;
  3208. if (!pi->need_update_smu7_dpm_table)
  3209. return 0;
  3210. if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_SCLK)
  3211. dpm_table->sclk_table.dpm_levels[dpm_table->sclk_table.count-1].value = sclk;
  3212. if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)
  3213. dpm_table->mclk_table.dpm_levels[dpm_table->mclk_table.count-1].value = mclk;
  3214. if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK)) {
  3215. ret = ci_populate_all_graphic_levels(rdev);
  3216. if (ret)
  3217. return ret;
  3218. }
  3219. if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_MCLK | DPMTABLE_UPDATE_MCLK)) {
  3220. ret = ci_populate_all_memory_levels(rdev);
  3221. if (ret)
  3222. return ret;
  3223. }
  3224. return 0;
  3225. }
  3226. static int ci_enable_uvd_dpm(struct radeon_device *rdev, bool enable)
  3227. {
  3228. struct ci_power_info *pi = ci_get_pi(rdev);
  3229. const struct radeon_clock_and_voltage_limits *max_limits;
  3230. int i;
  3231. if (rdev->pm.dpm.ac_power)
  3232. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3233. else
  3234. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3235. if (enable) {
  3236. pi->dpm_level_enable_mask.uvd_dpm_enable_mask = 0;
  3237. for (i = rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3238. if (rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3239. pi->dpm_level_enable_mask.uvd_dpm_enable_mask |= 1 << i;
  3240. if (!pi->caps_uvd_dpm)
  3241. break;
  3242. }
  3243. }
  3244. ci_send_msg_to_smc_with_parameter(rdev,
  3245. PPSMC_MSG_UVDDPM_SetEnabledMask,
  3246. pi->dpm_level_enable_mask.uvd_dpm_enable_mask);
  3247. if (pi->last_mclk_dpm_enable_mask & 0x1) {
  3248. pi->uvd_enabled = true;
  3249. pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
  3250. ci_send_msg_to_smc_with_parameter(rdev,
  3251. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  3252. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3253. }
  3254. } else {
  3255. if (pi->last_mclk_dpm_enable_mask & 0x1) {
  3256. pi->uvd_enabled = false;
  3257. pi->dpm_level_enable_mask.mclk_dpm_enable_mask |= 1;
  3258. ci_send_msg_to_smc_with_parameter(rdev,
  3259. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  3260. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3261. }
  3262. }
  3263. return (ci_send_msg_to_smc(rdev, enable ?
  3264. PPSMC_MSG_UVDDPM_Enable : PPSMC_MSG_UVDDPM_Disable) == PPSMC_Result_OK) ?
  3265. 0 : -EINVAL;
  3266. }
  3267. static int ci_enable_vce_dpm(struct radeon_device *rdev, bool enable)
  3268. {
  3269. struct ci_power_info *pi = ci_get_pi(rdev);
  3270. const struct radeon_clock_and_voltage_limits *max_limits;
  3271. int i;
  3272. if (rdev->pm.dpm.ac_power)
  3273. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3274. else
  3275. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3276. if (enable) {
  3277. pi->dpm_level_enable_mask.vce_dpm_enable_mask = 0;
  3278. for (i = rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3279. if (rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3280. pi->dpm_level_enable_mask.vce_dpm_enable_mask |= 1 << i;
  3281. if (!pi->caps_vce_dpm)
  3282. break;
  3283. }
  3284. }
  3285. ci_send_msg_to_smc_with_parameter(rdev,
  3286. PPSMC_MSG_VCEDPM_SetEnabledMask,
  3287. pi->dpm_level_enable_mask.vce_dpm_enable_mask);
  3288. }
  3289. return (ci_send_msg_to_smc(rdev, enable ?
  3290. PPSMC_MSG_VCEDPM_Enable : PPSMC_MSG_VCEDPM_Disable) == PPSMC_Result_OK) ?
  3291. 0 : -EINVAL;
  3292. }
  3293. #if 0
  3294. static int ci_enable_samu_dpm(struct radeon_device *rdev, bool enable)
  3295. {
  3296. struct ci_power_info *pi = ci_get_pi(rdev);
  3297. const struct radeon_clock_and_voltage_limits *max_limits;
  3298. int i;
  3299. if (rdev->pm.dpm.ac_power)
  3300. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3301. else
  3302. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3303. if (enable) {
  3304. pi->dpm_level_enable_mask.samu_dpm_enable_mask = 0;
  3305. for (i = rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3306. if (rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3307. pi->dpm_level_enable_mask.samu_dpm_enable_mask |= 1 << i;
  3308. if (!pi->caps_samu_dpm)
  3309. break;
  3310. }
  3311. }
  3312. ci_send_msg_to_smc_with_parameter(rdev,
  3313. PPSMC_MSG_SAMUDPM_SetEnabledMask,
  3314. pi->dpm_level_enable_mask.samu_dpm_enable_mask);
  3315. }
  3316. return (ci_send_msg_to_smc(rdev, enable ?
  3317. PPSMC_MSG_SAMUDPM_Enable : PPSMC_MSG_SAMUDPM_Disable) == PPSMC_Result_OK) ?
  3318. 0 : -EINVAL;
  3319. }
  3320. static int ci_enable_acp_dpm(struct radeon_device *rdev, bool enable)
  3321. {
  3322. struct ci_power_info *pi = ci_get_pi(rdev);
  3323. const struct radeon_clock_and_voltage_limits *max_limits;
  3324. int i;
  3325. if (rdev->pm.dpm.ac_power)
  3326. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3327. else
  3328. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3329. if (enable) {
  3330. pi->dpm_level_enable_mask.acp_dpm_enable_mask = 0;
  3331. for (i = rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3332. if (rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3333. pi->dpm_level_enable_mask.acp_dpm_enable_mask |= 1 << i;
  3334. if (!pi->caps_acp_dpm)
  3335. break;
  3336. }
  3337. }
  3338. ci_send_msg_to_smc_with_parameter(rdev,
  3339. PPSMC_MSG_ACPDPM_SetEnabledMask,
  3340. pi->dpm_level_enable_mask.acp_dpm_enable_mask);
  3341. }
  3342. return (ci_send_msg_to_smc(rdev, enable ?
  3343. PPSMC_MSG_ACPDPM_Enable : PPSMC_MSG_ACPDPM_Disable) == PPSMC_Result_OK) ?
  3344. 0 : -EINVAL;
  3345. }
  3346. #endif
  3347. static int ci_update_uvd_dpm(struct radeon_device *rdev, bool gate)
  3348. {
  3349. struct ci_power_info *pi = ci_get_pi(rdev);
  3350. u32 tmp;
  3351. if (!gate) {
  3352. if (pi->caps_uvd_dpm ||
  3353. (rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count <= 0))
  3354. pi->smc_state_table.UvdBootLevel = 0;
  3355. else
  3356. pi->smc_state_table.UvdBootLevel =
  3357. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1;
  3358. tmp = RREG32_SMC(DPM_TABLE_475);
  3359. tmp &= ~UvdBootLevel_MASK;
  3360. tmp |= UvdBootLevel(pi->smc_state_table.UvdBootLevel);
  3361. WREG32_SMC(DPM_TABLE_475, tmp);
  3362. }
  3363. return ci_enable_uvd_dpm(rdev, !gate);
  3364. }
  3365. static u8 ci_get_vce_boot_level(struct radeon_device *rdev)
  3366. {
  3367. u8 i;
  3368. u32 min_evclk = 30000; /* ??? */
  3369. struct radeon_vce_clock_voltage_dependency_table *table =
  3370. &rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  3371. for (i = 0; i < table->count; i++) {
  3372. if (table->entries[i].evclk >= min_evclk)
  3373. return i;
  3374. }
  3375. return table->count - 1;
  3376. }
  3377. static int ci_update_vce_dpm(struct radeon_device *rdev,
  3378. struct radeon_ps *radeon_new_state,
  3379. struct radeon_ps *radeon_current_state)
  3380. {
  3381. struct ci_power_info *pi = ci_get_pi(rdev);
  3382. int ret = 0;
  3383. u32 tmp;
  3384. if (radeon_current_state->evclk != radeon_new_state->evclk) {
  3385. if (radeon_new_state->evclk) {
  3386. /* turn the clocks on when encoding */
  3387. cik_update_cg(rdev, RADEON_CG_BLOCK_VCE, false);
  3388. pi->smc_state_table.VceBootLevel = ci_get_vce_boot_level(rdev);
  3389. tmp = RREG32_SMC(DPM_TABLE_475);
  3390. tmp &= ~VceBootLevel_MASK;
  3391. tmp |= VceBootLevel(pi->smc_state_table.VceBootLevel);
  3392. WREG32_SMC(DPM_TABLE_475, tmp);
  3393. ret = ci_enable_vce_dpm(rdev, true);
  3394. } else {
  3395. /* turn the clocks off when not encoding */
  3396. cik_update_cg(rdev, RADEON_CG_BLOCK_VCE, true);
  3397. ret = ci_enable_vce_dpm(rdev, false);
  3398. }
  3399. }
  3400. return ret;
  3401. }
  3402. #if 0
  3403. static int ci_update_samu_dpm(struct radeon_device *rdev, bool gate)
  3404. {
  3405. return ci_enable_samu_dpm(rdev, gate);
  3406. }
  3407. static int ci_update_acp_dpm(struct radeon_device *rdev, bool gate)
  3408. {
  3409. struct ci_power_info *pi = ci_get_pi(rdev);
  3410. u32 tmp;
  3411. if (!gate) {
  3412. pi->smc_state_table.AcpBootLevel = 0;
  3413. tmp = RREG32_SMC(DPM_TABLE_475);
  3414. tmp &= ~AcpBootLevel_MASK;
  3415. tmp |= AcpBootLevel(pi->smc_state_table.AcpBootLevel);
  3416. WREG32_SMC(DPM_TABLE_475, tmp);
  3417. }
  3418. return ci_enable_acp_dpm(rdev, !gate);
  3419. }
  3420. #endif
  3421. static int ci_generate_dpm_level_enable_mask(struct radeon_device *rdev,
  3422. struct radeon_ps *radeon_state)
  3423. {
  3424. struct ci_power_info *pi = ci_get_pi(rdev);
  3425. int ret;
  3426. ret = ci_trim_dpm_states(rdev, radeon_state);
  3427. if (ret)
  3428. return ret;
  3429. pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
  3430. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.sclk_table);
  3431. pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
  3432. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.mclk_table);
  3433. pi->last_mclk_dpm_enable_mask =
  3434. pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
  3435. if (pi->uvd_enabled) {
  3436. if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask & 1)
  3437. pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
  3438. }
  3439. pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
  3440. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.pcie_speed_table);
  3441. return 0;
  3442. }
  3443. static u32 ci_get_lowest_enabled_level(struct radeon_device *rdev,
  3444. u32 level_mask)
  3445. {
  3446. u32 level = 0;
  3447. while ((level_mask & (1 << level)) == 0)
  3448. level++;
  3449. return level;
  3450. }
  3451. int ci_dpm_force_performance_level(struct radeon_device *rdev,
  3452. enum radeon_dpm_forced_level level)
  3453. {
  3454. struct ci_power_info *pi = ci_get_pi(rdev);
  3455. u32 tmp, levels, i;
  3456. int ret;
  3457. if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
  3458. if ((!pi->pcie_dpm_key_disabled) &&
  3459. pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3460. levels = 0;
  3461. tmp = pi->dpm_level_enable_mask.pcie_dpm_enable_mask;
  3462. while (tmp >>= 1)
  3463. levels++;
  3464. if (levels) {
  3465. ret = ci_dpm_force_state_pcie(rdev, level);
  3466. if (ret)
  3467. return ret;
  3468. for (i = 0; i < rdev->usec_timeout; i++) {
  3469. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX_1) &
  3470. CURR_PCIE_INDEX_MASK) >> CURR_PCIE_INDEX_SHIFT;
  3471. if (tmp == levels)
  3472. break;
  3473. udelay(1);
  3474. }
  3475. }
  3476. }
  3477. if ((!pi->sclk_dpm_key_disabled) &&
  3478. pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3479. levels = 0;
  3480. tmp = pi->dpm_level_enable_mask.sclk_dpm_enable_mask;
  3481. while (tmp >>= 1)
  3482. levels++;
  3483. if (levels) {
  3484. ret = ci_dpm_force_state_sclk(rdev, levels);
  3485. if (ret)
  3486. return ret;
  3487. for (i = 0; i < rdev->usec_timeout; i++) {
  3488. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) &
  3489. CURR_SCLK_INDEX_MASK) >> CURR_SCLK_INDEX_SHIFT;
  3490. if (tmp == levels)
  3491. break;
  3492. udelay(1);
  3493. }
  3494. }
  3495. }
  3496. if ((!pi->mclk_dpm_key_disabled) &&
  3497. pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3498. levels = 0;
  3499. tmp = pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
  3500. while (tmp >>= 1)
  3501. levels++;
  3502. if (levels) {
  3503. ret = ci_dpm_force_state_mclk(rdev, levels);
  3504. if (ret)
  3505. return ret;
  3506. for (i = 0; i < rdev->usec_timeout; i++) {
  3507. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) &
  3508. CURR_MCLK_INDEX_MASK) >> CURR_MCLK_INDEX_SHIFT;
  3509. if (tmp == levels)
  3510. break;
  3511. udelay(1);
  3512. }
  3513. }
  3514. }
  3515. } else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
  3516. if ((!pi->sclk_dpm_key_disabled) &&
  3517. pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3518. levels = ci_get_lowest_enabled_level(rdev,
  3519. pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
  3520. ret = ci_dpm_force_state_sclk(rdev, levels);
  3521. if (ret)
  3522. return ret;
  3523. for (i = 0; i < rdev->usec_timeout; i++) {
  3524. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) &
  3525. CURR_SCLK_INDEX_MASK) >> CURR_SCLK_INDEX_SHIFT;
  3526. if (tmp == levels)
  3527. break;
  3528. udelay(1);
  3529. }
  3530. }
  3531. if ((!pi->mclk_dpm_key_disabled) &&
  3532. pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3533. levels = ci_get_lowest_enabled_level(rdev,
  3534. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3535. ret = ci_dpm_force_state_mclk(rdev, levels);
  3536. if (ret)
  3537. return ret;
  3538. for (i = 0; i < rdev->usec_timeout; i++) {
  3539. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) &
  3540. CURR_MCLK_INDEX_MASK) >> CURR_MCLK_INDEX_SHIFT;
  3541. if (tmp == levels)
  3542. break;
  3543. udelay(1);
  3544. }
  3545. }
  3546. if ((!pi->pcie_dpm_key_disabled) &&
  3547. pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3548. levels = ci_get_lowest_enabled_level(rdev,
  3549. pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
  3550. ret = ci_dpm_force_state_pcie(rdev, levels);
  3551. if (ret)
  3552. return ret;
  3553. for (i = 0; i < rdev->usec_timeout; i++) {
  3554. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX_1) &
  3555. CURR_PCIE_INDEX_MASK) >> CURR_PCIE_INDEX_SHIFT;
  3556. if (tmp == levels)
  3557. break;
  3558. udelay(1);
  3559. }
  3560. }
  3561. } else if (level == RADEON_DPM_FORCED_LEVEL_AUTO) {
  3562. if (!pi->pcie_dpm_key_disabled) {
  3563. PPSMC_Result smc_result;
  3564. smc_result = ci_send_msg_to_smc(rdev,
  3565. PPSMC_MSG_PCIeDPM_UnForceLevel);
  3566. if (smc_result != PPSMC_Result_OK)
  3567. return -EINVAL;
  3568. }
  3569. ret = ci_upload_dpm_level_enable_mask(rdev);
  3570. if (ret)
  3571. return ret;
  3572. }
  3573. rdev->pm.dpm.forced_level = level;
  3574. return 0;
  3575. }
  3576. static int ci_set_mc_special_registers(struct radeon_device *rdev,
  3577. struct ci_mc_reg_table *table)
  3578. {
  3579. struct ci_power_info *pi = ci_get_pi(rdev);
  3580. u8 i, j, k;
  3581. u32 temp_reg;
  3582. for (i = 0, j = table->last; i < table->last; i++) {
  3583. if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3584. return -EINVAL;
  3585. switch(table->mc_reg_address[i].s1 << 2) {
  3586. case MC_SEQ_MISC1:
  3587. temp_reg = RREG32(MC_PMG_CMD_EMRS);
  3588. table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS >> 2;
  3589. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  3590. for (k = 0; k < table->num_entries; k++) {
  3591. table->mc_reg_table_entry[k].mc_data[j] =
  3592. ((temp_reg & 0xffff0000)) | ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
  3593. }
  3594. j++;
  3595. if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3596. return -EINVAL;
  3597. temp_reg = RREG32(MC_PMG_CMD_MRS);
  3598. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS >> 2;
  3599. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  3600. for (k = 0; k < table->num_entries; k++) {
  3601. table->mc_reg_table_entry[k].mc_data[j] =
  3602. (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  3603. if (!pi->mem_gddr5)
  3604. table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
  3605. }
  3606. j++;
  3607. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3608. return -EINVAL;
  3609. if (!pi->mem_gddr5) {
  3610. table->mc_reg_address[j].s1 = MC_PMG_AUTO_CMD >> 2;
  3611. table->mc_reg_address[j].s0 = MC_PMG_AUTO_CMD >> 2;
  3612. for (k = 0; k < table->num_entries; k++) {
  3613. table->mc_reg_table_entry[k].mc_data[j] =
  3614. (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
  3615. }
  3616. j++;
  3617. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3618. return -EINVAL;
  3619. }
  3620. break;
  3621. case MC_SEQ_RESERVE_M:
  3622. temp_reg = RREG32(MC_PMG_CMD_MRS1);
  3623. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1 >> 2;
  3624. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  3625. for (k = 0; k < table->num_entries; k++) {
  3626. table->mc_reg_table_entry[k].mc_data[j] =
  3627. (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  3628. }
  3629. j++;
  3630. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3631. return -EINVAL;
  3632. break;
  3633. default:
  3634. break;
  3635. }
  3636. }
  3637. table->last = j;
  3638. return 0;
  3639. }
  3640. static bool ci_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
  3641. {
  3642. bool result = true;
  3643. switch(in_reg) {
  3644. case MC_SEQ_RAS_TIMING >> 2:
  3645. *out_reg = MC_SEQ_RAS_TIMING_LP >> 2;
  3646. break;
  3647. case MC_SEQ_DLL_STBY >> 2:
  3648. *out_reg = MC_SEQ_DLL_STBY_LP >> 2;
  3649. break;
  3650. case MC_SEQ_G5PDX_CMD0 >> 2:
  3651. *out_reg = MC_SEQ_G5PDX_CMD0_LP >> 2;
  3652. break;
  3653. case MC_SEQ_G5PDX_CMD1 >> 2:
  3654. *out_reg = MC_SEQ_G5PDX_CMD1_LP >> 2;
  3655. break;
  3656. case MC_SEQ_G5PDX_CTRL >> 2:
  3657. *out_reg = MC_SEQ_G5PDX_CTRL_LP >> 2;
  3658. break;
  3659. case MC_SEQ_CAS_TIMING >> 2:
  3660. *out_reg = MC_SEQ_CAS_TIMING_LP >> 2;
  3661. break;
  3662. case MC_SEQ_MISC_TIMING >> 2:
  3663. *out_reg = MC_SEQ_MISC_TIMING_LP >> 2;
  3664. break;
  3665. case MC_SEQ_MISC_TIMING2 >> 2:
  3666. *out_reg = MC_SEQ_MISC_TIMING2_LP >> 2;
  3667. break;
  3668. case MC_SEQ_PMG_DVS_CMD >> 2:
  3669. *out_reg = MC_SEQ_PMG_DVS_CMD_LP >> 2;
  3670. break;
  3671. case MC_SEQ_PMG_DVS_CTL >> 2:
  3672. *out_reg = MC_SEQ_PMG_DVS_CTL_LP >> 2;
  3673. break;
  3674. case MC_SEQ_RD_CTL_D0 >> 2:
  3675. *out_reg = MC_SEQ_RD_CTL_D0_LP >> 2;
  3676. break;
  3677. case MC_SEQ_RD_CTL_D1 >> 2:
  3678. *out_reg = MC_SEQ_RD_CTL_D1_LP >> 2;
  3679. break;
  3680. case MC_SEQ_WR_CTL_D0 >> 2:
  3681. *out_reg = MC_SEQ_WR_CTL_D0_LP >> 2;
  3682. break;
  3683. case MC_SEQ_WR_CTL_D1 >> 2:
  3684. *out_reg = MC_SEQ_WR_CTL_D1_LP >> 2;
  3685. break;
  3686. case MC_PMG_CMD_EMRS >> 2:
  3687. *out_reg = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  3688. break;
  3689. case MC_PMG_CMD_MRS >> 2:
  3690. *out_reg = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  3691. break;
  3692. case MC_PMG_CMD_MRS1 >> 2:
  3693. *out_reg = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  3694. break;
  3695. case MC_SEQ_PMG_TIMING >> 2:
  3696. *out_reg = MC_SEQ_PMG_TIMING_LP >> 2;
  3697. break;
  3698. case MC_PMG_CMD_MRS2 >> 2:
  3699. *out_reg = MC_SEQ_PMG_CMD_MRS2_LP >> 2;
  3700. break;
  3701. case MC_SEQ_WR_CTL_2 >> 2:
  3702. *out_reg = MC_SEQ_WR_CTL_2_LP >> 2;
  3703. break;
  3704. default:
  3705. result = false;
  3706. break;
  3707. }
  3708. return result;
  3709. }
  3710. static void ci_set_valid_flag(struct ci_mc_reg_table *table)
  3711. {
  3712. u8 i, j;
  3713. for (i = 0; i < table->last; i++) {
  3714. for (j = 1; j < table->num_entries; j++) {
  3715. if (table->mc_reg_table_entry[j-1].mc_data[i] !=
  3716. table->mc_reg_table_entry[j].mc_data[i]) {
  3717. table->valid_flag |= 1 << i;
  3718. break;
  3719. }
  3720. }
  3721. }
  3722. }
  3723. static void ci_set_s0_mc_reg_index(struct ci_mc_reg_table *table)
  3724. {
  3725. u32 i;
  3726. u16 address;
  3727. for (i = 0; i < table->last; i++) {
  3728. table->mc_reg_address[i].s0 =
  3729. ci_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
  3730. address : table->mc_reg_address[i].s1;
  3731. }
  3732. }
  3733. static int ci_copy_vbios_mc_reg_table(const struct atom_mc_reg_table *table,
  3734. struct ci_mc_reg_table *ci_table)
  3735. {
  3736. u8 i, j;
  3737. if (table->last > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3738. return -EINVAL;
  3739. if (table->num_entries > MAX_AC_TIMING_ENTRIES)
  3740. return -EINVAL;
  3741. for (i = 0; i < table->last; i++)
  3742. ci_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
  3743. ci_table->last = table->last;
  3744. for (i = 0; i < table->num_entries; i++) {
  3745. ci_table->mc_reg_table_entry[i].mclk_max =
  3746. table->mc_reg_table_entry[i].mclk_max;
  3747. for (j = 0; j < table->last; j++)
  3748. ci_table->mc_reg_table_entry[i].mc_data[j] =
  3749. table->mc_reg_table_entry[i].mc_data[j];
  3750. }
  3751. ci_table->num_entries = table->num_entries;
  3752. return 0;
  3753. }
  3754. static int ci_register_patching_mc_seq(struct radeon_device *rdev,
  3755. struct ci_mc_reg_table *table)
  3756. {
  3757. u8 i, k;
  3758. u32 tmp;
  3759. bool patch;
  3760. tmp = RREG32(MC_SEQ_MISC0);
  3761. patch = ((tmp & 0x0000f00) == 0x300) ? true : false;
  3762. if (patch &&
  3763. ((rdev->pdev->device == 0x67B0) ||
  3764. (rdev->pdev->device == 0x67B1))) {
  3765. for (i = 0; i < table->last; i++) {
  3766. if (table->last >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3767. return -EINVAL;
  3768. switch(table->mc_reg_address[i].s1 >> 2) {
  3769. case MC_SEQ_MISC1:
  3770. for (k = 0; k < table->num_entries; k++) {
  3771. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3772. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3773. table->mc_reg_table_entry[k].mc_data[i] =
  3774. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFF8) |
  3775. 0x00000007;
  3776. }
  3777. break;
  3778. case MC_SEQ_WR_CTL_D0:
  3779. for (k = 0; k < table->num_entries; k++) {
  3780. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3781. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3782. table->mc_reg_table_entry[k].mc_data[i] =
  3783. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFF0F00) |
  3784. 0x0000D0DD;
  3785. }
  3786. break;
  3787. case MC_SEQ_WR_CTL_D1:
  3788. for (k = 0; k < table->num_entries; k++) {
  3789. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3790. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3791. table->mc_reg_table_entry[k].mc_data[i] =
  3792. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFF0F00) |
  3793. 0x0000D0DD;
  3794. }
  3795. break;
  3796. case MC_SEQ_WR_CTL_2:
  3797. for (k = 0; k < table->num_entries; k++) {
  3798. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3799. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3800. table->mc_reg_table_entry[k].mc_data[i] = 0;
  3801. }
  3802. break;
  3803. case MC_SEQ_CAS_TIMING:
  3804. for (k = 0; k < table->num_entries; k++) {
  3805. if (table->mc_reg_table_entry[k].mclk_max == 125000)
  3806. table->mc_reg_table_entry[k].mc_data[i] =
  3807. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFE0FE0F) |
  3808. 0x000C0140;
  3809. else if (table->mc_reg_table_entry[k].mclk_max == 137500)
  3810. table->mc_reg_table_entry[k].mc_data[i] =
  3811. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFE0FE0F) |
  3812. 0x000C0150;
  3813. }
  3814. break;
  3815. case MC_SEQ_MISC_TIMING:
  3816. for (k = 0; k < table->num_entries; k++) {
  3817. if (table->mc_reg_table_entry[k].mclk_max == 125000)
  3818. table->mc_reg_table_entry[k].mc_data[i] =
  3819. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFE0) |
  3820. 0x00000030;
  3821. else if (table->mc_reg_table_entry[k].mclk_max == 137500)
  3822. table->mc_reg_table_entry[k].mc_data[i] =
  3823. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFE0) |
  3824. 0x00000035;
  3825. }
  3826. break;
  3827. default:
  3828. break;
  3829. }
  3830. }
  3831. WREG32(MC_SEQ_IO_DEBUG_INDEX, 3);
  3832. tmp = RREG32(MC_SEQ_IO_DEBUG_DATA);
  3833. tmp = (tmp & 0xFFF8FFFF) | (1 << 16);
  3834. WREG32(MC_SEQ_IO_DEBUG_INDEX, 3);
  3835. WREG32(MC_SEQ_IO_DEBUG_DATA, tmp);
  3836. }
  3837. return 0;
  3838. }
  3839. static int ci_initialize_mc_reg_table(struct radeon_device *rdev)
  3840. {
  3841. struct ci_power_info *pi = ci_get_pi(rdev);
  3842. struct atom_mc_reg_table *table;
  3843. struct ci_mc_reg_table *ci_table = &pi->mc_reg_table;
  3844. u8 module_index = rv770_get_memory_module_index(rdev);
  3845. int ret;
  3846. table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
  3847. if (!table)
  3848. return -ENOMEM;
  3849. WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
  3850. WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
  3851. WREG32(MC_SEQ_DLL_STBY_LP, RREG32(MC_SEQ_DLL_STBY));
  3852. WREG32(MC_SEQ_G5PDX_CMD0_LP, RREG32(MC_SEQ_G5PDX_CMD0));
  3853. WREG32(MC_SEQ_G5PDX_CMD1_LP, RREG32(MC_SEQ_G5PDX_CMD1));
  3854. WREG32(MC_SEQ_G5PDX_CTRL_LP, RREG32(MC_SEQ_G5PDX_CTRL));
  3855. WREG32(MC_SEQ_PMG_DVS_CMD_LP, RREG32(MC_SEQ_PMG_DVS_CMD));
  3856. WREG32(MC_SEQ_PMG_DVS_CTL_LP, RREG32(MC_SEQ_PMG_DVS_CTL));
  3857. WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
  3858. WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
  3859. WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
  3860. WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
  3861. WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
  3862. WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
  3863. WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
  3864. WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
  3865. WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
  3866. WREG32(MC_SEQ_PMG_TIMING_LP, RREG32(MC_SEQ_PMG_TIMING));
  3867. WREG32(MC_SEQ_PMG_CMD_MRS2_LP, RREG32(MC_PMG_CMD_MRS2));
  3868. WREG32(MC_SEQ_WR_CTL_2_LP, RREG32(MC_SEQ_WR_CTL_2));
  3869. ret = radeon_atom_init_mc_reg_table(rdev, module_index, table);
  3870. if (ret)
  3871. goto init_mc_done;
  3872. ret = ci_copy_vbios_mc_reg_table(table, ci_table);
  3873. if (ret)
  3874. goto init_mc_done;
  3875. ci_set_s0_mc_reg_index(ci_table);
  3876. ret = ci_register_patching_mc_seq(rdev, ci_table);
  3877. if (ret)
  3878. goto init_mc_done;
  3879. ret = ci_set_mc_special_registers(rdev, ci_table);
  3880. if (ret)
  3881. goto init_mc_done;
  3882. ci_set_valid_flag(ci_table);
  3883. init_mc_done:
  3884. kfree(table);
  3885. return ret;
  3886. }
  3887. static int ci_populate_mc_reg_addresses(struct radeon_device *rdev,
  3888. SMU7_Discrete_MCRegisters *mc_reg_table)
  3889. {
  3890. struct ci_power_info *pi = ci_get_pi(rdev);
  3891. u32 i, j;
  3892. for (i = 0, j = 0; j < pi->mc_reg_table.last; j++) {
  3893. if (pi->mc_reg_table.valid_flag & (1 << j)) {
  3894. if (i >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3895. return -EINVAL;
  3896. mc_reg_table->address[i].s0 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s0);
  3897. mc_reg_table->address[i].s1 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s1);
  3898. i++;
  3899. }
  3900. }
  3901. mc_reg_table->last = (u8)i;
  3902. return 0;
  3903. }
  3904. static void ci_convert_mc_registers(const struct ci_mc_reg_entry *entry,
  3905. SMU7_Discrete_MCRegisterSet *data,
  3906. u32 num_entries, u32 valid_flag)
  3907. {
  3908. u32 i, j;
  3909. for (i = 0, j = 0; j < num_entries; j++) {
  3910. if (valid_flag & (1 << j)) {
  3911. data->value[i] = cpu_to_be32(entry->mc_data[j]);
  3912. i++;
  3913. }
  3914. }
  3915. }
  3916. static void ci_convert_mc_reg_table_entry_to_smc(struct radeon_device *rdev,
  3917. const u32 memory_clock,
  3918. SMU7_Discrete_MCRegisterSet *mc_reg_table_data)
  3919. {
  3920. struct ci_power_info *pi = ci_get_pi(rdev);
  3921. u32 i = 0;
  3922. for(i = 0; i < pi->mc_reg_table.num_entries; i++) {
  3923. if (memory_clock <= pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
  3924. break;
  3925. }
  3926. if ((i == pi->mc_reg_table.num_entries) && (i > 0))
  3927. --i;
  3928. ci_convert_mc_registers(&pi->mc_reg_table.mc_reg_table_entry[i],
  3929. mc_reg_table_data, pi->mc_reg_table.last,
  3930. pi->mc_reg_table.valid_flag);
  3931. }
  3932. static void ci_convert_mc_reg_table_to_smc(struct radeon_device *rdev,
  3933. SMU7_Discrete_MCRegisters *mc_reg_table)
  3934. {
  3935. struct ci_power_info *pi = ci_get_pi(rdev);
  3936. u32 i;
  3937. for (i = 0; i < pi->dpm_table.mclk_table.count; i++)
  3938. ci_convert_mc_reg_table_entry_to_smc(rdev,
  3939. pi->dpm_table.mclk_table.dpm_levels[i].value,
  3940. &mc_reg_table->data[i]);
  3941. }
  3942. static int ci_populate_initial_mc_reg_table(struct radeon_device *rdev)
  3943. {
  3944. struct ci_power_info *pi = ci_get_pi(rdev);
  3945. int ret;
  3946. memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
  3947. ret = ci_populate_mc_reg_addresses(rdev, &pi->smc_mc_reg_table);
  3948. if (ret)
  3949. return ret;
  3950. ci_convert_mc_reg_table_to_smc(rdev, &pi->smc_mc_reg_table);
  3951. return ci_copy_bytes_to_smc(rdev,
  3952. pi->mc_reg_table_start,
  3953. (u8 *)&pi->smc_mc_reg_table,
  3954. sizeof(SMU7_Discrete_MCRegisters),
  3955. pi->sram_end);
  3956. }
  3957. static int ci_update_and_upload_mc_reg_table(struct radeon_device *rdev)
  3958. {
  3959. struct ci_power_info *pi = ci_get_pi(rdev);
  3960. if (!(pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK))
  3961. return 0;
  3962. memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
  3963. ci_convert_mc_reg_table_to_smc(rdev, &pi->smc_mc_reg_table);
  3964. return ci_copy_bytes_to_smc(rdev,
  3965. pi->mc_reg_table_start +
  3966. offsetof(SMU7_Discrete_MCRegisters, data[0]),
  3967. (u8 *)&pi->smc_mc_reg_table.data[0],
  3968. sizeof(SMU7_Discrete_MCRegisterSet) *
  3969. pi->dpm_table.mclk_table.count,
  3970. pi->sram_end);
  3971. }
  3972. static void ci_enable_voltage_control(struct radeon_device *rdev)
  3973. {
  3974. u32 tmp = RREG32_SMC(GENERAL_PWRMGT);
  3975. tmp |= VOLT_PWRMGT_EN;
  3976. WREG32_SMC(GENERAL_PWRMGT, tmp);
  3977. }
  3978. static enum radeon_pcie_gen ci_get_maximum_link_speed(struct radeon_device *rdev,
  3979. struct radeon_ps *radeon_state)
  3980. {
  3981. struct ci_ps *state = ci_get_ps(radeon_state);
  3982. int i;
  3983. u16 pcie_speed, max_speed = 0;
  3984. for (i = 0; i < state->performance_level_count; i++) {
  3985. pcie_speed = state->performance_levels[i].pcie_gen;
  3986. if (max_speed < pcie_speed)
  3987. max_speed = pcie_speed;
  3988. }
  3989. return max_speed;
  3990. }
  3991. static u16 ci_get_current_pcie_speed(struct radeon_device *rdev)
  3992. {
  3993. u32 speed_cntl = 0;
  3994. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & LC_CURRENT_DATA_RATE_MASK;
  3995. speed_cntl >>= LC_CURRENT_DATA_RATE_SHIFT;
  3996. return (u16)speed_cntl;
  3997. }
  3998. static int ci_get_current_pcie_lane_number(struct radeon_device *rdev)
  3999. {
  4000. u32 link_width = 0;
  4001. link_width = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL) & LC_LINK_WIDTH_RD_MASK;
  4002. link_width >>= LC_LINK_WIDTH_RD_SHIFT;
  4003. switch (link_width) {
  4004. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  4005. return 1;
  4006. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  4007. return 2;
  4008. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  4009. return 4;
  4010. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  4011. return 8;
  4012. case RADEON_PCIE_LC_LINK_WIDTH_X12:
  4013. /* not actually supported */
  4014. return 12;
  4015. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  4016. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  4017. default:
  4018. return 16;
  4019. }
  4020. }
  4021. static void ci_request_link_speed_change_before_state_change(struct radeon_device *rdev,
  4022. struct radeon_ps *radeon_new_state,
  4023. struct radeon_ps *radeon_current_state)
  4024. {
  4025. struct ci_power_info *pi = ci_get_pi(rdev);
  4026. enum radeon_pcie_gen target_link_speed =
  4027. ci_get_maximum_link_speed(rdev, radeon_new_state);
  4028. enum radeon_pcie_gen current_link_speed;
  4029. if (pi->force_pcie_gen == RADEON_PCIE_GEN_INVALID)
  4030. current_link_speed = ci_get_maximum_link_speed(rdev, radeon_current_state);
  4031. else
  4032. current_link_speed = pi->force_pcie_gen;
  4033. pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
  4034. pi->pspp_notify_required = false;
  4035. if (target_link_speed > current_link_speed) {
  4036. switch (target_link_speed) {
  4037. #ifdef CONFIG_ACPI
  4038. case RADEON_PCIE_GEN3:
  4039. if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
  4040. break;
  4041. pi->force_pcie_gen = RADEON_PCIE_GEN2;
  4042. if (current_link_speed == RADEON_PCIE_GEN2)
  4043. break;
  4044. case RADEON_PCIE_GEN2:
  4045. if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
  4046. break;
  4047. #endif
  4048. default:
  4049. pi->force_pcie_gen = ci_get_current_pcie_speed(rdev);
  4050. break;
  4051. }
  4052. } else {
  4053. if (target_link_speed < current_link_speed)
  4054. pi->pspp_notify_required = true;
  4055. }
  4056. }
  4057. static void ci_notify_link_speed_change_after_state_change(struct radeon_device *rdev,
  4058. struct radeon_ps *radeon_new_state,
  4059. struct radeon_ps *radeon_current_state)
  4060. {
  4061. struct ci_power_info *pi = ci_get_pi(rdev);
  4062. enum radeon_pcie_gen target_link_speed =
  4063. ci_get_maximum_link_speed(rdev, radeon_new_state);
  4064. u8 request;
  4065. if (pi->pspp_notify_required) {
  4066. if (target_link_speed == RADEON_PCIE_GEN3)
  4067. request = PCIE_PERF_REQ_PECI_GEN3;
  4068. else if (target_link_speed == RADEON_PCIE_GEN2)
  4069. request = PCIE_PERF_REQ_PECI_GEN2;
  4070. else
  4071. request = PCIE_PERF_REQ_PECI_GEN1;
  4072. if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
  4073. (ci_get_current_pcie_speed(rdev) > 0))
  4074. return;
  4075. #ifdef CONFIG_ACPI
  4076. radeon_acpi_pcie_performance_request(rdev, request, false);
  4077. #endif
  4078. }
  4079. }
  4080. static int ci_set_private_data_variables_based_on_pptable(struct radeon_device *rdev)
  4081. {
  4082. struct ci_power_info *pi = ci_get_pi(rdev);
  4083. struct radeon_clock_voltage_dependency_table *allowed_sclk_vddc_table =
  4084. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  4085. struct radeon_clock_voltage_dependency_table *allowed_mclk_vddc_table =
  4086. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
  4087. struct radeon_clock_voltage_dependency_table *allowed_mclk_vddci_table =
  4088. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
  4089. if (allowed_sclk_vddc_table == NULL)
  4090. return -EINVAL;
  4091. if (allowed_sclk_vddc_table->count < 1)
  4092. return -EINVAL;
  4093. if (allowed_mclk_vddc_table == NULL)
  4094. return -EINVAL;
  4095. if (allowed_mclk_vddc_table->count < 1)
  4096. return -EINVAL;
  4097. if (allowed_mclk_vddci_table == NULL)
  4098. return -EINVAL;
  4099. if (allowed_mclk_vddci_table->count < 1)
  4100. return -EINVAL;
  4101. pi->min_vddc_in_pp_table = allowed_sclk_vddc_table->entries[0].v;
  4102. pi->max_vddc_in_pp_table =
  4103. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
  4104. pi->min_vddci_in_pp_table = allowed_mclk_vddci_table->entries[0].v;
  4105. pi->max_vddci_in_pp_table =
  4106. allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
  4107. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk =
  4108. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
  4109. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk =
  4110. allowed_mclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
  4111. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc =
  4112. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
  4113. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci =
  4114. allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
  4115. return 0;
  4116. }
  4117. static void ci_patch_with_vddc_leakage(struct radeon_device *rdev, u16 *vddc)
  4118. {
  4119. struct ci_power_info *pi = ci_get_pi(rdev);
  4120. struct ci_leakage_voltage *leakage_table = &pi->vddc_leakage;
  4121. u32 leakage_index;
  4122. for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
  4123. if (leakage_table->leakage_id[leakage_index] == *vddc) {
  4124. *vddc = leakage_table->actual_voltage[leakage_index];
  4125. break;
  4126. }
  4127. }
  4128. }
  4129. static void ci_patch_with_vddci_leakage(struct radeon_device *rdev, u16 *vddci)
  4130. {
  4131. struct ci_power_info *pi = ci_get_pi(rdev);
  4132. struct ci_leakage_voltage *leakage_table = &pi->vddci_leakage;
  4133. u32 leakage_index;
  4134. for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
  4135. if (leakage_table->leakage_id[leakage_index] == *vddci) {
  4136. *vddci = leakage_table->actual_voltage[leakage_index];
  4137. break;
  4138. }
  4139. }
  4140. }
  4141. static void ci_patch_clock_voltage_dependency_table_with_vddc_leakage(struct radeon_device *rdev,
  4142. struct radeon_clock_voltage_dependency_table *table)
  4143. {
  4144. u32 i;
  4145. if (table) {
  4146. for (i = 0; i < table->count; i++)
  4147. ci_patch_with_vddc_leakage(rdev, &table->entries[i].v);
  4148. }
  4149. }
  4150. static void ci_patch_clock_voltage_dependency_table_with_vddci_leakage(struct radeon_device *rdev,
  4151. struct radeon_clock_voltage_dependency_table *table)
  4152. {
  4153. u32 i;
  4154. if (table) {
  4155. for (i = 0; i < table->count; i++)
  4156. ci_patch_with_vddci_leakage(rdev, &table->entries[i].v);
  4157. }
  4158. }
  4159. static void ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(struct radeon_device *rdev,
  4160. struct radeon_vce_clock_voltage_dependency_table *table)
  4161. {
  4162. u32 i;
  4163. if (table) {
  4164. for (i = 0; i < table->count; i++)
  4165. ci_patch_with_vddc_leakage(rdev, &table->entries[i].v);
  4166. }
  4167. }
  4168. static void ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(struct radeon_device *rdev,
  4169. struct radeon_uvd_clock_voltage_dependency_table *table)
  4170. {
  4171. u32 i;
  4172. if (table) {
  4173. for (i = 0; i < table->count; i++)
  4174. ci_patch_with_vddc_leakage(rdev, &table->entries[i].v);
  4175. }
  4176. }
  4177. static void ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(struct radeon_device *rdev,
  4178. struct radeon_phase_shedding_limits_table *table)
  4179. {
  4180. u32 i;
  4181. if (table) {
  4182. for (i = 0; i < table->count; i++)
  4183. ci_patch_with_vddc_leakage(rdev, &table->entries[i].voltage);
  4184. }
  4185. }
  4186. static void ci_patch_clock_voltage_limits_with_vddc_leakage(struct radeon_device *rdev,
  4187. struct radeon_clock_and_voltage_limits *table)
  4188. {
  4189. if (table) {
  4190. ci_patch_with_vddc_leakage(rdev, (u16 *)&table->vddc);
  4191. ci_patch_with_vddci_leakage(rdev, (u16 *)&table->vddci);
  4192. }
  4193. }
  4194. static void ci_patch_cac_leakage_table_with_vddc_leakage(struct radeon_device *rdev,
  4195. struct radeon_cac_leakage_table *table)
  4196. {
  4197. u32 i;
  4198. if (table) {
  4199. for (i = 0; i < table->count; i++)
  4200. ci_patch_with_vddc_leakage(rdev, &table->entries[i].vddc);
  4201. }
  4202. }
  4203. static void ci_patch_dependency_tables_with_leakage(struct radeon_device *rdev)
  4204. {
  4205. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  4206. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
  4207. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  4208. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
  4209. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  4210. &rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk);
  4211. ci_patch_clock_voltage_dependency_table_with_vddci_leakage(rdev,
  4212. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
  4213. ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  4214. &rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table);
  4215. ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  4216. &rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table);
  4217. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  4218. &rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table);
  4219. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  4220. &rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table);
  4221. ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(rdev,
  4222. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table);
  4223. ci_patch_clock_voltage_limits_with_vddc_leakage(rdev,
  4224. &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac);
  4225. ci_patch_clock_voltage_limits_with_vddc_leakage(rdev,
  4226. &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc);
  4227. ci_patch_cac_leakage_table_with_vddc_leakage(rdev,
  4228. &rdev->pm.dpm.dyn_state.cac_leakage_table);
  4229. }
  4230. static void ci_get_memory_type(struct radeon_device *rdev)
  4231. {
  4232. struct ci_power_info *pi = ci_get_pi(rdev);
  4233. u32 tmp;
  4234. tmp = RREG32(MC_SEQ_MISC0);
  4235. if (((tmp & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT) ==
  4236. MC_SEQ_MISC0_GDDR5_VALUE)
  4237. pi->mem_gddr5 = true;
  4238. else
  4239. pi->mem_gddr5 = false;
  4240. }
  4241. static void ci_update_current_ps(struct radeon_device *rdev,
  4242. struct radeon_ps *rps)
  4243. {
  4244. struct ci_ps *new_ps = ci_get_ps(rps);
  4245. struct ci_power_info *pi = ci_get_pi(rdev);
  4246. pi->current_rps = *rps;
  4247. pi->current_ps = *new_ps;
  4248. pi->current_rps.ps_priv = &pi->current_ps;
  4249. }
  4250. static void ci_update_requested_ps(struct radeon_device *rdev,
  4251. struct radeon_ps *rps)
  4252. {
  4253. struct ci_ps *new_ps = ci_get_ps(rps);
  4254. struct ci_power_info *pi = ci_get_pi(rdev);
  4255. pi->requested_rps = *rps;
  4256. pi->requested_ps = *new_ps;
  4257. pi->requested_rps.ps_priv = &pi->requested_ps;
  4258. }
  4259. int ci_dpm_pre_set_power_state(struct radeon_device *rdev)
  4260. {
  4261. struct ci_power_info *pi = ci_get_pi(rdev);
  4262. struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
  4263. struct radeon_ps *new_ps = &requested_ps;
  4264. ci_update_requested_ps(rdev, new_ps);
  4265. ci_apply_state_adjust_rules(rdev, &pi->requested_rps);
  4266. return 0;
  4267. }
  4268. void ci_dpm_post_set_power_state(struct radeon_device *rdev)
  4269. {
  4270. struct ci_power_info *pi = ci_get_pi(rdev);
  4271. struct radeon_ps *new_ps = &pi->requested_rps;
  4272. ci_update_current_ps(rdev, new_ps);
  4273. }
  4274. void ci_dpm_setup_asic(struct radeon_device *rdev)
  4275. {
  4276. int r;
  4277. r = ci_mc_load_microcode(rdev);
  4278. if (r)
  4279. DRM_ERROR("Failed to load MC firmware!\n");
  4280. ci_read_clock_registers(rdev);
  4281. ci_get_memory_type(rdev);
  4282. ci_enable_acpi_power_management(rdev);
  4283. ci_init_sclk_t(rdev);
  4284. }
  4285. int ci_dpm_enable(struct radeon_device *rdev)
  4286. {
  4287. struct ci_power_info *pi = ci_get_pi(rdev);
  4288. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  4289. int ret;
  4290. if (ci_is_smc_running(rdev))
  4291. return -EINVAL;
  4292. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  4293. ci_enable_voltage_control(rdev);
  4294. ret = ci_construct_voltage_tables(rdev);
  4295. if (ret) {
  4296. DRM_ERROR("ci_construct_voltage_tables failed\n");
  4297. return ret;
  4298. }
  4299. }
  4300. if (pi->caps_dynamic_ac_timing) {
  4301. ret = ci_initialize_mc_reg_table(rdev);
  4302. if (ret)
  4303. pi->caps_dynamic_ac_timing = false;
  4304. }
  4305. if (pi->dynamic_ss)
  4306. ci_enable_spread_spectrum(rdev, true);
  4307. if (pi->thermal_protection)
  4308. ci_enable_thermal_protection(rdev, true);
  4309. ci_program_sstp(rdev);
  4310. ci_enable_display_gap(rdev);
  4311. ci_program_vc(rdev);
  4312. ret = ci_upload_firmware(rdev);
  4313. if (ret) {
  4314. DRM_ERROR("ci_upload_firmware failed\n");
  4315. return ret;
  4316. }
  4317. ret = ci_process_firmware_header(rdev);
  4318. if (ret) {
  4319. DRM_ERROR("ci_process_firmware_header failed\n");
  4320. return ret;
  4321. }
  4322. ret = ci_initial_switch_from_arb_f0_to_f1(rdev);
  4323. if (ret) {
  4324. DRM_ERROR("ci_initial_switch_from_arb_f0_to_f1 failed\n");
  4325. return ret;
  4326. }
  4327. ret = ci_init_smc_table(rdev);
  4328. if (ret) {
  4329. DRM_ERROR("ci_init_smc_table failed\n");
  4330. return ret;
  4331. }
  4332. ret = ci_init_arb_table_index(rdev);
  4333. if (ret) {
  4334. DRM_ERROR("ci_init_arb_table_index failed\n");
  4335. return ret;
  4336. }
  4337. if (pi->caps_dynamic_ac_timing) {
  4338. ret = ci_populate_initial_mc_reg_table(rdev);
  4339. if (ret) {
  4340. DRM_ERROR("ci_populate_initial_mc_reg_table failed\n");
  4341. return ret;
  4342. }
  4343. }
  4344. ret = ci_populate_pm_base(rdev);
  4345. if (ret) {
  4346. DRM_ERROR("ci_populate_pm_base failed\n");
  4347. return ret;
  4348. }
  4349. ci_dpm_start_smc(rdev);
  4350. ci_enable_vr_hot_gpio_interrupt(rdev);
  4351. ret = ci_notify_smc_display_change(rdev, false);
  4352. if (ret) {
  4353. DRM_ERROR("ci_notify_smc_display_change failed\n");
  4354. return ret;
  4355. }
  4356. ci_enable_sclk_control(rdev, true);
  4357. ret = ci_enable_ulv(rdev, true);
  4358. if (ret) {
  4359. DRM_ERROR("ci_enable_ulv failed\n");
  4360. return ret;
  4361. }
  4362. ret = ci_enable_ds_master_switch(rdev, true);
  4363. if (ret) {
  4364. DRM_ERROR("ci_enable_ds_master_switch failed\n");
  4365. return ret;
  4366. }
  4367. ret = ci_start_dpm(rdev);
  4368. if (ret) {
  4369. DRM_ERROR("ci_start_dpm failed\n");
  4370. return ret;
  4371. }
  4372. ret = ci_enable_didt(rdev, true);
  4373. if (ret) {
  4374. DRM_ERROR("ci_enable_didt failed\n");
  4375. return ret;
  4376. }
  4377. ret = ci_enable_smc_cac(rdev, true);
  4378. if (ret) {
  4379. DRM_ERROR("ci_enable_smc_cac failed\n");
  4380. return ret;
  4381. }
  4382. ret = ci_enable_power_containment(rdev, true);
  4383. if (ret) {
  4384. DRM_ERROR("ci_enable_power_containment failed\n");
  4385. return ret;
  4386. }
  4387. ret = ci_power_control_set_level(rdev);
  4388. if (ret) {
  4389. DRM_ERROR("ci_power_control_set_level failed\n");
  4390. return ret;
  4391. }
  4392. ci_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  4393. ret = ci_enable_thermal_based_sclk_dpm(rdev, true);
  4394. if (ret) {
  4395. DRM_ERROR("ci_enable_thermal_based_sclk_dpm failed\n");
  4396. return ret;
  4397. }
  4398. ci_thermal_start_thermal_controller(rdev);
  4399. ci_update_current_ps(rdev, boot_ps);
  4400. return 0;
  4401. }
  4402. static int ci_set_temperature_range(struct radeon_device *rdev)
  4403. {
  4404. int ret;
  4405. ret = ci_thermal_enable_alert(rdev, false);
  4406. if (ret)
  4407. return ret;
  4408. ret = ci_thermal_set_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  4409. if (ret)
  4410. return ret;
  4411. ret = ci_thermal_enable_alert(rdev, true);
  4412. if (ret)
  4413. return ret;
  4414. return ret;
  4415. }
  4416. int ci_dpm_late_enable(struct radeon_device *rdev)
  4417. {
  4418. int ret;
  4419. ret = ci_set_temperature_range(rdev);
  4420. if (ret)
  4421. return ret;
  4422. ci_dpm_powergate_uvd(rdev, true);
  4423. return 0;
  4424. }
  4425. void ci_dpm_disable(struct radeon_device *rdev)
  4426. {
  4427. struct ci_power_info *pi = ci_get_pi(rdev);
  4428. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  4429. ci_dpm_powergate_uvd(rdev, false);
  4430. if (!ci_is_smc_running(rdev))
  4431. return;
  4432. ci_thermal_stop_thermal_controller(rdev);
  4433. if (pi->thermal_protection)
  4434. ci_enable_thermal_protection(rdev, false);
  4435. ci_enable_power_containment(rdev, false);
  4436. ci_enable_smc_cac(rdev, false);
  4437. ci_enable_didt(rdev, false);
  4438. ci_enable_spread_spectrum(rdev, false);
  4439. ci_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
  4440. ci_stop_dpm(rdev);
  4441. ci_enable_ds_master_switch(rdev, false);
  4442. ci_enable_ulv(rdev, false);
  4443. ci_clear_vc(rdev);
  4444. ci_reset_to_default(rdev);
  4445. ci_dpm_stop_smc(rdev);
  4446. ci_force_switch_to_arb_f0(rdev);
  4447. ci_enable_thermal_based_sclk_dpm(rdev, false);
  4448. ci_update_current_ps(rdev, boot_ps);
  4449. }
  4450. int ci_dpm_set_power_state(struct radeon_device *rdev)
  4451. {
  4452. struct ci_power_info *pi = ci_get_pi(rdev);
  4453. struct radeon_ps *new_ps = &pi->requested_rps;
  4454. struct radeon_ps *old_ps = &pi->current_rps;
  4455. int ret;
  4456. ci_find_dpm_states_clocks_in_dpm_table(rdev, new_ps);
  4457. if (pi->pcie_performance_request)
  4458. ci_request_link_speed_change_before_state_change(rdev, new_ps, old_ps);
  4459. ret = ci_freeze_sclk_mclk_dpm(rdev);
  4460. if (ret) {
  4461. DRM_ERROR("ci_freeze_sclk_mclk_dpm failed\n");
  4462. return ret;
  4463. }
  4464. ret = ci_populate_and_upload_sclk_mclk_dpm_levels(rdev, new_ps);
  4465. if (ret) {
  4466. DRM_ERROR("ci_populate_and_upload_sclk_mclk_dpm_levels failed\n");
  4467. return ret;
  4468. }
  4469. ret = ci_generate_dpm_level_enable_mask(rdev, new_ps);
  4470. if (ret) {
  4471. DRM_ERROR("ci_generate_dpm_level_enable_mask failed\n");
  4472. return ret;
  4473. }
  4474. ret = ci_update_vce_dpm(rdev, new_ps, old_ps);
  4475. if (ret) {
  4476. DRM_ERROR("ci_update_vce_dpm failed\n");
  4477. return ret;
  4478. }
  4479. ret = ci_update_sclk_t(rdev);
  4480. if (ret) {
  4481. DRM_ERROR("ci_update_sclk_t failed\n");
  4482. return ret;
  4483. }
  4484. if (pi->caps_dynamic_ac_timing) {
  4485. ret = ci_update_and_upload_mc_reg_table(rdev);
  4486. if (ret) {
  4487. DRM_ERROR("ci_update_and_upload_mc_reg_table failed\n");
  4488. return ret;
  4489. }
  4490. }
  4491. ret = ci_program_memory_timing_parameters(rdev);
  4492. if (ret) {
  4493. DRM_ERROR("ci_program_memory_timing_parameters failed\n");
  4494. return ret;
  4495. }
  4496. ret = ci_unfreeze_sclk_mclk_dpm(rdev);
  4497. if (ret) {
  4498. DRM_ERROR("ci_unfreeze_sclk_mclk_dpm failed\n");
  4499. return ret;
  4500. }
  4501. ret = ci_upload_dpm_level_enable_mask(rdev);
  4502. if (ret) {
  4503. DRM_ERROR("ci_upload_dpm_level_enable_mask failed\n");
  4504. return ret;
  4505. }
  4506. if (pi->pcie_performance_request)
  4507. ci_notify_link_speed_change_after_state_change(rdev, new_ps, old_ps);
  4508. return 0;
  4509. }
  4510. #if 0
  4511. void ci_dpm_reset_asic(struct radeon_device *rdev)
  4512. {
  4513. ci_set_boot_state(rdev);
  4514. }
  4515. #endif
  4516. void ci_dpm_display_configuration_changed(struct radeon_device *rdev)
  4517. {
  4518. ci_program_display_gap(rdev);
  4519. }
  4520. union power_info {
  4521. struct _ATOM_POWERPLAY_INFO info;
  4522. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  4523. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  4524. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  4525. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  4526. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  4527. };
  4528. union pplib_clock_info {
  4529. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  4530. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  4531. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  4532. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  4533. struct _ATOM_PPLIB_SI_CLOCK_INFO si;
  4534. struct _ATOM_PPLIB_CI_CLOCK_INFO ci;
  4535. };
  4536. union pplib_power_state {
  4537. struct _ATOM_PPLIB_STATE v1;
  4538. struct _ATOM_PPLIB_STATE_V2 v2;
  4539. };
  4540. static void ci_parse_pplib_non_clock_info(struct radeon_device *rdev,
  4541. struct radeon_ps *rps,
  4542. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  4543. u8 table_rev)
  4544. {
  4545. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  4546. rps->class = le16_to_cpu(non_clock_info->usClassification);
  4547. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  4548. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  4549. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  4550. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  4551. } else {
  4552. rps->vclk = 0;
  4553. rps->dclk = 0;
  4554. }
  4555. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  4556. rdev->pm.dpm.boot_ps = rps;
  4557. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  4558. rdev->pm.dpm.uvd_ps = rps;
  4559. }
  4560. static void ci_parse_pplib_clock_info(struct radeon_device *rdev,
  4561. struct radeon_ps *rps, int index,
  4562. union pplib_clock_info *clock_info)
  4563. {
  4564. struct ci_power_info *pi = ci_get_pi(rdev);
  4565. struct ci_ps *ps = ci_get_ps(rps);
  4566. struct ci_pl *pl = &ps->performance_levels[index];
  4567. ps->performance_level_count = index + 1;
  4568. pl->sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
  4569. pl->sclk |= clock_info->ci.ucEngineClockHigh << 16;
  4570. pl->mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
  4571. pl->mclk |= clock_info->ci.ucMemoryClockHigh << 16;
  4572. pl->pcie_gen = r600_get_pcie_gen_support(rdev,
  4573. pi->sys_pcie_mask,
  4574. pi->vbios_boot_state.pcie_gen_bootup_value,
  4575. clock_info->ci.ucPCIEGen);
  4576. pl->pcie_lane = r600_get_pcie_lane_support(rdev,
  4577. pi->vbios_boot_state.pcie_lane_bootup_value,
  4578. le16_to_cpu(clock_info->ci.usPCIELane));
  4579. if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
  4580. pi->acpi_pcie_gen = pl->pcie_gen;
  4581. }
  4582. if (rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) {
  4583. pi->ulv.supported = true;
  4584. pi->ulv.pl = *pl;
  4585. pi->ulv.cg_ulv_parameter = CISLANDS_CGULVPARAMETER_DFLT;
  4586. }
  4587. /* patch up boot state */
  4588. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  4589. pl->mclk = pi->vbios_boot_state.mclk_bootup_value;
  4590. pl->sclk = pi->vbios_boot_state.sclk_bootup_value;
  4591. pl->pcie_gen = pi->vbios_boot_state.pcie_gen_bootup_value;
  4592. pl->pcie_lane = pi->vbios_boot_state.pcie_lane_bootup_value;
  4593. }
  4594. switch (rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
  4595. case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
  4596. pi->use_pcie_powersaving_levels = true;
  4597. if (pi->pcie_gen_powersaving.max < pl->pcie_gen)
  4598. pi->pcie_gen_powersaving.max = pl->pcie_gen;
  4599. if (pi->pcie_gen_powersaving.min > pl->pcie_gen)
  4600. pi->pcie_gen_powersaving.min = pl->pcie_gen;
  4601. if (pi->pcie_lane_powersaving.max < pl->pcie_lane)
  4602. pi->pcie_lane_powersaving.max = pl->pcie_lane;
  4603. if (pi->pcie_lane_powersaving.min > pl->pcie_lane)
  4604. pi->pcie_lane_powersaving.min = pl->pcie_lane;
  4605. break;
  4606. case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
  4607. pi->use_pcie_performance_levels = true;
  4608. if (pi->pcie_gen_performance.max < pl->pcie_gen)
  4609. pi->pcie_gen_performance.max = pl->pcie_gen;
  4610. if (pi->pcie_gen_performance.min > pl->pcie_gen)
  4611. pi->pcie_gen_performance.min = pl->pcie_gen;
  4612. if (pi->pcie_lane_performance.max < pl->pcie_lane)
  4613. pi->pcie_lane_performance.max = pl->pcie_lane;
  4614. if (pi->pcie_lane_performance.min > pl->pcie_lane)
  4615. pi->pcie_lane_performance.min = pl->pcie_lane;
  4616. break;
  4617. default:
  4618. break;
  4619. }
  4620. }
  4621. static int ci_parse_power_table(struct radeon_device *rdev)
  4622. {
  4623. struct radeon_mode_info *mode_info = &rdev->mode_info;
  4624. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  4625. union pplib_power_state *power_state;
  4626. int i, j, k, non_clock_array_index, clock_array_index;
  4627. union pplib_clock_info *clock_info;
  4628. struct _StateArray *state_array;
  4629. struct _ClockInfoArray *clock_info_array;
  4630. struct _NonClockInfoArray *non_clock_info_array;
  4631. union power_info *power_info;
  4632. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  4633. u16 data_offset;
  4634. u8 frev, crev;
  4635. u8 *power_state_offset;
  4636. struct ci_ps *ps;
  4637. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  4638. &frev, &crev, &data_offset))
  4639. return -EINVAL;
  4640. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  4641. state_array = (struct _StateArray *)
  4642. (mode_info->atom_context->bios + data_offset +
  4643. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  4644. clock_info_array = (struct _ClockInfoArray *)
  4645. (mode_info->atom_context->bios + data_offset +
  4646. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  4647. non_clock_info_array = (struct _NonClockInfoArray *)
  4648. (mode_info->atom_context->bios + data_offset +
  4649. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  4650. rdev->pm.dpm.ps = kzalloc(sizeof(struct radeon_ps) *
  4651. state_array->ucNumEntries, GFP_KERNEL);
  4652. if (!rdev->pm.dpm.ps)
  4653. return -ENOMEM;
  4654. power_state_offset = (u8 *)state_array->states;
  4655. for (i = 0; i < state_array->ucNumEntries; i++) {
  4656. u8 *idx;
  4657. power_state = (union pplib_power_state *)power_state_offset;
  4658. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  4659. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  4660. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  4661. if (!rdev->pm.power_state[i].clock_info)
  4662. return -EINVAL;
  4663. ps = kzalloc(sizeof(struct ci_ps), GFP_KERNEL);
  4664. if (ps == NULL) {
  4665. kfree(rdev->pm.dpm.ps);
  4666. return -ENOMEM;
  4667. }
  4668. rdev->pm.dpm.ps[i].ps_priv = ps;
  4669. ci_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
  4670. non_clock_info,
  4671. non_clock_info_array->ucEntrySize);
  4672. k = 0;
  4673. idx = (u8 *)&power_state->v2.clockInfoIndex[0];
  4674. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  4675. clock_array_index = idx[j];
  4676. if (clock_array_index >= clock_info_array->ucNumEntries)
  4677. continue;
  4678. if (k >= CISLANDS_MAX_HARDWARE_POWERLEVELS)
  4679. break;
  4680. clock_info = (union pplib_clock_info *)
  4681. ((u8 *)&clock_info_array->clockInfo[0] +
  4682. (clock_array_index * clock_info_array->ucEntrySize));
  4683. ci_parse_pplib_clock_info(rdev,
  4684. &rdev->pm.dpm.ps[i], k,
  4685. clock_info);
  4686. k++;
  4687. }
  4688. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  4689. }
  4690. rdev->pm.dpm.num_ps = state_array->ucNumEntries;
  4691. /* fill in the vce power states */
  4692. for (i = 0; i < RADEON_MAX_VCE_LEVELS; i++) {
  4693. u32 sclk, mclk;
  4694. clock_array_index = rdev->pm.dpm.vce_states[i].clk_idx;
  4695. clock_info = (union pplib_clock_info *)
  4696. &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
  4697. sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
  4698. sclk |= clock_info->ci.ucEngineClockHigh << 16;
  4699. mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
  4700. mclk |= clock_info->ci.ucMemoryClockHigh << 16;
  4701. rdev->pm.dpm.vce_states[i].sclk = sclk;
  4702. rdev->pm.dpm.vce_states[i].mclk = mclk;
  4703. }
  4704. return 0;
  4705. }
  4706. static int ci_get_vbios_boot_values(struct radeon_device *rdev,
  4707. struct ci_vbios_boot_state *boot_state)
  4708. {
  4709. struct radeon_mode_info *mode_info = &rdev->mode_info;
  4710. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  4711. ATOM_FIRMWARE_INFO_V2_2 *firmware_info;
  4712. u8 frev, crev;
  4713. u16 data_offset;
  4714. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  4715. &frev, &crev, &data_offset)) {
  4716. firmware_info =
  4717. (ATOM_FIRMWARE_INFO_V2_2 *)(mode_info->atom_context->bios +
  4718. data_offset);
  4719. boot_state->mvdd_bootup_value = le16_to_cpu(firmware_info->usBootUpMVDDCVoltage);
  4720. boot_state->vddc_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCVoltage);
  4721. boot_state->vddci_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCIVoltage);
  4722. boot_state->pcie_gen_bootup_value = ci_get_current_pcie_speed(rdev);
  4723. boot_state->pcie_lane_bootup_value = ci_get_current_pcie_lane_number(rdev);
  4724. boot_state->sclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultEngineClock);
  4725. boot_state->mclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultMemoryClock);
  4726. return 0;
  4727. }
  4728. return -EINVAL;
  4729. }
  4730. void ci_dpm_fini(struct radeon_device *rdev)
  4731. {
  4732. int i;
  4733. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  4734. kfree(rdev->pm.dpm.ps[i].ps_priv);
  4735. }
  4736. kfree(rdev->pm.dpm.ps);
  4737. kfree(rdev->pm.dpm.priv);
  4738. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
  4739. r600_free_extended_power_table(rdev);
  4740. }
  4741. int ci_dpm_init(struct radeon_device *rdev)
  4742. {
  4743. int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
  4744. SMU7_Discrete_DpmTable *dpm_table;
  4745. struct radeon_gpio_rec gpio;
  4746. u16 data_offset, size;
  4747. u8 frev, crev;
  4748. struct ci_power_info *pi;
  4749. int ret;
  4750. u32 mask;
  4751. pi = kzalloc(sizeof(struct ci_power_info), GFP_KERNEL);
  4752. if (pi == NULL)
  4753. return -ENOMEM;
  4754. rdev->pm.dpm.priv = pi;
  4755. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  4756. if (ret)
  4757. pi->sys_pcie_mask = 0;
  4758. else
  4759. pi->sys_pcie_mask = mask;
  4760. pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
  4761. pi->pcie_gen_performance.max = RADEON_PCIE_GEN1;
  4762. pi->pcie_gen_performance.min = RADEON_PCIE_GEN3;
  4763. pi->pcie_gen_powersaving.max = RADEON_PCIE_GEN1;
  4764. pi->pcie_gen_powersaving.min = RADEON_PCIE_GEN3;
  4765. pi->pcie_lane_performance.max = 0;
  4766. pi->pcie_lane_performance.min = 16;
  4767. pi->pcie_lane_powersaving.max = 0;
  4768. pi->pcie_lane_powersaving.min = 16;
  4769. ret = ci_get_vbios_boot_values(rdev, &pi->vbios_boot_state);
  4770. if (ret) {
  4771. ci_dpm_fini(rdev);
  4772. return ret;
  4773. }
  4774. ret = r600_get_platform_caps(rdev);
  4775. if (ret) {
  4776. ci_dpm_fini(rdev);
  4777. return ret;
  4778. }
  4779. ret = r600_parse_extended_power_table(rdev);
  4780. if (ret) {
  4781. ci_dpm_fini(rdev);
  4782. return ret;
  4783. }
  4784. ret = ci_parse_power_table(rdev);
  4785. if (ret) {
  4786. ci_dpm_fini(rdev);
  4787. return ret;
  4788. }
  4789. pi->dll_default_on = false;
  4790. pi->sram_end = SMC_RAM_END;
  4791. pi->activity_target[0] = CISLAND_TARGETACTIVITY_DFLT;
  4792. pi->activity_target[1] = CISLAND_TARGETACTIVITY_DFLT;
  4793. pi->activity_target[2] = CISLAND_TARGETACTIVITY_DFLT;
  4794. pi->activity_target[3] = CISLAND_TARGETACTIVITY_DFLT;
  4795. pi->activity_target[4] = CISLAND_TARGETACTIVITY_DFLT;
  4796. pi->activity_target[5] = CISLAND_TARGETACTIVITY_DFLT;
  4797. pi->activity_target[6] = CISLAND_TARGETACTIVITY_DFLT;
  4798. pi->activity_target[7] = CISLAND_TARGETACTIVITY_DFLT;
  4799. pi->mclk_activity_target = CISLAND_MCLK_TARGETACTIVITY_DFLT;
  4800. pi->sclk_dpm_key_disabled = 0;
  4801. pi->mclk_dpm_key_disabled = 0;
  4802. pi->pcie_dpm_key_disabled = 0;
  4803. pi->thermal_sclk_dpm_enabled = 0;
  4804. /* mclk dpm is unstable on some R7 260X cards with the old mc ucode */
  4805. if ((rdev->pdev->device == 0x6658) &&
  4806. (rdev->mc_fw->size == (BONAIRE_MC_UCODE_SIZE * 4))) {
  4807. pi->mclk_dpm_key_disabled = 1;
  4808. }
  4809. pi->caps_sclk_ds = true;
  4810. pi->mclk_strobe_mode_threshold = 40000;
  4811. pi->mclk_stutter_mode_threshold = 40000;
  4812. pi->mclk_edc_enable_threshold = 40000;
  4813. pi->mclk_edc_wr_enable_threshold = 40000;
  4814. ci_initialize_powertune_defaults(rdev);
  4815. pi->caps_fps = false;
  4816. pi->caps_sclk_throttle_low_notification = false;
  4817. pi->caps_uvd_dpm = true;
  4818. pi->caps_vce_dpm = true;
  4819. ci_get_leakage_voltages(rdev);
  4820. ci_patch_dependency_tables_with_leakage(rdev);
  4821. ci_set_private_data_variables_based_on_pptable(rdev);
  4822. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
  4823. kzalloc(4 * sizeof(struct radeon_clock_voltage_dependency_entry), GFP_KERNEL);
  4824. if (!rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
  4825. ci_dpm_fini(rdev);
  4826. return -ENOMEM;
  4827. }
  4828. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
  4829. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
  4830. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
  4831. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
  4832. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
  4833. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
  4834. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
  4835. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
  4836. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
  4837. rdev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
  4838. rdev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
  4839. rdev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
  4840. rdev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
  4841. rdev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
  4842. rdev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
  4843. rdev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
  4844. if (rdev->family == CHIP_HAWAII) {
  4845. pi->thermal_temp_setting.temperature_low = 94500;
  4846. pi->thermal_temp_setting.temperature_high = 95000;
  4847. pi->thermal_temp_setting.temperature_shutdown = 104000;
  4848. } else {
  4849. pi->thermal_temp_setting.temperature_low = 99500;
  4850. pi->thermal_temp_setting.temperature_high = 100000;
  4851. pi->thermal_temp_setting.temperature_shutdown = 104000;
  4852. }
  4853. pi->uvd_enabled = false;
  4854. dpm_table = &pi->smc_state_table;
  4855. gpio = radeon_atombios_lookup_gpio(rdev, VDDC_VRHOT_GPIO_PINID);
  4856. if (gpio.valid) {
  4857. dpm_table->VRHotGpio = gpio.shift;
  4858. rdev->pm.dpm.platform_caps |= ATOM_PP_PLATFORM_CAP_REGULATOR_HOT;
  4859. } else {
  4860. dpm_table->VRHotGpio = CISLANDS_UNUSED_GPIO_PIN;
  4861. rdev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_REGULATOR_HOT;
  4862. }
  4863. gpio = radeon_atombios_lookup_gpio(rdev, PP_AC_DC_SWITCH_GPIO_PINID);
  4864. if (gpio.valid) {
  4865. dpm_table->AcDcGpio = gpio.shift;
  4866. rdev->pm.dpm.platform_caps |= ATOM_PP_PLATFORM_CAP_HARDWAREDC;
  4867. } else {
  4868. dpm_table->AcDcGpio = CISLANDS_UNUSED_GPIO_PIN;
  4869. rdev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_HARDWAREDC;
  4870. }
  4871. gpio = radeon_atombios_lookup_gpio(rdev, VDDC_PCC_GPIO_PINID);
  4872. if (gpio.valid) {
  4873. u32 tmp = RREG32_SMC(CNB_PWRMGT_CNTL);
  4874. switch (gpio.shift) {
  4875. case 0:
  4876. tmp &= ~GNB_SLOW_MODE_MASK;
  4877. tmp |= GNB_SLOW_MODE(1);
  4878. break;
  4879. case 1:
  4880. tmp &= ~GNB_SLOW_MODE_MASK;
  4881. tmp |= GNB_SLOW_MODE(2);
  4882. break;
  4883. case 2:
  4884. tmp |= GNB_SLOW;
  4885. break;
  4886. case 3:
  4887. tmp |= FORCE_NB_PS1;
  4888. break;
  4889. case 4:
  4890. tmp |= DPM_ENABLED;
  4891. break;
  4892. default:
  4893. DRM_ERROR("Invalid PCC GPIO: %u!\n", gpio.shift);
  4894. break;
  4895. }
  4896. WREG32_SMC(CNB_PWRMGT_CNTL, tmp);
  4897. }
  4898. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  4899. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  4900. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  4901. if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_GPIO_LUT))
  4902. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  4903. else if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_SVID2))
  4904. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  4905. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL) {
  4906. if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_GPIO_LUT))
  4907. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  4908. else if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_SVID2))
  4909. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  4910. else
  4911. rdev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL;
  4912. }
  4913. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_MVDDCONTROL) {
  4914. if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_GPIO_LUT))
  4915. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  4916. else if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_SVID2))
  4917. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  4918. else
  4919. rdev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_MVDDCONTROL;
  4920. }
  4921. pi->vddc_phase_shed_control = true;
  4922. #if defined(CONFIG_ACPI)
  4923. pi->pcie_performance_request =
  4924. radeon_acpi_is_pcie_performance_request_supported(rdev);
  4925. #else
  4926. pi->pcie_performance_request = false;
  4927. #endif
  4928. if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
  4929. &frev, &crev, &data_offset)) {
  4930. pi->caps_sclk_ss_support = true;
  4931. pi->caps_mclk_ss_support = true;
  4932. pi->dynamic_ss = true;
  4933. } else {
  4934. pi->caps_sclk_ss_support = false;
  4935. pi->caps_mclk_ss_support = false;
  4936. pi->dynamic_ss = true;
  4937. }
  4938. if (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE)
  4939. pi->thermal_protection = true;
  4940. else
  4941. pi->thermal_protection = false;
  4942. pi->caps_dynamic_ac_timing = true;
  4943. pi->uvd_power_gated = false;
  4944. /* make sure dc limits are valid */
  4945. if ((rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
  4946. (rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
  4947. rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
  4948. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  4949. pi->fan_ctrl_is_in_default_mode = true;
  4950. return 0;
  4951. }
  4952. void ci_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
  4953. struct seq_file *m)
  4954. {
  4955. struct ci_power_info *pi = ci_get_pi(rdev);
  4956. struct radeon_ps *rps = &pi->current_rps;
  4957. u32 sclk = ci_get_average_sclk_freq(rdev);
  4958. u32 mclk = ci_get_average_mclk_freq(rdev);
  4959. seq_printf(m, "uvd %sabled\n", pi->uvd_enabled ? "en" : "dis");
  4960. seq_printf(m, "vce %sabled\n", rps->vce_active ? "en" : "dis");
  4961. seq_printf(m, "power level avg sclk: %u mclk: %u\n",
  4962. sclk, mclk);
  4963. }
  4964. void ci_dpm_print_power_state(struct radeon_device *rdev,
  4965. struct radeon_ps *rps)
  4966. {
  4967. struct ci_ps *ps = ci_get_ps(rps);
  4968. struct ci_pl *pl;
  4969. int i;
  4970. r600_dpm_print_class_info(rps->class, rps->class2);
  4971. r600_dpm_print_cap_info(rps->caps);
  4972. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  4973. for (i = 0; i < ps->performance_level_count; i++) {
  4974. pl = &ps->performance_levels[i];
  4975. printk("\t\tpower level %d sclk: %u mclk: %u pcie gen: %u pcie lanes: %u\n",
  4976. i, pl->sclk, pl->mclk, pl->pcie_gen + 1, pl->pcie_lane);
  4977. }
  4978. r600_dpm_print_ps_status(rdev, rps);
  4979. }
  4980. u32 ci_dpm_get_current_sclk(struct radeon_device *rdev)
  4981. {
  4982. u32 sclk = ci_get_average_sclk_freq(rdev);
  4983. return sclk;
  4984. }
  4985. u32 ci_dpm_get_current_mclk(struct radeon_device *rdev)
  4986. {
  4987. u32 mclk = ci_get_average_mclk_freq(rdev);
  4988. return mclk;
  4989. }
  4990. u32 ci_dpm_get_sclk(struct radeon_device *rdev, bool low)
  4991. {
  4992. struct ci_power_info *pi = ci_get_pi(rdev);
  4993. struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
  4994. if (low)
  4995. return requested_state->performance_levels[0].sclk;
  4996. else
  4997. return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
  4998. }
  4999. u32 ci_dpm_get_mclk(struct radeon_device *rdev, bool low)
  5000. {
  5001. struct ci_power_info *pi = ci_get_pi(rdev);
  5002. struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
  5003. if (low)
  5004. return requested_state->performance_levels[0].mclk;
  5005. else
  5006. return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
  5007. }