atombios_dp.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. * Jerome Glisse
  26. */
  27. #include <drm/drmP.h>
  28. #include <drm/radeon_drm.h>
  29. #include "radeon.h"
  30. #include "atom.h"
  31. #include "atom-bits.h"
  32. #include <drm/drm_dp_helper.h>
  33. /* move these to drm_dp_helper.c/h */
  34. #define DP_LINK_CONFIGURATION_SIZE 9
  35. #define DP_DPCD_SIZE DP_RECEIVER_CAP_SIZE
  36. static char *voltage_names[] = {
  37. "0.4V", "0.6V", "0.8V", "1.2V"
  38. };
  39. static char *pre_emph_names[] = {
  40. "0dB", "3.5dB", "6dB", "9.5dB"
  41. };
  42. /***** radeon AUX functions *****/
  43. /* Atom needs data in little endian format
  44. * so swap as appropriate when copying data to
  45. * or from atom. Note that atom operates on
  46. * dw units.
  47. */
  48. void radeon_atom_copy_swap(u8 *dst, u8 *src, u8 num_bytes, bool to_le)
  49. {
  50. #ifdef __BIG_ENDIAN
  51. u8 src_tmp[20], dst_tmp[20]; /* used for byteswapping */
  52. u32 *dst32, *src32;
  53. int i;
  54. memcpy(src_tmp, src, num_bytes);
  55. src32 = (u32 *)src_tmp;
  56. dst32 = (u32 *)dst_tmp;
  57. if (to_le) {
  58. for (i = 0; i < ((num_bytes + 3) / 4); i++)
  59. dst32[i] = cpu_to_le32(src32[i]);
  60. memcpy(dst, dst_tmp, num_bytes);
  61. } else {
  62. u8 dws = num_bytes & ~3;
  63. for (i = 0; i < ((num_bytes + 3) / 4); i++)
  64. dst32[i] = le32_to_cpu(src32[i]);
  65. memcpy(dst, dst_tmp, dws);
  66. if (num_bytes % 4) {
  67. for (i = 0; i < (num_bytes % 4); i++)
  68. dst[dws+i] = dst_tmp[dws+i];
  69. }
  70. }
  71. #else
  72. memcpy(dst, src, num_bytes);
  73. #endif
  74. }
  75. union aux_channel_transaction {
  76. PROCESS_AUX_CHANNEL_TRANSACTION_PS_ALLOCATION v1;
  77. PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2 v2;
  78. };
  79. static int radeon_process_aux_ch(struct radeon_i2c_chan *chan,
  80. u8 *send, int send_bytes,
  81. u8 *recv, int recv_size,
  82. u8 delay, u8 *ack)
  83. {
  84. struct drm_device *dev = chan->dev;
  85. struct radeon_device *rdev = dev->dev_private;
  86. union aux_channel_transaction args;
  87. int index = GetIndexIntoMasterTable(COMMAND, ProcessAuxChannelTransaction);
  88. unsigned char *base;
  89. int recv_bytes;
  90. int r = 0;
  91. memset(&args, 0, sizeof(args));
  92. mutex_lock(&chan->mutex);
  93. mutex_lock(&rdev->mode_info.atom_context->scratch_mutex);
  94. base = (unsigned char *)(rdev->mode_info.atom_context->scratch + 1);
  95. radeon_atom_copy_swap(base, send, send_bytes, true);
  96. args.v1.lpAuxRequest = cpu_to_le16((u16)(0 + 4));
  97. args.v1.lpDataOut = cpu_to_le16((u16)(16 + 4));
  98. args.v1.ucDataOutLen = 0;
  99. args.v1.ucChannelID = chan->rec.i2c_id;
  100. args.v1.ucDelay = delay / 10;
  101. if (ASIC_IS_DCE4(rdev))
  102. args.v2.ucHPD_ID = chan->rec.hpd;
  103. atom_execute_table_scratch_unlocked(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  104. *ack = args.v1.ucReplyStatus;
  105. /* timeout */
  106. if (args.v1.ucReplyStatus == 1) {
  107. DRM_DEBUG_KMS("dp_aux_ch timeout\n");
  108. r = -ETIMEDOUT;
  109. goto done;
  110. }
  111. /* flags not zero */
  112. if (args.v1.ucReplyStatus == 2) {
  113. DRM_DEBUG_KMS("dp_aux_ch flags not zero\n");
  114. r = -EIO;
  115. goto done;
  116. }
  117. /* error */
  118. if (args.v1.ucReplyStatus == 3) {
  119. DRM_DEBUG_KMS("dp_aux_ch error\n");
  120. r = -EIO;
  121. goto done;
  122. }
  123. recv_bytes = args.v1.ucDataOutLen;
  124. if (recv_bytes > recv_size)
  125. recv_bytes = recv_size;
  126. if (recv && recv_size)
  127. radeon_atom_copy_swap(recv, base + 16, recv_bytes, false);
  128. r = recv_bytes;
  129. done:
  130. mutex_unlock(&rdev->mode_info.atom_context->scratch_mutex);
  131. mutex_unlock(&chan->mutex);
  132. return r;
  133. }
  134. #define BARE_ADDRESS_SIZE 3
  135. #define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
  136. static ssize_t
  137. radeon_dp_aux_transfer_atom(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
  138. {
  139. struct radeon_i2c_chan *chan =
  140. container_of(aux, struct radeon_i2c_chan, aux);
  141. int ret;
  142. u8 tx_buf[20];
  143. size_t tx_size;
  144. u8 ack, delay = 0;
  145. if (WARN_ON(msg->size > 16))
  146. return -E2BIG;
  147. tx_buf[0] = msg->address & 0xff;
  148. tx_buf[1] = msg->address >> 8;
  149. tx_buf[2] = msg->request << 4;
  150. tx_buf[3] = msg->size ? (msg->size - 1) : 0;
  151. switch (msg->request & ~DP_AUX_I2C_MOT) {
  152. case DP_AUX_NATIVE_WRITE:
  153. case DP_AUX_I2C_WRITE:
  154. /* The atom implementation only supports writes with a max payload of
  155. * 12 bytes since it uses 4 bits for the total count (header + payload)
  156. * in the parameter space. The atom interface supports 16 byte
  157. * payloads for reads. The hw itself supports up to 16 bytes of payload.
  158. */
  159. if (WARN_ON_ONCE(msg->size > 12))
  160. return -E2BIG;
  161. /* tx_size needs to be 4 even for bare address packets since the atom
  162. * table needs the info in tx_buf[3].
  163. */
  164. tx_size = HEADER_SIZE + msg->size;
  165. if (msg->size == 0)
  166. tx_buf[3] |= BARE_ADDRESS_SIZE << 4;
  167. else
  168. tx_buf[3] |= tx_size << 4;
  169. memcpy(tx_buf + HEADER_SIZE, msg->buffer, msg->size);
  170. ret = radeon_process_aux_ch(chan,
  171. tx_buf, tx_size, NULL, 0, delay, &ack);
  172. if (ret >= 0)
  173. /* Return payload size. */
  174. ret = msg->size;
  175. break;
  176. case DP_AUX_NATIVE_READ:
  177. case DP_AUX_I2C_READ:
  178. /* tx_size needs to be 4 even for bare address packets since the atom
  179. * table needs the info in tx_buf[3].
  180. */
  181. tx_size = HEADER_SIZE;
  182. if (msg->size == 0)
  183. tx_buf[3] |= BARE_ADDRESS_SIZE << 4;
  184. else
  185. tx_buf[3] |= tx_size << 4;
  186. ret = radeon_process_aux_ch(chan,
  187. tx_buf, tx_size, msg->buffer, msg->size, delay, &ack);
  188. break;
  189. default:
  190. ret = -EINVAL;
  191. break;
  192. }
  193. if (ret >= 0)
  194. msg->reply = ack >> 4;
  195. return ret;
  196. }
  197. void radeon_dp_aux_init(struct radeon_connector *radeon_connector)
  198. {
  199. struct drm_device *dev = radeon_connector->base.dev;
  200. struct radeon_device *rdev = dev->dev_private;
  201. int ret;
  202. radeon_connector->ddc_bus->rec.hpd = radeon_connector->hpd.hpd;
  203. radeon_connector->ddc_bus->aux.dev = radeon_connector->base.kdev;
  204. if (ASIC_IS_DCE5(rdev)) {
  205. if (radeon_auxch)
  206. radeon_connector->ddc_bus->aux.transfer = radeon_dp_aux_transfer_native;
  207. else
  208. radeon_connector->ddc_bus->aux.transfer = radeon_dp_aux_transfer_atom;
  209. } else {
  210. radeon_connector->ddc_bus->aux.transfer = radeon_dp_aux_transfer_atom;
  211. }
  212. ret = drm_dp_aux_register(&radeon_connector->ddc_bus->aux);
  213. if (!ret)
  214. radeon_connector->ddc_bus->has_aux = true;
  215. WARN(ret, "drm_dp_aux_register() failed with error %d\n", ret);
  216. }
  217. /***** general DP utility functions *****/
  218. #define DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_LEVEL_3
  219. #define DP_PRE_EMPHASIS_MAX DP_TRAIN_PRE_EMPH_LEVEL_3
  220. static void dp_get_adjust_train(const u8 link_status[DP_LINK_STATUS_SIZE],
  221. int lane_count,
  222. u8 train_set[4])
  223. {
  224. u8 v = 0;
  225. u8 p = 0;
  226. int lane;
  227. for (lane = 0; lane < lane_count; lane++) {
  228. u8 this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
  229. u8 this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
  230. DRM_DEBUG_KMS("requested signal parameters: lane %d voltage %s pre_emph %s\n",
  231. lane,
  232. voltage_names[this_v >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
  233. pre_emph_names[this_p >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
  234. if (this_v > v)
  235. v = this_v;
  236. if (this_p > p)
  237. p = this_p;
  238. }
  239. if (v >= DP_VOLTAGE_MAX)
  240. v |= DP_TRAIN_MAX_SWING_REACHED;
  241. if (p >= DP_PRE_EMPHASIS_MAX)
  242. p |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  243. DRM_DEBUG_KMS("using signal parameters: voltage %s pre_emph %s\n",
  244. voltage_names[(v & DP_TRAIN_VOLTAGE_SWING_MASK) >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
  245. pre_emph_names[(p & DP_TRAIN_PRE_EMPHASIS_MASK) >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
  246. for (lane = 0; lane < 4; lane++)
  247. train_set[lane] = v | p;
  248. }
  249. /* convert bits per color to bits per pixel */
  250. /* get bpc from the EDID */
  251. static int convert_bpc_to_bpp(int bpc)
  252. {
  253. if (bpc == 0)
  254. return 24;
  255. else
  256. return bpc * 3;
  257. }
  258. /* get the max pix clock supported by the link rate and lane num */
  259. static int dp_get_max_dp_pix_clock(int link_rate,
  260. int lane_num,
  261. int bpp)
  262. {
  263. return (link_rate * lane_num * 8) / bpp;
  264. }
  265. /***** radeon specific DP functions *****/
  266. int radeon_dp_get_max_link_rate(struct drm_connector *connector,
  267. const u8 dpcd[DP_DPCD_SIZE])
  268. {
  269. int max_link_rate;
  270. if (radeon_connector_is_dp12_capable(connector))
  271. max_link_rate = min(drm_dp_max_link_rate(dpcd), 540000);
  272. else
  273. max_link_rate = min(drm_dp_max_link_rate(dpcd), 270000);
  274. return max_link_rate;
  275. }
  276. /* First get the min lane# when low rate is used according to pixel clock
  277. * (prefer low rate), second check max lane# supported by DP panel,
  278. * if the max lane# < low rate lane# then use max lane# instead.
  279. */
  280. static int radeon_dp_get_dp_lane_number(struct drm_connector *connector,
  281. const u8 dpcd[DP_DPCD_SIZE],
  282. int pix_clock)
  283. {
  284. int bpp = convert_bpc_to_bpp(radeon_get_monitor_bpc(connector));
  285. int max_link_rate = radeon_dp_get_max_link_rate(connector, dpcd);
  286. int max_lane_num = drm_dp_max_lane_count(dpcd);
  287. int lane_num;
  288. int max_dp_pix_clock;
  289. for (lane_num = 1; lane_num < max_lane_num; lane_num <<= 1) {
  290. max_dp_pix_clock = dp_get_max_dp_pix_clock(max_link_rate, lane_num, bpp);
  291. if (pix_clock <= max_dp_pix_clock)
  292. break;
  293. }
  294. return lane_num;
  295. }
  296. static int radeon_dp_get_dp_link_clock(struct drm_connector *connector,
  297. const u8 dpcd[DP_DPCD_SIZE],
  298. int pix_clock)
  299. {
  300. int bpp = convert_bpc_to_bpp(radeon_get_monitor_bpc(connector));
  301. int lane_num, max_pix_clock;
  302. if (radeon_connector_encoder_get_dp_bridge_encoder_id(connector) ==
  303. ENCODER_OBJECT_ID_NUTMEG)
  304. return 270000;
  305. lane_num = radeon_dp_get_dp_lane_number(connector, dpcd, pix_clock);
  306. max_pix_clock = dp_get_max_dp_pix_clock(162000, lane_num, bpp);
  307. if (pix_clock <= max_pix_clock)
  308. return 162000;
  309. max_pix_clock = dp_get_max_dp_pix_clock(270000, lane_num, bpp);
  310. if (pix_clock <= max_pix_clock)
  311. return 270000;
  312. if (radeon_connector_is_dp12_capable(connector)) {
  313. max_pix_clock = dp_get_max_dp_pix_clock(540000, lane_num, bpp);
  314. if (pix_clock <= max_pix_clock)
  315. return 540000;
  316. }
  317. return radeon_dp_get_max_link_rate(connector, dpcd);
  318. }
  319. static u8 radeon_dp_encoder_service(struct radeon_device *rdev,
  320. int action, int dp_clock,
  321. u8 ucconfig, u8 lane_num)
  322. {
  323. DP_ENCODER_SERVICE_PARAMETERS args;
  324. int index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
  325. memset(&args, 0, sizeof(args));
  326. args.ucLinkClock = dp_clock / 10;
  327. args.ucConfig = ucconfig;
  328. args.ucAction = action;
  329. args.ucLaneNum = lane_num;
  330. args.ucStatus = 0;
  331. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  332. return args.ucStatus;
  333. }
  334. u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector)
  335. {
  336. struct drm_device *dev = radeon_connector->base.dev;
  337. struct radeon_device *rdev = dev->dev_private;
  338. return radeon_dp_encoder_service(rdev, ATOM_DP_ACTION_GET_SINK_TYPE, 0,
  339. radeon_connector->ddc_bus->rec.i2c_id, 0);
  340. }
  341. static void radeon_dp_probe_oui(struct radeon_connector *radeon_connector)
  342. {
  343. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  344. u8 buf[3];
  345. if (!(dig_connector->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
  346. return;
  347. if (drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_SINK_OUI, buf, 3) == 3)
  348. DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
  349. buf[0], buf[1], buf[2]);
  350. if (drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_BRANCH_OUI, buf, 3) == 3)
  351. DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
  352. buf[0], buf[1], buf[2]);
  353. }
  354. bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector)
  355. {
  356. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  357. u8 msg[DP_DPCD_SIZE];
  358. int ret, i;
  359. for (i = 0; i < 7; i++) {
  360. ret = drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_DPCD_REV, msg,
  361. DP_DPCD_SIZE);
  362. if (ret == DP_DPCD_SIZE) {
  363. memcpy(dig_connector->dpcd, msg, DP_DPCD_SIZE);
  364. DRM_DEBUG_KMS("DPCD: %*ph\n", (int)sizeof(dig_connector->dpcd),
  365. dig_connector->dpcd);
  366. radeon_dp_probe_oui(radeon_connector);
  367. return true;
  368. }
  369. }
  370. dig_connector->dpcd[0] = 0;
  371. return false;
  372. }
  373. int radeon_dp_get_panel_mode(struct drm_encoder *encoder,
  374. struct drm_connector *connector)
  375. {
  376. struct drm_device *dev = encoder->dev;
  377. struct radeon_device *rdev = dev->dev_private;
  378. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  379. struct radeon_connector_atom_dig *dig_connector;
  380. int panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  381. u16 dp_bridge = radeon_connector_encoder_get_dp_bridge_encoder_id(connector);
  382. u8 tmp;
  383. if (!ASIC_IS_DCE4(rdev))
  384. return panel_mode;
  385. if (!radeon_connector->con_priv)
  386. return panel_mode;
  387. dig_connector = radeon_connector->con_priv;
  388. if (dp_bridge != ENCODER_OBJECT_ID_NONE) {
  389. /* DP bridge chips */
  390. if (drm_dp_dpcd_readb(&radeon_connector->ddc_bus->aux,
  391. DP_EDP_CONFIGURATION_CAP, &tmp) == 1) {
  392. if (tmp & 1)
  393. panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
  394. else if ((dp_bridge == ENCODER_OBJECT_ID_NUTMEG) ||
  395. (dp_bridge == ENCODER_OBJECT_ID_TRAVIS))
  396. panel_mode = DP_PANEL_MODE_INTERNAL_DP1_MODE;
  397. else
  398. panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  399. }
  400. } else if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  401. /* eDP */
  402. if (drm_dp_dpcd_readb(&radeon_connector->ddc_bus->aux,
  403. DP_EDP_CONFIGURATION_CAP, &tmp) == 1) {
  404. if (tmp & 1)
  405. panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
  406. }
  407. }
  408. return panel_mode;
  409. }
  410. void radeon_dp_set_link_config(struct drm_connector *connector,
  411. const struct drm_display_mode *mode)
  412. {
  413. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  414. struct radeon_connector_atom_dig *dig_connector;
  415. if (!radeon_connector->con_priv)
  416. return;
  417. dig_connector = radeon_connector->con_priv;
  418. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  419. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
  420. dig_connector->dp_clock =
  421. radeon_dp_get_dp_link_clock(connector, dig_connector->dpcd, mode->clock);
  422. dig_connector->dp_lane_count =
  423. radeon_dp_get_dp_lane_number(connector, dig_connector->dpcd, mode->clock);
  424. }
  425. }
  426. int radeon_dp_mode_valid_helper(struct drm_connector *connector,
  427. struct drm_display_mode *mode)
  428. {
  429. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  430. struct radeon_connector_atom_dig *dig_connector;
  431. int dp_clock;
  432. if ((mode->clock > 340000) &&
  433. (!radeon_connector_is_dp12_capable(connector)))
  434. return MODE_CLOCK_HIGH;
  435. if (!radeon_connector->con_priv)
  436. return MODE_CLOCK_HIGH;
  437. dig_connector = radeon_connector->con_priv;
  438. dp_clock =
  439. radeon_dp_get_dp_link_clock(connector, dig_connector->dpcd, mode->clock);
  440. if ((dp_clock == 540000) &&
  441. (!radeon_connector_is_dp12_capable(connector)))
  442. return MODE_CLOCK_HIGH;
  443. return MODE_OK;
  444. }
  445. bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector)
  446. {
  447. u8 link_status[DP_LINK_STATUS_SIZE];
  448. struct radeon_connector_atom_dig *dig = radeon_connector->con_priv;
  449. if (drm_dp_dpcd_read_link_status(&radeon_connector->ddc_bus->aux, link_status)
  450. <= 0)
  451. return false;
  452. if (drm_dp_channel_eq_ok(link_status, dig->dp_lane_count))
  453. return false;
  454. return true;
  455. }
  456. void radeon_dp_set_rx_power_state(struct drm_connector *connector,
  457. u8 power_state)
  458. {
  459. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  460. struct radeon_connector_atom_dig *dig_connector;
  461. if (!radeon_connector->con_priv)
  462. return;
  463. dig_connector = radeon_connector->con_priv;
  464. /* power up/down the sink */
  465. if (dig_connector->dpcd[0] >= 0x11) {
  466. drm_dp_dpcd_writeb(&radeon_connector->ddc_bus->aux,
  467. DP_SET_POWER, power_state);
  468. usleep_range(1000, 2000);
  469. }
  470. }
  471. struct radeon_dp_link_train_info {
  472. struct radeon_device *rdev;
  473. struct drm_encoder *encoder;
  474. struct drm_connector *connector;
  475. int enc_id;
  476. int dp_clock;
  477. int dp_lane_count;
  478. bool tp3_supported;
  479. u8 dpcd[DP_RECEIVER_CAP_SIZE];
  480. u8 train_set[4];
  481. u8 link_status[DP_LINK_STATUS_SIZE];
  482. u8 tries;
  483. bool use_dpencoder;
  484. struct drm_dp_aux *aux;
  485. };
  486. static void radeon_dp_update_vs_emph(struct radeon_dp_link_train_info *dp_info)
  487. {
  488. /* set the initial vs/emph on the source */
  489. atombios_dig_transmitter_setup(dp_info->encoder,
  490. ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH,
  491. 0, dp_info->train_set[0]); /* sets all lanes at once */
  492. /* set the vs/emph on the sink */
  493. drm_dp_dpcd_write(dp_info->aux, DP_TRAINING_LANE0_SET,
  494. dp_info->train_set, dp_info->dp_lane_count);
  495. }
  496. static void radeon_dp_set_tp(struct radeon_dp_link_train_info *dp_info, int tp)
  497. {
  498. int rtp = 0;
  499. /* set training pattern on the source */
  500. if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder) {
  501. switch (tp) {
  502. case DP_TRAINING_PATTERN_1:
  503. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1;
  504. break;
  505. case DP_TRAINING_PATTERN_2:
  506. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2;
  507. break;
  508. case DP_TRAINING_PATTERN_3:
  509. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN3;
  510. break;
  511. }
  512. atombios_dig_encoder_setup(dp_info->encoder, rtp, 0);
  513. } else {
  514. switch (tp) {
  515. case DP_TRAINING_PATTERN_1:
  516. rtp = 0;
  517. break;
  518. case DP_TRAINING_PATTERN_2:
  519. rtp = 1;
  520. break;
  521. }
  522. radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_PATTERN_SEL,
  523. dp_info->dp_clock, dp_info->enc_id, rtp);
  524. }
  525. /* enable training pattern on the sink */
  526. drm_dp_dpcd_writeb(dp_info->aux, DP_TRAINING_PATTERN_SET, tp);
  527. }
  528. static int radeon_dp_link_train_init(struct radeon_dp_link_train_info *dp_info)
  529. {
  530. struct radeon_encoder *radeon_encoder = to_radeon_encoder(dp_info->encoder);
  531. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  532. u8 tmp;
  533. /* power up the sink */
  534. radeon_dp_set_rx_power_state(dp_info->connector, DP_SET_POWER_D0);
  535. /* possibly enable downspread on the sink */
  536. if (dp_info->dpcd[3] & 0x1)
  537. drm_dp_dpcd_writeb(dp_info->aux,
  538. DP_DOWNSPREAD_CTRL, DP_SPREAD_AMP_0_5);
  539. else
  540. drm_dp_dpcd_writeb(dp_info->aux,
  541. DP_DOWNSPREAD_CTRL, 0);
  542. if (dig->panel_mode == DP_PANEL_MODE_INTERNAL_DP2_MODE)
  543. drm_dp_dpcd_writeb(dp_info->aux, DP_EDP_CONFIGURATION_SET, 1);
  544. /* set the lane count on the sink */
  545. tmp = dp_info->dp_lane_count;
  546. if (drm_dp_enhanced_frame_cap(dp_info->dpcd))
  547. tmp |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
  548. drm_dp_dpcd_writeb(dp_info->aux, DP_LANE_COUNT_SET, tmp);
  549. /* set the link rate on the sink */
  550. tmp = drm_dp_link_rate_to_bw_code(dp_info->dp_clock);
  551. drm_dp_dpcd_writeb(dp_info->aux, DP_LINK_BW_SET, tmp);
  552. /* start training on the source */
  553. if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
  554. atombios_dig_encoder_setup(dp_info->encoder,
  555. ATOM_ENCODER_CMD_DP_LINK_TRAINING_START, 0);
  556. else
  557. radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_START,
  558. dp_info->dp_clock, dp_info->enc_id, 0);
  559. /* disable the training pattern on the sink */
  560. drm_dp_dpcd_writeb(dp_info->aux,
  561. DP_TRAINING_PATTERN_SET,
  562. DP_TRAINING_PATTERN_DISABLE);
  563. return 0;
  564. }
  565. static int radeon_dp_link_train_finish(struct radeon_dp_link_train_info *dp_info)
  566. {
  567. udelay(400);
  568. /* disable the training pattern on the sink */
  569. drm_dp_dpcd_writeb(dp_info->aux,
  570. DP_TRAINING_PATTERN_SET,
  571. DP_TRAINING_PATTERN_DISABLE);
  572. /* disable the training pattern on the source */
  573. if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
  574. atombios_dig_encoder_setup(dp_info->encoder,
  575. ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE, 0);
  576. else
  577. radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_COMPLETE,
  578. dp_info->dp_clock, dp_info->enc_id, 0);
  579. return 0;
  580. }
  581. static int radeon_dp_link_train_cr(struct radeon_dp_link_train_info *dp_info)
  582. {
  583. bool clock_recovery;
  584. u8 voltage;
  585. int i;
  586. radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_1);
  587. memset(dp_info->train_set, 0, 4);
  588. radeon_dp_update_vs_emph(dp_info);
  589. udelay(400);
  590. /* clock recovery loop */
  591. clock_recovery = false;
  592. dp_info->tries = 0;
  593. voltage = 0xff;
  594. while (1) {
  595. drm_dp_link_train_clock_recovery_delay(dp_info->dpcd);
  596. if (drm_dp_dpcd_read_link_status(dp_info->aux,
  597. dp_info->link_status) <= 0) {
  598. DRM_ERROR("displayport link status failed\n");
  599. break;
  600. }
  601. if (drm_dp_clock_recovery_ok(dp_info->link_status, dp_info->dp_lane_count)) {
  602. clock_recovery = true;
  603. break;
  604. }
  605. for (i = 0; i < dp_info->dp_lane_count; i++) {
  606. if ((dp_info->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
  607. break;
  608. }
  609. if (i == dp_info->dp_lane_count) {
  610. DRM_ERROR("clock recovery reached max voltage\n");
  611. break;
  612. }
  613. if ((dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
  614. ++dp_info->tries;
  615. if (dp_info->tries == 5) {
  616. DRM_ERROR("clock recovery tried 5 times\n");
  617. break;
  618. }
  619. } else
  620. dp_info->tries = 0;
  621. voltage = dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  622. /* Compute new train_set as requested by sink */
  623. dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
  624. radeon_dp_update_vs_emph(dp_info);
  625. }
  626. if (!clock_recovery) {
  627. DRM_ERROR("clock recovery failed\n");
  628. return -1;
  629. } else {
  630. DRM_DEBUG_KMS("clock recovery at voltage %d pre-emphasis %d\n",
  631. dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
  632. (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK) >>
  633. DP_TRAIN_PRE_EMPHASIS_SHIFT);
  634. return 0;
  635. }
  636. }
  637. static int radeon_dp_link_train_ce(struct radeon_dp_link_train_info *dp_info)
  638. {
  639. bool channel_eq;
  640. if (dp_info->tp3_supported)
  641. radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_3);
  642. else
  643. radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_2);
  644. /* channel equalization loop */
  645. dp_info->tries = 0;
  646. channel_eq = false;
  647. while (1) {
  648. drm_dp_link_train_channel_eq_delay(dp_info->dpcd);
  649. if (drm_dp_dpcd_read_link_status(dp_info->aux,
  650. dp_info->link_status) <= 0) {
  651. DRM_ERROR("displayport link status failed\n");
  652. break;
  653. }
  654. if (drm_dp_channel_eq_ok(dp_info->link_status, dp_info->dp_lane_count)) {
  655. channel_eq = true;
  656. break;
  657. }
  658. /* Try 5 times */
  659. if (dp_info->tries > 5) {
  660. DRM_ERROR("channel eq failed: 5 tries\n");
  661. break;
  662. }
  663. /* Compute new train_set as requested by sink */
  664. dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
  665. radeon_dp_update_vs_emph(dp_info);
  666. dp_info->tries++;
  667. }
  668. if (!channel_eq) {
  669. DRM_ERROR("channel eq failed\n");
  670. return -1;
  671. } else {
  672. DRM_DEBUG_KMS("channel eq at voltage %d pre-emphasis %d\n",
  673. dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
  674. (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK)
  675. >> DP_TRAIN_PRE_EMPHASIS_SHIFT);
  676. return 0;
  677. }
  678. }
  679. void radeon_dp_link_train(struct drm_encoder *encoder,
  680. struct drm_connector *connector)
  681. {
  682. struct drm_device *dev = encoder->dev;
  683. struct radeon_device *rdev = dev->dev_private;
  684. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  685. struct radeon_encoder_atom_dig *dig;
  686. struct radeon_connector *radeon_connector;
  687. struct radeon_connector_atom_dig *dig_connector;
  688. struct radeon_dp_link_train_info dp_info;
  689. int index;
  690. u8 tmp, frev, crev;
  691. if (!radeon_encoder->enc_priv)
  692. return;
  693. dig = radeon_encoder->enc_priv;
  694. radeon_connector = to_radeon_connector(connector);
  695. if (!radeon_connector->con_priv)
  696. return;
  697. dig_connector = radeon_connector->con_priv;
  698. if ((dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT) &&
  699. (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_eDP))
  700. return;
  701. /* DPEncoderService newer than 1.1 can't program properly the
  702. * training pattern. When facing such version use the
  703. * DIGXEncoderControl (X== 1 | 2)
  704. */
  705. dp_info.use_dpencoder = true;
  706. index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
  707. if (atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev)) {
  708. if (crev > 1) {
  709. dp_info.use_dpencoder = false;
  710. }
  711. }
  712. dp_info.enc_id = 0;
  713. if (dig->dig_encoder)
  714. dp_info.enc_id |= ATOM_DP_CONFIG_DIG2_ENCODER;
  715. else
  716. dp_info.enc_id |= ATOM_DP_CONFIG_DIG1_ENCODER;
  717. if (dig->linkb)
  718. dp_info.enc_id |= ATOM_DP_CONFIG_LINK_B;
  719. else
  720. dp_info.enc_id |= ATOM_DP_CONFIG_LINK_A;
  721. if (drm_dp_dpcd_readb(&radeon_connector->ddc_bus->aux, DP_MAX_LANE_COUNT, &tmp)
  722. == 1) {
  723. if (ASIC_IS_DCE5(rdev) && (tmp & DP_TPS3_SUPPORTED))
  724. dp_info.tp3_supported = true;
  725. else
  726. dp_info.tp3_supported = false;
  727. } else {
  728. dp_info.tp3_supported = false;
  729. }
  730. memcpy(dp_info.dpcd, dig_connector->dpcd, DP_RECEIVER_CAP_SIZE);
  731. dp_info.rdev = rdev;
  732. dp_info.encoder = encoder;
  733. dp_info.connector = connector;
  734. dp_info.dp_lane_count = dig_connector->dp_lane_count;
  735. dp_info.dp_clock = dig_connector->dp_clock;
  736. dp_info.aux = &radeon_connector->ddc_bus->aux;
  737. if (radeon_dp_link_train_init(&dp_info))
  738. goto done;
  739. if (radeon_dp_link_train_cr(&dp_info))
  740. goto done;
  741. if (radeon_dp_link_train_ce(&dp_info))
  742. goto done;
  743. done:
  744. if (radeon_dp_link_train_finish(&dp_info))
  745. return;
  746. }