atombios_crtc.c 71 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include <drm/drm_fixed.h>
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. static void atombios_overscan_setup(struct drm_crtc *crtc,
  34. struct drm_display_mode *mode,
  35. struct drm_display_mode *adjusted_mode)
  36. {
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  40. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  41. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  42. int a1, a2;
  43. memset(&args, 0, sizeof(args));
  44. args.ucCRTC = radeon_crtc->crtc_id;
  45. switch (radeon_crtc->rmx_type) {
  46. case RMX_CENTER:
  47. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  48. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  49. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  50. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  51. break;
  52. case RMX_ASPECT:
  53. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  54. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  55. if (a1 > a2) {
  56. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  57. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  58. } else if (a2 > a1) {
  59. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  60. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  61. }
  62. break;
  63. case RMX_FULL:
  64. default:
  65. args.usOverscanRight = cpu_to_le16(radeon_crtc->h_border);
  66. args.usOverscanLeft = cpu_to_le16(radeon_crtc->h_border);
  67. args.usOverscanBottom = cpu_to_le16(radeon_crtc->v_border);
  68. args.usOverscanTop = cpu_to_le16(radeon_crtc->v_border);
  69. break;
  70. }
  71. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  72. }
  73. static void atombios_scaler_setup(struct drm_crtc *crtc)
  74. {
  75. struct drm_device *dev = crtc->dev;
  76. struct radeon_device *rdev = dev->dev_private;
  77. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  78. ENABLE_SCALER_PS_ALLOCATION args;
  79. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  80. struct radeon_encoder *radeon_encoder =
  81. to_radeon_encoder(radeon_crtc->encoder);
  82. /* fixme - fill in enc_priv for atom dac */
  83. enum radeon_tv_std tv_std = TV_STD_NTSC;
  84. bool is_tv = false, is_cv = false;
  85. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  86. return;
  87. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  88. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  89. tv_std = tv_dac->tv_std;
  90. is_tv = true;
  91. }
  92. memset(&args, 0, sizeof(args));
  93. args.ucScaler = radeon_crtc->crtc_id;
  94. if (is_tv) {
  95. switch (tv_std) {
  96. case TV_STD_NTSC:
  97. default:
  98. args.ucTVStandard = ATOM_TV_NTSC;
  99. break;
  100. case TV_STD_PAL:
  101. args.ucTVStandard = ATOM_TV_PAL;
  102. break;
  103. case TV_STD_PAL_M:
  104. args.ucTVStandard = ATOM_TV_PALM;
  105. break;
  106. case TV_STD_PAL_60:
  107. args.ucTVStandard = ATOM_TV_PAL60;
  108. break;
  109. case TV_STD_NTSC_J:
  110. args.ucTVStandard = ATOM_TV_NTSCJ;
  111. break;
  112. case TV_STD_SCART_PAL:
  113. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  114. break;
  115. case TV_STD_SECAM:
  116. args.ucTVStandard = ATOM_TV_SECAM;
  117. break;
  118. case TV_STD_PAL_CN:
  119. args.ucTVStandard = ATOM_TV_PALCN;
  120. break;
  121. }
  122. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  123. } else if (is_cv) {
  124. args.ucTVStandard = ATOM_TV_CV;
  125. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  126. } else {
  127. switch (radeon_crtc->rmx_type) {
  128. case RMX_FULL:
  129. args.ucEnable = ATOM_SCALER_EXPANSION;
  130. break;
  131. case RMX_CENTER:
  132. args.ucEnable = ATOM_SCALER_CENTER;
  133. break;
  134. case RMX_ASPECT:
  135. args.ucEnable = ATOM_SCALER_EXPANSION;
  136. break;
  137. default:
  138. if (ASIC_IS_AVIVO(rdev))
  139. args.ucEnable = ATOM_SCALER_DISABLE;
  140. else
  141. args.ucEnable = ATOM_SCALER_CENTER;
  142. break;
  143. }
  144. }
  145. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  146. if ((is_tv || is_cv)
  147. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
  148. atom_rv515_force_tv_scaler(rdev, radeon_crtc);
  149. }
  150. }
  151. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  152. {
  153. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  154. struct drm_device *dev = crtc->dev;
  155. struct radeon_device *rdev = dev->dev_private;
  156. int index =
  157. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  158. ENABLE_CRTC_PS_ALLOCATION args;
  159. memset(&args, 0, sizeof(args));
  160. args.ucCRTC = radeon_crtc->crtc_id;
  161. args.ucEnable = lock;
  162. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  163. }
  164. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  165. {
  166. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  167. struct drm_device *dev = crtc->dev;
  168. struct radeon_device *rdev = dev->dev_private;
  169. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  170. ENABLE_CRTC_PS_ALLOCATION args;
  171. memset(&args, 0, sizeof(args));
  172. args.ucCRTC = radeon_crtc->crtc_id;
  173. args.ucEnable = state;
  174. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  175. }
  176. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  177. {
  178. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  179. struct drm_device *dev = crtc->dev;
  180. struct radeon_device *rdev = dev->dev_private;
  181. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  182. ENABLE_CRTC_PS_ALLOCATION args;
  183. memset(&args, 0, sizeof(args));
  184. args.ucCRTC = radeon_crtc->crtc_id;
  185. args.ucEnable = state;
  186. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  187. }
  188. static const u32 vga_control_regs[6] =
  189. {
  190. AVIVO_D1VGA_CONTROL,
  191. AVIVO_D2VGA_CONTROL,
  192. EVERGREEN_D3VGA_CONTROL,
  193. EVERGREEN_D4VGA_CONTROL,
  194. EVERGREEN_D5VGA_CONTROL,
  195. EVERGREEN_D6VGA_CONTROL,
  196. };
  197. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  198. {
  199. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  200. struct drm_device *dev = crtc->dev;
  201. struct radeon_device *rdev = dev->dev_private;
  202. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  203. BLANK_CRTC_PS_ALLOCATION args;
  204. u32 vga_control = 0;
  205. memset(&args, 0, sizeof(args));
  206. if (ASIC_IS_DCE8(rdev)) {
  207. vga_control = RREG32(vga_control_regs[radeon_crtc->crtc_id]);
  208. WREG32(vga_control_regs[radeon_crtc->crtc_id], vga_control | 1);
  209. }
  210. args.ucCRTC = radeon_crtc->crtc_id;
  211. args.ucBlanking = state;
  212. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  213. if (ASIC_IS_DCE8(rdev)) {
  214. WREG32(vga_control_regs[radeon_crtc->crtc_id], vga_control);
  215. }
  216. }
  217. static void atombios_powergate_crtc(struct drm_crtc *crtc, int state)
  218. {
  219. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  220. struct drm_device *dev = crtc->dev;
  221. struct radeon_device *rdev = dev->dev_private;
  222. int index = GetIndexIntoMasterTable(COMMAND, EnableDispPowerGating);
  223. ENABLE_DISP_POWER_GATING_PARAMETERS_V2_1 args;
  224. memset(&args, 0, sizeof(args));
  225. args.ucDispPipeId = radeon_crtc->crtc_id;
  226. args.ucEnable = state;
  227. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  228. }
  229. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  230. {
  231. struct drm_device *dev = crtc->dev;
  232. struct radeon_device *rdev = dev->dev_private;
  233. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  234. switch (mode) {
  235. case DRM_MODE_DPMS_ON:
  236. radeon_crtc->enabled = true;
  237. atombios_enable_crtc(crtc, ATOM_ENABLE);
  238. if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
  239. atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
  240. atombios_blank_crtc(crtc, ATOM_DISABLE);
  241. drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
  242. radeon_crtc_load_lut(crtc);
  243. break;
  244. case DRM_MODE_DPMS_STANDBY:
  245. case DRM_MODE_DPMS_SUSPEND:
  246. case DRM_MODE_DPMS_OFF:
  247. drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
  248. if (radeon_crtc->enabled)
  249. atombios_blank_crtc(crtc, ATOM_ENABLE);
  250. if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
  251. atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
  252. atombios_enable_crtc(crtc, ATOM_DISABLE);
  253. radeon_crtc->enabled = false;
  254. break;
  255. }
  256. /* adjust pm to dpms */
  257. radeon_pm_compute_clocks(rdev);
  258. }
  259. static void
  260. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  261. struct drm_display_mode *mode)
  262. {
  263. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  264. struct drm_device *dev = crtc->dev;
  265. struct radeon_device *rdev = dev->dev_private;
  266. SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
  267. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  268. u16 misc = 0;
  269. memset(&args, 0, sizeof(args));
  270. args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
  271. args.usH_Blanking_Time =
  272. cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
  273. args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
  274. args.usV_Blanking_Time =
  275. cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
  276. args.usH_SyncOffset =
  277. cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
  278. args.usH_SyncWidth =
  279. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  280. args.usV_SyncOffset =
  281. cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
  282. args.usV_SyncWidth =
  283. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  284. args.ucH_Border = radeon_crtc->h_border;
  285. args.ucV_Border = radeon_crtc->v_border;
  286. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  287. misc |= ATOM_VSYNC_POLARITY;
  288. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  289. misc |= ATOM_HSYNC_POLARITY;
  290. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  291. misc |= ATOM_COMPOSITESYNC;
  292. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  293. misc |= ATOM_INTERLACE;
  294. if (mode->flags & DRM_MODE_FLAG_DBLCLK)
  295. misc |= ATOM_DOUBLE_CLOCK_MODE;
  296. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  297. misc |= ATOM_H_REPLICATIONBY2 | ATOM_V_REPLICATIONBY2;
  298. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  299. args.ucCRTC = radeon_crtc->crtc_id;
  300. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  301. }
  302. static void atombios_crtc_set_timing(struct drm_crtc *crtc,
  303. struct drm_display_mode *mode)
  304. {
  305. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  306. struct drm_device *dev = crtc->dev;
  307. struct radeon_device *rdev = dev->dev_private;
  308. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
  309. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  310. u16 misc = 0;
  311. memset(&args, 0, sizeof(args));
  312. args.usH_Total = cpu_to_le16(mode->crtc_htotal);
  313. args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
  314. args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
  315. args.usH_SyncWidth =
  316. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  317. args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
  318. args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
  319. args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
  320. args.usV_SyncWidth =
  321. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  322. args.ucOverscanRight = radeon_crtc->h_border;
  323. args.ucOverscanLeft = radeon_crtc->h_border;
  324. args.ucOverscanBottom = radeon_crtc->v_border;
  325. args.ucOverscanTop = radeon_crtc->v_border;
  326. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  327. misc |= ATOM_VSYNC_POLARITY;
  328. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  329. misc |= ATOM_HSYNC_POLARITY;
  330. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  331. misc |= ATOM_COMPOSITESYNC;
  332. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  333. misc |= ATOM_INTERLACE;
  334. if (mode->flags & DRM_MODE_FLAG_DBLCLK)
  335. misc |= ATOM_DOUBLE_CLOCK_MODE;
  336. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  337. misc |= ATOM_H_REPLICATIONBY2 | ATOM_V_REPLICATIONBY2;
  338. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  339. args.ucCRTC = radeon_crtc->crtc_id;
  340. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  341. }
  342. static void atombios_disable_ss(struct radeon_device *rdev, int pll_id)
  343. {
  344. u32 ss_cntl;
  345. if (ASIC_IS_DCE4(rdev)) {
  346. switch (pll_id) {
  347. case ATOM_PPLL1:
  348. ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
  349. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  350. WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
  351. break;
  352. case ATOM_PPLL2:
  353. ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
  354. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  355. WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
  356. break;
  357. case ATOM_DCPLL:
  358. case ATOM_PPLL_INVALID:
  359. return;
  360. }
  361. } else if (ASIC_IS_AVIVO(rdev)) {
  362. switch (pll_id) {
  363. case ATOM_PPLL1:
  364. ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
  365. ss_cntl &= ~1;
  366. WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
  367. break;
  368. case ATOM_PPLL2:
  369. ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
  370. ss_cntl &= ~1;
  371. WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
  372. break;
  373. case ATOM_DCPLL:
  374. case ATOM_PPLL_INVALID:
  375. return;
  376. }
  377. }
  378. }
  379. union atom_enable_ss {
  380. ENABLE_LVDS_SS_PARAMETERS lvds_ss;
  381. ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
  382. ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
  383. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
  384. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3 v3;
  385. };
  386. static void atombios_crtc_program_ss(struct radeon_device *rdev,
  387. int enable,
  388. int pll_id,
  389. int crtc_id,
  390. struct radeon_atom_ss *ss)
  391. {
  392. unsigned i;
  393. int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
  394. union atom_enable_ss args;
  395. if (enable) {
  396. /* Don't mess with SS if percentage is 0 or external ss.
  397. * SS is already disabled previously, and disabling it
  398. * again can cause display problems if the pll is already
  399. * programmed.
  400. */
  401. if (ss->percentage == 0)
  402. return;
  403. if (ss->type & ATOM_EXTERNAL_SS_MASK)
  404. return;
  405. } else {
  406. for (i = 0; i < rdev->num_crtc; i++) {
  407. if (rdev->mode_info.crtcs[i] &&
  408. rdev->mode_info.crtcs[i]->enabled &&
  409. i != crtc_id &&
  410. pll_id == rdev->mode_info.crtcs[i]->pll_id) {
  411. /* one other crtc is using this pll don't turn
  412. * off spread spectrum as it might turn off
  413. * display on active crtc
  414. */
  415. return;
  416. }
  417. }
  418. }
  419. memset(&args, 0, sizeof(args));
  420. if (ASIC_IS_DCE5(rdev)) {
  421. args.v3.usSpreadSpectrumAmountFrac = cpu_to_le16(0);
  422. args.v3.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  423. switch (pll_id) {
  424. case ATOM_PPLL1:
  425. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P1PLL;
  426. break;
  427. case ATOM_PPLL2:
  428. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P2PLL;
  429. break;
  430. case ATOM_DCPLL:
  431. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_DCPLL;
  432. break;
  433. case ATOM_PPLL_INVALID:
  434. return;
  435. }
  436. args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  437. args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  438. args.v3.ucEnable = enable;
  439. } else if (ASIC_IS_DCE4(rdev)) {
  440. args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  441. args.v2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  442. switch (pll_id) {
  443. case ATOM_PPLL1:
  444. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
  445. break;
  446. case ATOM_PPLL2:
  447. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
  448. break;
  449. case ATOM_DCPLL:
  450. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
  451. break;
  452. case ATOM_PPLL_INVALID:
  453. return;
  454. }
  455. args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  456. args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  457. args.v2.ucEnable = enable;
  458. } else if (ASIC_IS_DCE3(rdev)) {
  459. args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  460. args.v1.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  461. args.v1.ucSpreadSpectrumStep = ss->step;
  462. args.v1.ucSpreadSpectrumDelay = ss->delay;
  463. args.v1.ucSpreadSpectrumRange = ss->range;
  464. args.v1.ucPpll = pll_id;
  465. args.v1.ucEnable = enable;
  466. } else if (ASIC_IS_AVIVO(rdev)) {
  467. if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
  468. (ss->type & ATOM_EXTERNAL_SS_MASK)) {
  469. atombios_disable_ss(rdev, pll_id);
  470. return;
  471. }
  472. args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  473. args.lvds_ss_2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  474. args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
  475. args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
  476. args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
  477. args.lvds_ss_2.ucEnable = enable;
  478. } else {
  479. if (enable == ATOM_DISABLE) {
  480. atombios_disable_ss(rdev, pll_id);
  481. return;
  482. }
  483. args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  484. args.lvds_ss.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  485. args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
  486. args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
  487. args.lvds_ss.ucEnable = enable;
  488. }
  489. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  490. }
  491. union adjust_pixel_clock {
  492. ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
  493. ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
  494. };
  495. static u32 atombios_adjust_pll(struct drm_crtc *crtc,
  496. struct drm_display_mode *mode)
  497. {
  498. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  499. struct drm_device *dev = crtc->dev;
  500. struct radeon_device *rdev = dev->dev_private;
  501. struct drm_encoder *encoder = radeon_crtc->encoder;
  502. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  503. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  504. u32 adjusted_clock = mode->clock;
  505. int encoder_mode = atombios_get_encoder_mode(encoder);
  506. u32 dp_clock = mode->clock;
  507. u32 clock = mode->clock;
  508. int bpc = radeon_crtc->bpc;
  509. bool is_duallink = radeon_dig_monitor_is_duallink(encoder, mode->clock);
  510. /* reset the pll flags */
  511. radeon_crtc->pll_flags = 0;
  512. if (ASIC_IS_AVIVO(rdev)) {
  513. if ((rdev->family == CHIP_RS600) ||
  514. (rdev->family == CHIP_RS690) ||
  515. (rdev->family == CHIP_RS740))
  516. radeon_crtc->pll_flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
  517. RADEON_PLL_PREFER_CLOSEST_LOWER);
  518. if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
  519. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  520. else
  521. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  522. if (rdev->family < CHIP_RV770)
  523. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_MINM_OVER_MAXP;
  524. /* use frac fb div on APUs */
  525. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev) || ASIC_IS_DCE8(rdev))
  526. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  527. /* use frac fb div on RS780/RS880 */
  528. if ((rdev->family == CHIP_RS780) || (rdev->family == CHIP_RS880))
  529. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  530. if (ASIC_IS_DCE32(rdev) && mode->clock > 165000)
  531. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  532. } else {
  533. radeon_crtc->pll_flags |= RADEON_PLL_LEGACY;
  534. if (mode->clock > 200000) /* range limits??? */
  535. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  536. else
  537. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  538. }
  539. if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
  540. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)) {
  541. if (connector) {
  542. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  543. struct radeon_connector_atom_dig *dig_connector =
  544. radeon_connector->con_priv;
  545. dp_clock = dig_connector->dp_clock;
  546. }
  547. }
  548. if (radeon_encoder->is_mst_encoder) {
  549. struct radeon_encoder_mst *mst_enc = radeon_encoder->enc_priv;
  550. struct radeon_connector_atom_dig *dig_connector = mst_enc->connector->con_priv;
  551. dp_clock = dig_connector->dp_clock;
  552. }
  553. /* use recommended ref_div for ss */
  554. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  555. if (radeon_crtc->ss_enabled) {
  556. if (radeon_crtc->ss.refdiv) {
  557. radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
  558. radeon_crtc->pll_reference_div = radeon_crtc->ss.refdiv;
  559. if (ASIC_IS_AVIVO(rdev))
  560. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  561. }
  562. }
  563. }
  564. if (ASIC_IS_AVIVO(rdev)) {
  565. /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
  566. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
  567. adjusted_clock = mode->clock * 2;
  568. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  569. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
  570. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  571. radeon_crtc->pll_flags |= RADEON_PLL_IS_LCD;
  572. } else {
  573. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
  574. radeon_crtc->pll_flags |= RADEON_PLL_NO_ODD_POST_DIV;
  575. if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
  576. radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
  577. }
  578. /* adjust pll for deep color modes */
  579. if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
  580. switch (bpc) {
  581. case 8:
  582. default:
  583. break;
  584. case 10:
  585. clock = (clock * 5) / 4;
  586. break;
  587. case 12:
  588. clock = (clock * 3) / 2;
  589. break;
  590. case 16:
  591. clock = clock * 2;
  592. break;
  593. }
  594. }
  595. /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
  596. * accordingly based on the encoder/transmitter to work around
  597. * special hw requirements.
  598. */
  599. if (ASIC_IS_DCE3(rdev)) {
  600. union adjust_pixel_clock args;
  601. u8 frev, crev;
  602. int index;
  603. index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
  604. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  605. &crev))
  606. return adjusted_clock;
  607. memset(&args, 0, sizeof(args));
  608. switch (frev) {
  609. case 1:
  610. switch (crev) {
  611. case 1:
  612. case 2:
  613. args.v1.usPixelClock = cpu_to_le16(clock / 10);
  614. args.v1.ucTransmitterID = radeon_encoder->encoder_id;
  615. args.v1.ucEncodeMode = encoder_mode;
  616. if (radeon_crtc->ss_enabled && radeon_crtc->ss.percentage)
  617. args.v1.ucConfig |=
  618. ADJUST_DISPLAY_CONFIG_SS_ENABLE;
  619. atom_execute_table(rdev->mode_info.atom_context,
  620. index, (uint32_t *)&args);
  621. adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
  622. break;
  623. case 3:
  624. args.v3.sInput.usPixelClock = cpu_to_le16(clock / 10);
  625. args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
  626. args.v3.sInput.ucEncodeMode = encoder_mode;
  627. args.v3.sInput.ucDispPllConfig = 0;
  628. if (radeon_crtc->ss_enabled && radeon_crtc->ss.percentage)
  629. args.v3.sInput.ucDispPllConfig |=
  630. DISPPLL_CONFIG_SS_ENABLE;
  631. if (ENCODER_MODE_IS_DP(encoder_mode)) {
  632. args.v3.sInput.ucDispPllConfig |=
  633. DISPPLL_CONFIG_COHERENT_MODE;
  634. /* 16200 or 27000 */
  635. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  636. } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  637. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  638. if (dig->coherent_mode)
  639. args.v3.sInput.ucDispPllConfig |=
  640. DISPPLL_CONFIG_COHERENT_MODE;
  641. if (is_duallink)
  642. args.v3.sInput.ucDispPllConfig |=
  643. DISPPLL_CONFIG_DUAL_LINK;
  644. }
  645. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
  646. ENCODER_OBJECT_ID_NONE)
  647. args.v3.sInput.ucExtTransmitterID =
  648. radeon_encoder_get_dp_bridge_encoder_id(encoder);
  649. else
  650. args.v3.sInput.ucExtTransmitterID = 0;
  651. atom_execute_table(rdev->mode_info.atom_context,
  652. index, (uint32_t *)&args);
  653. adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
  654. if (args.v3.sOutput.ucRefDiv) {
  655. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  656. radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
  657. radeon_crtc->pll_reference_div = args.v3.sOutput.ucRefDiv;
  658. }
  659. if (args.v3.sOutput.ucPostDiv) {
  660. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  661. radeon_crtc->pll_flags |= RADEON_PLL_USE_POST_DIV;
  662. radeon_crtc->pll_post_div = args.v3.sOutput.ucPostDiv;
  663. }
  664. break;
  665. default:
  666. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  667. return adjusted_clock;
  668. }
  669. break;
  670. default:
  671. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  672. return adjusted_clock;
  673. }
  674. }
  675. return adjusted_clock;
  676. }
  677. union set_pixel_clock {
  678. SET_PIXEL_CLOCK_PS_ALLOCATION base;
  679. PIXEL_CLOCK_PARAMETERS v1;
  680. PIXEL_CLOCK_PARAMETERS_V2 v2;
  681. PIXEL_CLOCK_PARAMETERS_V3 v3;
  682. PIXEL_CLOCK_PARAMETERS_V5 v5;
  683. PIXEL_CLOCK_PARAMETERS_V6 v6;
  684. };
  685. /* on DCE5, make sure the voltage is high enough to support the
  686. * required disp clk.
  687. */
  688. static void atombios_crtc_set_disp_eng_pll(struct radeon_device *rdev,
  689. u32 dispclk)
  690. {
  691. u8 frev, crev;
  692. int index;
  693. union set_pixel_clock args;
  694. memset(&args, 0, sizeof(args));
  695. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  696. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  697. &crev))
  698. return;
  699. switch (frev) {
  700. case 1:
  701. switch (crev) {
  702. case 5:
  703. /* if the default dcpll clock is specified,
  704. * SetPixelClock provides the dividers
  705. */
  706. args.v5.ucCRTC = ATOM_CRTC_INVALID;
  707. args.v5.usPixelClock = cpu_to_le16(dispclk);
  708. args.v5.ucPpll = ATOM_DCPLL;
  709. break;
  710. case 6:
  711. /* if the default dcpll clock is specified,
  712. * SetPixelClock provides the dividers
  713. */
  714. args.v6.ulDispEngClkFreq = cpu_to_le32(dispclk);
  715. if (ASIC_IS_DCE61(rdev) || ASIC_IS_DCE8(rdev))
  716. args.v6.ucPpll = ATOM_EXT_PLL1;
  717. else if (ASIC_IS_DCE6(rdev))
  718. args.v6.ucPpll = ATOM_PPLL0;
  719. else
  720. args.v6.ucPpll = ATOM_DCPLL;
  721. break;
  722. default:
  723. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  724. return;
  725. }
  726. break;
  727. default:
  728. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  729. return;
  730. }
  731. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  732. }
  733. static void atombios_crtc_program_pll(struct drm_crtc *crtc,
  734. u32 crtc_id,
  735. int pll_id,
  736. u32 encoder_mode,
  737. u32 encoder_id,
  738. u32 clock,
  739. u32 ref_div,
  740. u32 fb_div,
  741. u32 frac_fb_div,
  742. u32 post_div,
  743. int bpc,
  744. bool ss_enabled,
  745. struct radeon_atom_ss *ss)
  746. {
  747. struct drm_device *dev = crtc->dev;
  748. struct radeon_device *rdev = dev->dev_private;
  749. u8 frev, crev;
  750. int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  751. union set_pixel_clock args;
  752. memset(&args, 0, sizeof(args));
  753. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  754. &crev))
  755. return;
  756. switch (frev) {
  757. case 1:
  758. switch (crev) {
  759. case 1:
  760. if (clock == ATOM_DISABLE)
  761. return;
  762. args.v1.usPixelClock = cpu_to_le16(clock / 10);
  763. args.v1.usRefDiv = cpu_to_le16(ref_div);
  764. args.v1.usFbDiv = cpu_to_le16(fb_div);
  765. args.v1.ucFracFbDiv = frac_fb_div;
  766. args.v1.ucPostDiv = post_div;
  767. args.v1.ucPpll = pll_id;
  768. args.v1.ucCRTC = crtc_id;
  769. args.v1.ucRefDivSrc = 1;
  770. break;
  771. case 2:
  772. args.v2.usPixelClock = cpu_to_le16(clock / 10);
  773. args.v2.usRefDiv = cpu_to_le16(ref_div);
  774. args.v2.usFbDiv = cpu_to_le16(fb_div);
  775. args.v2.ucFracFbDiv = frac_fb_div;
  776. args.v2.ucPostDiv = post_div;
  777. args.v2.ucPpll = pll_id;
  778. args.v2.ucCRTC = crtc_id;
  779. args.v2.ucRefDivSrc = 1;
  780. break;
  781. case 3:
  782. args.v3.usPixelClock = cpu_to_le16(clock / 10);
  783. args.v3.usRefDiv = cpu_to_le16(ref_div);
  784. args.v3.usFbDiv = cpu_to_le16(fb_div);
  785. args.v3.ucFracFbDiv = frac_fb_div;
  786. args.v3.ucPostDiv = post_div;
  787. args.v3.ucPpll = pll_id;
  788. if (crtc_id == ATOM_CRTC2)
  789. args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC2;
  790. else
  791. args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC1;
  792. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  793. args.v3.ucMiscInfo |= PIXEL_CLOCK_MISC_REF_DIV_SRC;
  794. args.v3.ucTransmitterId = encoder_id;
  795. args.v3.ucEncoderMode = encoder_mode;
  796. break;
  797. case 5:
  798. args.v5.ucCRTC = crtc_id;
  799. args.v5.usPixelClock = cpu_to_le16(clock / 10);
  800. args.v5.ucRefDiv = ref_div;
  801. args.v5.usFbDiv = cpu_to_le16(fb_div);
  802. args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  803. args.v5.ucPostDiv = post_div;
  804. args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
  805. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  806. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_REF_DIV_SRC;
  807. if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
  808. switch (bpc) {
  809. case 8:
  810. default:
  811. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_24BPP;
  812. break;
  813. case 10:
  814. /* yes this is correct, the atom define is wrong */
  815. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_32BPP;
  816. break;
  817. case 12:
  818. /* yes this is correct, the atom define is wrong */
  819. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_30BPP;
  820. break;
  821. }
  822. }
  823. args.v5.ucTransmitterID = encoder_id;
  824. args.v5.ucEncoderMode = encoder_mode;
  825. args.v5.ucPpll = pll_id;
  826. break;
  827. case 6:
  828. args.v6.ulDispEngClkFreq = cpu_to_le32(crtc_id << 24 | clock / 10);
  829. args.v6.ucRefDiv = ref_div;
  830. args.v6.usFbDiv = cpu_to_le16(fb_div);
  831. args.v6.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  832. args.v6.ucPostDiv = post_div;
  833. args.v6.ucMiscInfo = 0; /* HDMI depth, etc. */
  834. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  835. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_REF_DIV_SRC;
  836. if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
  837. switch (bpc) {
  838. case 8:
  839. default:
  840. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_24BPP;
  841. break;
  842. case 10:
  843. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_30BPP_V6;
  844. break;
  845. case 12:
  846. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_36BPP_V6;
  847. break;
  848. case 16:
  849. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_48BPP;
  850. break;
  851. }
  852. }
  853. args.v6.ucTransmitterID = encoder_id;
  854. args.v6.ucEncoderMode = encoder_mode;
  855. args.v6.ucPpll = pll_id;
  856. break;
  857. default:
  858. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  859. return;
  860. }
  861. break;
  862. default:
  863. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  864. return;
  865. }
  866. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  867. }
  868. static bool atombios_crtc_prepare_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  869. {
  870. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  871. struct drm_device *dev = crtc->dev;
  872. struct radeon_device *rdev = dev->dev_private;
  873. struct radeon_encoder *radeon_encoder =
  874. to_radeon_encoder(radeon_crtc->encoder);
  875. int encoder_mode = atombios_get_encoder_mode(radeon_crtc->encoder);
  876. radeon_crtc->bpc = 8;
  877. radeon_crtc->ss_enabled = false;
  878. if (radeon_encoder->is_mst_encoder) {
  879. radeon_dp_mst_prepare_pll(crtc, mode);
  880. } else if ((radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
  881. (radeon_encoder_get_dp_bridge_encoder_id(radeon_crtc->encoder) != ENCODER_OBJECT_ID_NONE)) {
  882. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  883. struct drm_connector *connector =
  884. radeon_get_connector_for_encoder(radeon_crtc->encoder);
  885. struct radeon_connector *radeon_connector =
  886. to_radeon_connector(connector);
  887. struct radeon_connector_atom_dig *dig_connector =
  888. radeon_connector->con_priv;
  889. int dp_clock;
  890. /* Assign mode clock for hdmi deep color max clock limit check */
  891. radeon_connector->pixelclock_for_modeset = mode->clock;
  892. radeon_crtc->bpc = radeon_get_monitor_bpc(connector);
  893. switch (encoder_mode) {
  894. case ATOM_ENCODER_MODE_DP_MST:
  895. case ATOM_ENCODER_MODE_DP:
  896. /* DP/eDP */
  897. dp_clock = dig_connector->dp_clock / 10;
  898. if (ASIC_IS_DCE4(rdev))
  899. radeon_crtc->ss_enabled =
  900. radeon_atombios_get_asic_ss_info(rdev, &radeon_crtc->ss,
  901. ASIC_INTERNAL_SS_ON_DP,
  902. dp_clock);
  903. else {
  904. if (dp_clock == 16200) {
  905. radeon_crtc->ss_enabled =
  906. radeon_atombios_get_ppll_ss_info(rdev,
  907. &radeon_crtc->ss,
  908. ATOM_DP_SS_ID2);
  909. if (!radeon_crtc->ss_enabled)
  910. radeon_crtc->ss_enabled =
  911. radeon_atombios_get_ppll_ss_info(rdev,
  912. &radeon_crtc->ss,
  913. ATOM_DP_SS_ID1);
  914. } else {
  915. radeon_crtc->ss_enabled =
  916. radeon_atombios_get_ppll_ss_info(rdev,
  917. &radeon_crtc->ss,
  918. ATOM_DP_SS_ID1);
  919. }
  920. /* disable spread spectrum on DCE3 DP */
  921. radeon_crtc->ss_enabled = false;
  922. }
  923. break;
  924. case ATOM_ENCODER_MODE_LVDS:
  925. if (ASIC_IS_DCE4(rdev))
  926. radeon_crtc->ss_enabled =
  927. radeon_atombios_get_asic_ss_info(rdev,
  928. &radeon_crtc->ss,
  929. dig->lcd_ss_id,
  930. mode->clock / 10);
  931. else
  932. radeon_crtc->ss_enabled =
  933. radeon_atombios_get_ppll_ss_info(rdev,
  934. &radeon_crtc->ss,
  935. dig->lcd_ss_id);
  936. break;
  937. case ATOM_ENCODER_MODE_DVI:
  938. if (ASIC_IS_DCE4(rdev))
  939. radeon_crtc->ss_enabled =
  940. radeon_atombios_get_asic_ss_info(rdev,
  941. &radeon_crtc->ss,
  942. ASIC_INTERNAL_SS_ON_TMDS,
  943. mode->clock / 10);
  944. break;
  945. case ATOM_ENCODER_MODE_HDMI:
  946. if (ASIC_IS_DCE4(rdev))
  947. radeon_crtc->ss_enabled =
  948. radeon_atombios_get_asic_ss_info(rdev,
  949. &radeon_crtc->ss,
  950. ASIC_INTERNAL_SS_ON_HDMI,
  951. mode->clock / 10);
  952. break;
  953. default:
  954. break;
  955. }
  956. }
  957. /* adjust pixel clock as needed */
  958. radeon_crtc->adjusted_clock = atombios_adjust_pll(crtc, mode);
  959. return true;
  960. }
  961. static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  962. {
  963. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  964. struct drm_device *dev = crtc->dev;
  965. struct radeon_device *rdev = dev->dev_private;
  966. struct radeon_encoder *radeon_encoder =
  967. to_radeon_encoder(radeon_crtc->encoder);
  968. u32 pll_clock = mode->clock;
  969. u32 clock = mode->clock;
  970. u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  971. struct radeon_pll *pll;
  972. int encoder_mode = atombios_get_encoder_mode(radeon_crtc->encoder);
  973. /* pass the actual clock to atombios_crtc_program_pll for DCE5,6 for HDMI */
  974. if (ASIC_IS_DCE5(rdev) &&
  975. (encoder_mode == ATOM_ENCODER_MODE_HDMI) &&
  976. (radeon_crtc->bpc > 8))
  977. clock = radeon_crtc->adjusted_clock;
  978. switch (radeon_crtc->pll_id) {
  979. case ATOM_PPLL1:
  980. pll = &rdev->clock.p1pll;
  981. break;
  982. case ATOM_PPLL2:
  983. pll = &rdev->clock.p2pll;
  984. break;
  985. case ATOM_DCPLL:
  986. case ATOM_PPLL_INVALID:
  987. default:
  988. pll = &rdev->clock.dcpll;
  989. break;
  990. }
  991. /* update pll params */
  992. pll->flags = radeon_crtc->pll_flags;
  993. pll->reference_div = radeon_crtc->pll_reference_div;
  994. pll->post_div = radeon_crtc->pll_post_div;
  995. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  996. /* TV seems to prefer the legacy algo on some boards */
  997. radeon_compute_pll_legacy(pll, radeon_crtc->adjusted_clock, &pll_clock,
  998. &fb_div, &frac_fb_div, &ref_div, &post_div);
  999. else if (ASIC_IS_AVIVO(rdev))
  1000. radeon_compute_pll_avivo(pll, radeon_crtc->adjusted_clock, &pll_clock,
  1001. &fb_div, &frac_fb_div, &ref_div, &post_div);
  1002. else
  1003. radeon_compute_pll_legacy(pll, radeon_crtc->adjusted_clock, &pll_clock,
  1004. &fb_div, &frac_fb_div, &ref_div, &post_div);
  1005. atombios_crtc_program_ss(rdev, ATOM_DISABLE, radeon_crtc->pll_id,
  1006. radeon_crtc->crtc_id, &radeon_crtc->ss);
  1007. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1008. encoder_mode, radeon_encoder->encoder_id, clock,
  1009. ref_div, fb_div, frac_fb_div, post_div,
  1010. radeon_crtc->bpc, radeon_crtc->ss_enabled, &radeon_crtc->ss);
  1011. if (radeon_crtc->ss_enabled) {
  1012. /* calculate ss amount and step size */
  1013. if (ASIC_IS_DCE4(rdev)) {
  1014. u32 step_size;
  1015. u32 amount = (((fb_div * 10) + frac_fb_div) *
  1016. (u32)radeon_crtc->ss.percentage) /
  1017. (100 * (u32)radeon_crtc->ss.percentage_divider);
  1018. radeon_crtc->ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
  1019. radeon_crtc->ss.amount |= ((amount - (amount / 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
  1020. ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
  1021. if (radeon_crtc->ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
  1022. step_size = (4 * amount * ref_div * ((u32)radeon_crtc->ss.rate * 2048)) /
  1023. (125 * 25 * pll->reference_freq / 100);
  1024. else
  1025. step_size = (2 * amount * ref_div * ((u32)radeon_crtc->ss.rate * 2048)) /
  1026. (125 * 25 * pll->reference_freq / 100);
  1027. radeon_crtc->ss.step = step_size;
  1028. }
  1029. atombios_crtc_program_ss(rdev, ATOM_ENABLE, radeon_crtc->pll_id,
  1030. radeon_crtc->crtc_id, &radeon_crtc->ss);
  1031. }
  1032. }
  1033. static int dce4_crtc_do_set_base(struct drm_crtc *crtc,
  1034. struct drm_framebuffer *fb,
  1035. int x, int y, int atomic)
  1036. {
  1037. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1038. struct drm_device *dev = crtc->dev;
  1039. struct radeon_device *rdev = dev->dev_private;
  1040. struct radeon_framebuffer *radeon_fb;
  1041. struct drm_framebuffer *target_fb;
  1042. struct drm_gem_object *obj;
  1043. struct radeon_bo *rbo;
  1044. uint64_t fb_location;
  1045. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  1046. unsigned bankw, bankh, mtaspect, tile_split;
  1047. u32 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_NONE);
  1048. u32 tmp, viewport_w, viewport_h;
  1049. int r;
  1050. bool bypass_lut = false;
  1051. /* no fb bound */
  1052. if (!atomic && !crtc->primary->fb) {
  1053. DRM_DEBUG_KMS("No FB bound\n");
  1054. return 0;
  1055. }
  1056. if (atomic) {
  1057. radeon_fb = to_radeon_framebuffer(fb);
  1058. target_fb = fb;
  1059. }
  1060. else {
  1061. radeon_fb = to_radeon_framebuffer(crtc->primary->fb);
  1062. target_fb = crtc->primary->fb;
  1063. }
  1064. /* If atomic, assume fb object is pinned & idle & fenced and
  1065. * just update base pointers
  1066. */
  1067. obj = radeon_fb->obj;
  1068. rbo = gem_to_radeon_bo(obj);
  1069. r = radeon_bo_reserve(rbo, false);
  1070. if (unlikely(r != 0))
  1071. return r;
  1072. if (atomic)
  1073. fb_location = radeon_bo_gpu_offset(rbo);
  1074. else {
  1075. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1076. if (unlikely(r != 0)) {
  1077. radeon_bo_unreserve(rbo);
  1078. return -EINVAL;
  1079. }
  1080. }
  1081. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1082. radeon_bo_unreserve(rbo);
  1083. switch (target_fb->pixel_format) {
  1084. case DRM_FORMAT_C8:
  1085. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
  1086. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
  1087. break;
  1088. case DRM_FORMAT_XRGB4444:
  1089. case DRM_FORMAT_ARGB4444:
  1090. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1091. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB4444));
  1092. #ifdef __BIG_ENDIAN
  1093. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  1094. #endif
  1095. break;
  1096. case DRM_FORMAT_XRGB1555:
  1097. case DRM_FORMAT_ARGB1555:
  1098. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1099. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
  1100. #ifdef __BIG_ENDIAN
  1101. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  1102. #endif
  1103. break;
  1104. case DRM_FORMAT_BGRX5551:
  1105. case DRM_FORMAT_BGRA5551:
  1106. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1107. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_BGRA5551));
  1108. #ifdef __BIG_ENDIAN
  1109. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  1110. #endif
  1111. break;
  1112. case DRM_FORMAT_RGB565:
  1113. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1114. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
  1115. #ifdef __BIG_ENDIAN
  1116. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  1117. #endif
  1118. break;
  1119. case DRM_FORMAT_XRGB8888:
  1120. case DRM_FORMAT_ARGB8888:
  1121. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  1122. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
  1123. #ifdef __BIG_ENDIAN
  1124. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
  1125. #endif
  1126. break;
  1127. case DRM_FORMAT_XRGB2101010:
  1128. case DRM_FORMAT_ARGB2101010:
  1129. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  1130. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB2101010));
  1131. #ifdef __BIG_ENDIAN
  1132. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
  1133. #endif
  1134. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1135. bypass_lut = true;
  1136. break;
  1137. case DRM_FORMAT_BGRX1010102:
  1138. case DRM_FORMAT_BGRA1010102:
  1139. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  1140. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_BGRA1010102));
  1141. #ifdef __BIG_ENDIAN
  1142. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
  1143. #endif
  1144. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1145. bypass_lut = true;
  1146. break;
  1147. default:
  1148. DRM_ERROR("Unsupported screen format %s\n",
  1149. drm_get_format_name(target_fb->pixel_format));
  1150. return -EINVAL;
  1151. }
  1152. if (tiling_flags & RADEON_TILING_MACRO) {
  1153. evergreen_tiling_fields(tiling_flags, &bankw, &bankh, &mtaspect, &tile_split);
  1154. /* Set NUM_BANKS. */
  1155. if (rdev->family >= CHIP_TAHITI) {
  1156. unsigned index, num_banks;
  1157. if (rdev->family >= CHIP_BONAIRE) {
  1158. unsigned tileb, tile_split_bytes;
  1159. /* Calculate the macrotile mode index. */
  1160. tile_split_bytes = 64 << tile_split;
  1161. tileb = 8 * 8 * target_fb->bits_per_pixel / 8;
  1162. tileb = min(tile_split_bytes, tileb);
  1163. for (index = 0; tileb > 64; index++)
  1164. tileb >>= 1;
  1165. if (index >= 16) {
  1166. DRM_ERROR("Wrong screen bpp (%u) or tile split (%u)\n",
  1167. target_fb->bits_per_pixel, tile_split);
  1168. return -EINVAL;
  1169. }
  1170. num_banks = (rdev->config.cik.macrotile_mode_array[index] >> 6) & 0x3;
  1171. } else {
  1172. switch (target_fb->bits_per_pixel) {
  1173. case 8:
  1174. index = 10;
  1175. break;
  1176. case 16:
  1177. index = SI_TILE_MODE_COLOR_2D_SCANOUT_16BPP;
  1178. break;
  1179. default:
  1180. case 32:
  1181. index = SI_TILE_MODE_COLOR_2D_SCANOUT_32BPP;
  1182. break;
  1183. }
  1184. num_banks = (rdev->config.si.tile_mode_array[index] >> 20) & 0x3;
  1185. }
  1186. fb_format |= EVERGREEN_GRPH_NUM_BANKS(num_banks);
  1187. } else {
  1188. /* NI and older. */
  1189. if (rdev->family >= CHIP_CAYMAN)
  1190. tmp = rdev->config.cayman.tile_config;
  1191. else
  1192. tmp = rdev->config.evergreen.tile_config;
  1193. switch ((tmp & 0xf0) >> 4) {
  1194. case 0: /* 4 banks */
  1195. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_4_BANK);
  1196. break;
  1197. case 1: /* 8 banks */
  1198. default:
  1199. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_8_BANK);
  1200. break;
  1201. case 2: /* 16 banks */
  1202. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_16_BANK);
  1203. break;
  1204. }
  1205. }
  1206. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
  1207. fb_format |= EVERGREEN_GRPH_TILE_SPLIT(tile_split);
  1208. fb_format |= EVERGREEN_GRPH_BANK_WIDTH(bankw);
  1209. fb_format |= EVERGREEN_GRPH_BANK_HEIGHT(bankh);
  1210. fb_format |= EVERGREEN_GRPH_MACRO_TILE_ASPECT(mtaspect);
  1211. if (rdev->family >= CHIP_BONAIRE) {
  1212. /* XXX need to know more about the surface tiling mode */
  1213. fb_format |= CIK_GRPH_MICRO_TILE_MODE(CIK_DISPLAY_MICRO_TILING);
  1214. }
  1215. } else if (tiling_flags & RADEON_TILING_MICRO)
  1216. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
  1217. if (rdev->family >= CHIP_BONAIRE) {
  1218. /* Read the pipe config from the 2D TILED SCANOUT mode.
  1219. * It should be the same for the other modes too, but not all
  1220. * modes set the pipe config field. */
  1221. u32 pipe_config = (rdev->config.cik.tile_mode_array[10] >> 6) & 0x1f;
  1222. fb_format |= CIK_GRPH_PIPE_CONFIG(pipe_config);
  1223. } else if ((rdev->family == CHIP_TAHITI) ||
  1224. (rdev->family == CHIP_PITCAIRN))
  1225. fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P8_32x32_8x16);
  1226. else if ((rdev->family == CHIP_VERDE) ||
  1227. (rdev->family == CHIP_OLAND) ||
  1228. (rdev->family == CHIP_HAINAN)) /* for completeness. HAINAN has no display hw */
  1229. fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P4_8x16);
  1230. switch (radeon_crtc->crtc_id) {
  1231. case 0:
  1232. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1233. break;
  1234. case 1:
  1235. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1236. break;
  1237. case 2:
  1238. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  1239. break;
  1240. case 3:
  1241. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  1242. break;
  1243. case 4:
  1244. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  1245. break;
  1246. case 5:
  1247. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  1248. break;
  1249. default:
  1250. break;
  1251. }
  1252. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1253. upper_32_bits(fb_location));
  1254. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1255. upper_32_bits(fb_location));
  1256. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1257. (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1258. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1259. (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1260. WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1261. WREG32(EVERGREEN_GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1262. /*
  1263. * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
  1264. * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
  1265. * retain the full precision throughout the pipeline.
  1266. */
  1267. WREG32_P(EVERGREEN_GRPH_LUT_10BIT_BYPASS_CONTROL + radeon_crtc->crtc_offset,
  1268. (bypass_lut ? EVERGREEN_LUT_10BIT_BYPASS_EN : 0),
  1269. ~EVERGREEN_LUT_10BIT_BYPASS_EN);
  1270. if (bypass_lut)
  1271. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  1272. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1273. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1274. WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1275. WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1276. WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1277. WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1278. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1279. WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1280. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1281. if (rdev->family >= CHIP_BONAIRE)
  1282. WREG32(CIK_LB_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1283. target_fb->height);
  1284. else
  1285. WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1286. target_fb->height);
  1287. x &= ~3;
  1288. y &= ~1;
  1289. WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
  1290. (x << 16) | y);
  1291. viewport_w = crtc->mode.hdisplay;
  1292. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1293. if ((rdev->family >= CHIP_BONAIRE) &&
  1294. (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE))
  1295. viewport_h *= 2;
  1296. WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1297. (viewport_w << 16) | viewport_h);
  1298. /* pageflip setup */
  1299. /* make sure flip is at vb rather than hb */
  1300. tmp = RREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  1301. tmp &= ~EVERGREEN_GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  1302. WREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  1303. /* set pageflip to happen only at start of vblank interval (front porch) */
  1304. WREG32(EVERGREEN_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 3);
  1305. if (!atomic && fb && fb != crtc->primary->fb) {
  1306. radeon_fb = to_radeon_framebuffer(fb);
  1307. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1308. r = radeon_bo_reserve(rbo, false);
  1309. if (unlikely(r != 0))
  1310. return r;
  1311. radeon_bo_unpin(rbo);
  1312. radeon_bo_unreserve(rbo);
  1313. }
  1314. /* Bytes per pixel may have changed */
  1315. radeon_bandwidth_update(rdev);
  1316. return 0;
  1317. }
  1318. static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
  1319. struct drm_framebuffer *fb,
  1320. int x, int y, int atomic)
  1321. {
  1322. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1323. struct drm_device *dev = crtc->dev;
  1324. struct radeon_device *rdev = dev->dev_private;
  1325. struct radeon_framebuffer *radeon_fb;
  1326. struct drm_gem_object *obj;
  1327. struct radeon_bo *rbo;
  1328. struct drm_framebuffer *target_fb;
  1329. uint64_t fb_location;
  1330. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  1331. u32 fb_swap = R600_D1GRPH_SWAP_ENDIAN_NONE;
  1332. u32 tmp, viewport_w, viewport_h;
  1333. int r;
  1334. bool bypass_lut = false;
  1335. /* no fb bound */
  1336. if (!atomic && !crtc->primary->fb) {
  1337. DRM_DEBUG_KMS("No FB bound\n");
  1338. return 0;
  1339. }
  1340. if (atomic) {
  1341. radeon_fb = to_radeon_framebuffer(fb);
  1342. target_fb = fb;
  1343. }
  1344. else {
  1345. radeon_fb = to_radeon_framebuffer(crtc->primary->fb);
  1346. target_fb = crtc->primary->fb;
  1347. }
  1348. obj = radeon_fb->obj;
  1349. rbo = gem_to_radeon_bo(obj);
  1350. r = radeon_bo_reserve(rbo, false);
  1351. if (unlikely(r != 0))
  1352. return r;
  1353. /* If atomic, assume fb object is pinned & idle & fenced and
  1354. * just update base pointers
  1355. */
  1356. if (atomic)
  1357. fb_location = radeon_bo_gpu_offset(rbo);
  1358. else {
  1359. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1360. if (unlikely(r != 0)) {
  1361. radeon_bo_unreserve(rbo);
  1362. return -EINVAL;
  1363. }
  1364. }
  1365. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1366. radeon_bo_unreserve(rbo);
  1367. switch (target_fb->pixel_format) {
  1368. case DRM_FORMAT_C8:
  1369. fb_format =
  1370. AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
  1371. AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
  1372. break;
  1373. case DRM_FORMAT_XRGB4444:
  1374. case DRM_FORMAT_ARGB4444:
  1375. fb_format =
  1376. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1377. AVIVO_D1GRPH_CONTROL_16BPP_ARGB4444;
  1378. #ifdef __BIG_ENDIAN
  1379. fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
  1380. #endif
  1381. break;
  1382. case DRM_FORMAT_XRGB1555:
  1383. fb_format =
  1384. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1385. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  1386. #ifdef __BIG_ENDIAN
  1387. fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
  1388. #endif
  1389. break;
  1390. case DRM_FORMAT_RGB565:
  1391. fb_format =
  1392. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1393. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  1394. #ifdef __BIG_ENDIAN
  1395. fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
  1396. #endif
  1397. break;
  1398. case DRM_FORMAT_XRGB8888:
  1399. case DRM_FORMAT_ARGB8888:
  1400. fb_format =
  1401. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  1402. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  1403. #ifdef __BIG_ENDIAN
  1404. fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
  1405. #endif
  1406. break;
  1407. case DRM_FORMAT_XRGB2101010:
  1408. case DRM_FORMAT_ARGB2101010:
  1409. fb_format =
  1410. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  1411. AVIVO_D1GRPH_CONTROL_32BPP_ARGB2101010;
  1412. #ifdef __BIG_ENDIAN
  1413. fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
  1414. #endif
  1415. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1416. bypass_lut = true;
  1417. break;
  1418. default:
  1419. DRM_ERROR("Unsupported screen format %s\n",
  1420. drm_get_format_name(target_fb->pixel_format));
  1421. return -EINVAL;
  1422. }
  1423. if (rdev->family >= CHIP_R600) {
  1424. if (tiling_flags & RADEON_TILING_MACRO)
  1425. fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
  1426. else if (tiling_flags & RADEON_TILING_MICRO)
  1427. fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
  1428. } else {
  1429. if (tiling_flags & RADEON_TILING_MACRO)
  1430. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  1431. if (tiling_flags & RADEON_TILING_MICRO)
  1432. fb_format |= AVIVO_D1GRPH_TILED;
  1433. }
  1434. if (radeon_crtc->crtc_id == 0)
  1435. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1436. else
  1437. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1438. if (rdev->family >= CHIP_RV770) {
  1439. if (radeon_crtc->crtc_id) {
  1440. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1441. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1442. } else {
  1443. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1444. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1445. }
  1446. }
  1447. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1448. (u32) fb_location);
  1449. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  1450. radeon_crtc->crtc_offset, (u32) fb_location);
  1451. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1452. if (rdev->family >= CHIP_R600)
  1453. WREG32(R600_D1GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1454. /* LUT only has 256 slots for 8 bpc fb. Bypass for > 8 bpc scanout for precision */
  1455. WREG32_P(AVIVO_D1GRPH_LUT_SEL + radeon_crtc->crtc_offset,
  1456. (bypass_lut ? AVIVO_LUT_10BIT_BYPASS_EN : 0), ~AVIVO_LUT_10BIT_BYPASS_EN);
  1457. if (bypass_lut)
  1458. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  1459. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1460. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1461. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1462. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1463. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1464. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1465. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1466. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1467. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1468. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1469. target_fb->height);
  1470. x &= ~3;
  1471. y &= ~1;
  1472. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  1473. (x << 16) | y);
  1474. viewport_w = crtc->mode.hdisplay;
  1475. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1476. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1477. (viewport_w << 16) | viewport_h);
  1478. /* pageflip setup */
  1479. /* make sure flip is at vb rather than hb */
  1480. tmp = RREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  1481. tmp &= ~AVIVO_D1GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  1482. WREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  1483. /* set pageflip to happen only at start of vblank interval (front porch) */
  1484. WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 3);
  1485. if (!atomic && fb && fb != crtc->primary->fb) {
  1486. radeon_fb = to_radeon_framebuffer(fb);
  1487. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1488. r = radeon_bo_reserve(rbo, false);
  1489. if (unlikely(r != 0))
  1490. return r;
  1491. radeon_bo_unpin(rbo);
  1492. radeon_bo_unreserve(rbo);
  1493. }
  1494. /* Bytes per pixel may have changed */
  1495. radeon_bandwidth_update(rdev);
  1496. return 0;
  1497. }
  1498. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  1499. struct drm_framebuffer *old_fb)
  1500. {
  1501. struct drm_device *dev = crtc->dev;
  1502. struct radeon_device *rdev = dev->dev_private;
  1503. if (ASIC_IS_DCE4(rdev))
  1504. return dce4_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1505. else if (ASIC_IS_AVIVO(rdev))
  1506. return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1507. else
  1508. return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1509. }
  1510. int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
  1511. struct drm_framebuffer *fb,
  1512. int x, int y, enum mode_set_atomic state)
  1513. {
  1514. struct drm_device *dev = crtc->dev;
  1515. struct radeon_device *rdev = dev->dev_private;
  1516. if (ASIC_IS_DCE4(rdev))
  1517. return dce4_crtc_do_set_base(crtc, fb, x, y, 1);
  1518. else if (ASIC_IS_AVIVO(rdev))
  1519. return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
  1520. else
  1521. return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
  1522. }
  1523. /* properly set additional regs when using atombios */
  1524. static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
  1525. {
  1526. struct drm_device *dev = crtc->dev;
  1527. struct radeon_device *rdev = dev->dev_private;
  1528. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1529. u32 disp_merge_cntl;
  1530. switch (radeon_crtc->crtc_id) {
  1531. case 0:
  1532. disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
  1533. disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
  1534. WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
  1535. break;
  1536. case 1:
  1537. disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
  1538. disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
  1539. WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
  1540. WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
  1541. WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
  1542. break;
  1543. }
  1544. }
  1545. /**
  1546. * radeon_get_pll_use_mask - look up a mask of which pplls are in use
  1547. *
  1548. * @crtc: drm crtc
  1549. *
  1550. * Returns the mask of which PPLLs (Pixel PLLs) are in use.
  1551. */
  1552. static u32 radeon_get_pll_use_mask(struct drm_crtc *crtc)
  1553. {
  1554. struct drm_device *dev = crtc->dev;
  1555. struct drm_crtc *test_crtc;
  1556. struct radeon_crtc *test_radeon_crtc;
  1557. u32 pll_in_use = 0;
  1558. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1559. if (crtc == test_crtc)
  1560. continue;
  1561. test_radeon_crtc = to_radeon_crtc(test_crtc);
  1562. if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
  1563. pll_in_use |= (1 << test_radeon_crtc->pll_id);
  1564. }
  1565. return pll_in_use;
  1566. }
  1567. /**
  1568. * radeon_get_shared_dp_ppll - return the PPLL used by another crtc for DP
  1569. *
  1570. * @crtc: drm crtc
  1571. *
  1572. * Returns the PPLL (Pixel PLL) used by another crtc/encoder which is
  1573. * also in DP mode. For DP, a single PPLL can be used for all DP
  1574. * crtcs/encoders.
  1575. */
  1576. static int radeon_get_shared_dp_ppll(struct drm_crtc *crtc)
  1577. {
  1578. struct drm_device *dev = crtc->dev;
  1579. struct drm_crtc *test_crtc;
  1580. struct radeon_crtc *test_radeon_crtc;
  1581. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1582. if (crtc == test_crtc)
  1583. continue;
  1584. test_radeon_crtc = to_radeon_crtc(test_crtc);
  1585. if (test_radeon_crtc->encoder &&
  1586. ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_radeon_crtc->encoder))) {
  1587. /* for DP use the same PLL for all */
  1588. if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
  1589. return test_radeon_crtc->pll_id;
  1590. }
  1591. }
  1592. return ATOM_PPLL_INVALID;
  1593. }
  1594. /**
  1595. * radeon_get_shared_nondp_ppll - return the PPLL used by another non-DP crtc
  1596. *
  1597. * @crtc: drm crtc
  1598. * @encoder: drm encoder
  1599. *
  1600. * Returns the PPLL (Pixel PLL) used by another non-DP crtc/encoder which can
  1601. * be shared (i.e., same clock).
  1602. */
  1603. static int radeon_get_shared_nondp_ppll(struct drm_crtc *crtc)
  1604. {
  1605. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1606. struct drm_device *dev = crtc->dev;
  1607. struct drm_crtc *test_crtc;
  1608. struct radeon_crtc *test_radeon_crtc;
  1609. u32 adjusted_clock, test_adjusted_clock;
  1610. adjusted_clock = radeon_crtc->adjusted_clock;
  1611. if (adjusted_clock == 0)
  1612. return ATOM_PPLL_INVALID;
  1613. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1614. if (crtc == test_crtc)
  1615. continue;
  1616. test_radeon_crtc = to_radeon_crtc(test_crtc);
  1617. if (test_radeon_crtc->encoder &&
  1618. !ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_radeon_crtc->encoder))) {
  1619. /* check if we are already driving this connector with another crtc */
  1620. if (test_radeon_crtc->connector == radeon_crtc->connector) {
  1621. /* if we are, return that pll */
  1622. if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
  1623. return test_radeon_crtc->pll_id;
  1624. }
  1625. /* for non-DP check the clock */
  1626. test_adjusted_clock = test_radeon_crtc->adjusted_clock;
  1627. if ((crtc->mode.clock == test_crtc->mode.clock) &&
  1628. (adjusted_clock == test_adjusted_clock) &&
  1629. (radeon_crtc->ss_enabled == test_radeon_crtc->ss_enabled) &&
  1630. (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID))
  1631. return test_radeon_crtc->pll_id;
  1632. }
  1633. }
  1634. return ATOM_PPLL_INVALID;
  1635. }
  1636. /**
  1637. * radeon_atom_pick_pll - Allocate a PPLL for use by the crtc.
  1638. *
  1639. * @crtc: drm crtc
  1640. *
  1641. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  1642. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  1643. * monitors a dedicated PPLL must be used. If a particular board has
  1644. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  1645. * as there is no need to program the PLL itself. If we are not able to
  1646. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  1647. * avoid messing up an existing monitor.
  1648. *
  1649. * Asic specific PLL information
  1650. *
  1651. * DCE 8.x
  1652. * KB/KV
  1653. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
  1654. * CI
  1655. * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  1656. *
  1657. * DCE 6.1
  1658. * - PPLL2 is only available to UNIPHYA (both DP and non-DP)
  1659. * - PPLL0, PPLL1 are available for UNIPHYB/C/D/E/F (both DP and non-DP)
  1660. *
  1661. * DCE 6.0
  1662. * - PPLL0 is available to all UNIPHY (DP only)
  1663. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  1664. *
  1665. * DCE 5.0
  1666. * - DCPLL is available to all UNIPHY (DP only)
  1667. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  1668. *
  1669. * DCE 3.0/4.0/4.1
  1670. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  1671. *
  1672. */
  1673. static int radeon_atom_pick_pll(struct drm_crtc *crtc)
  1674. {
  1675. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1676. struct drm_device *dev = crtc->dev;
  1677. struct radeon_device *rdev = dev->dev_private;
  1678. struct radeon_encoder *radeon_encoder =
  1679. to_radeon_encoder(radeon_crtc->encoder);
  1680. u32 pll_in_use;
  1681. int pll;
  1682. if (ASIC_IS_DCE8(rdev)) {
  1683. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
  1684. if (rdev->clock.dp_extclk)
  1685. /* skip PPLL programming if using ext clock */
  1686. return ATOM_PPLL_INVALID;
  1687. else {
  1688. /* use the same PPLL for all DP monitors */
  1689. pll = radeon_get_shared_dp_ppll(crtc);
  1690. if (pll != ATOM_PPLL_INVALID)
  1691. return pll;
  1692. }
  1693. } else {
  1694. /* use the same PPLL for all monitors with the same clock */
  1695. pll = radeon_get_shared_nondp_ppll(crtc);
  1696. if (pll != ATOM_PPLL_INVALID)
  1697. return pll;
  1698. }
  1699. /* otherwise, pick one of the plls */
  1700. if ((rdev->family == CHIP_KABINI) ||
  1701. (rdev->family == CHIP_MULLINS)) {
  1702. /* KB/ML has PPLL1 and PPLL2 */
  1703. pll_in_use = radeon_get_pll_use_mask(crtc);
  1704. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  1705. return ATOM_PPLL2;
  1706. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1707. return ATOM_PPLL1;
  1708. DRM_ERROR("unable to allocate a PPLL\n");
  1709. return ATOM_PPLL_INVALID;
  1710. } else {
  1711. /* CI/KV has PPLL0, PPLL1, and PPLL2 */
  1712. pll_in_use = radeon_get_pll_use_mask(crtc);
  1713. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  1714. return ATOM_PPLL2;
  1715. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1716. return ATOM_PPLL1;
  1717. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  1718. return ATOM_PPLL0;
  1719. DRM_ERROR("unable to allocate a PPLL\n");
  1720. return ATOM_PPLL_INVALID;
  1721. }
  1722. } else if (ASIC_IS_DCE61(rdev)) {
  1723. struct radeon_encoder_atom_dig *dig =
  1724. radeon_encoder->enc_priv;
  1725. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY) &&
  1726. (dig->linkb == false))
  1727. /* UNIPHY A uses PPLL2 */
  1728. return ATOM_PPLL2;
  1729. else if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
  1730. /* UNIPHY B/C/D/E/F */
  1731. if (rdev->clock.dp_extclk)
  1732. /* skip PPLL programming if using ext clock */
  1733. return ATOM_PPLL_INVALID;
  1734. else {
  1735. /* use the same PPLL for all DP monitors */
  1736. pll = radeon_get_shared_dp_ppll(crtc);
  1737. if (pll != ATOM_PPLL_INVALID)
  1738. return pll;
  1739. }
  1740. } else {
  1741. /* use the same PPLL for all monitors with the same clock */
  1742. pll = radeon_get_shared_nondp_ppll(crtc);
  1743. if (pll != ATOM_PPLL_INVALID)
  1744. return pll;
  1745. }
  1746. /* UNIPHY B/C/D/E/F */
  1747. pll_in_use = radeon_get_pll_use_mask(crtc);
  1748. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  1749. return ATOM_PPLL0;
  1750. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1751. return ATOM_PPLL1;
  1752. DRM_ERROR("unable to allocate a PPLL\n");
  1753. return ATOM_PPLL_INVALID;
  1754. } else if (ASIC_IS_DCE41(rdev)) {
  1755. /* Don't share PLLs on DCE4.1 chips */
  1756. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
  1757. if (rdev->clock.dp_extclk)
  1758. /* skip PPLL programming if using ext clock */
  1759. return ATOM_PPLL_INVALID;
  1760. }
  1761. pll_in_use = radeon_get_pll_use_mask(crtc);
  1762. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1763. return ATOM_PPLL1;
  1764. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  1765. return ATOM_PPLL2;
  1766. DRM_ERROR("unable to allocate a PPLL\n");
  1767. return ATOM_PPLL_INVALID;
  1768. } else if (ASIC_IS_DCE4(rdev)) {
  1769. /* in DP mode, the DP ref clock can come from PPLL, DCPLL, or ext clock,
  1770. * depending on the asic:
  1771. * DCE4: PPLL or ext clock
  1772. * DCE5: PPLL, DCPLL, or ext clock
  1773. * DCE6: PPLL, PPLL0, or ext clock
  1774. *
  1775. * Setting ATOM_PPLL_INVALID will cause SetPixelClock to skip
  1776. * PPLL/DCPLL programming and only program the DP DTO for the
  1777. * crtc virtual pixel clock.
  1778. */
  1779. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
  1780. if (rdev->clock.dp_extclk)
  1781. /* skip PPLL programming if using ext clock */
  1782. return ATOM_PPLL_INVALID;
  1783. else if (ASIC_IS_DCE6(rdev))
  1784. /* use PPLL0 for all DP */
  1785. return ATOM_PPLL0;
  1786. else if (ASIC_IS_DCE5(rdev))
  1787. /* use DCPLL for all DP */
  1788. return ATOM_DCPLL;
  1789. else {
  1790. /* use the same PPLL for all DP monitors */
  1791. pll = radeon_get_shared_dp_ppll(crtc);
  1792. if (pll != ATOM_PPLL_INVALID)
  1793. return pll;
  1794. }
  1795. } else {
  1796. /* use the same PPLL for all monitors with the same clock */
  1797. pll = radeon_get_shared_nondp_ppll(crtc);
  1798. if (pll != ATOM_PPLL_INVALID)
  1799. return pll;
  1800. }
  1801. /* all other cases */
  1802. pll_in_use = radeon_get_pll_use_mask(crtc);
  1803. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1804. return ATOM_PPLL1;
  1805. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  1806. return ATOM_PPLL2;
  1807. DRM_ERROR("unable to allocate a PPLL\n");
  1808. return ATOM_PPLL_INVALID;
  1809. } else {
  1810. /* on pre-R5xx asics, the crtc to pll mapping is hardcoded */
  1811. /* some atombios (observed in some DCE2/DCE3) code have a bug,
  1812. * the matching btw pll and crtc is done through
  1813. * PCLK_CRTC[1|2]_CNTL (0x480/0x484) but atombios code use the
  1814. * pll (1 or 2) to select which register to write. ie if using
  1815. * pll1 it will use PCLK_CRTC1_CNTL (0x480) and if using pll2
  1816. * it will use PCLK_CRTC2_CNTL (0x484), it then use crtc id to
  1817. * choose which value to write. Which is reverse order from
  1818. * register logic. So only case that works is when pllid is
  1819. * same as crtcid or when both pll and crtc are enabled and
  1820. * both use same clock.
  1821. *
  1822. * So just return crtc id as if crtc and pll were hard linked
  1823. * together even if they aren't
  1824. */
  1825. return radeon_crtc->crtc_id;
  1826. }
  1827. }
  1828. void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev)
  1829. {
  1830. /* always set DCPLL */
  1831. if (ASIC_IS_DCE6(rdev))
  1832. atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
  1833. else if (ASIC_IS_DCE4(rdev)) {
  1834. struct radeon_atom_ss ss;
  1835. bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  1836. ASIC_INTERNAL_SS_ON_DCPLL,
  1837. rdev->clock.default_dispclk);
  1838. if (ss_enabled)
  1839. atombios_crtc_program_ss(rdev, ATOM_DISABLE, ATOM_DCPLL, -1, &ss);
  1840. /* XXX: DCE5, make sure voltage, dispclk is high enough */
  1841. atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
  1842. if (ss_enabled)
  1843. atombios_crtc_program_ss(rdev, ATOM_ENABLE, ATOM_DCPLL, -1, &ss);
  1844. }
  1845. }
  1846. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  1847. struct drm_display_mode *mode,
  1848. struct drm_display_mode *adjusted_mode,
  1849. int x, int y, struct drm_framebuffer *old_fb)
  1850. {
  1851. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1852. struct drm_device *dev = crtc->dev;
  1853. struct radeon_device *rdev = dev->dev_private;
  1854. struct radeon_encoder *radeon_encoder =
  1855. to_radeon_encoder(radeon_crtc->encoder);
  1856. bool is_tvcv = false;
  1857. if (radeon_encoder->active_device &
  1858. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1859. is_tvcv = true;
  1860. if (!radeon_crtc->adjusted_clock)
  1861. return -EINVAL;
  1862. atombios_crtc_set_pll(crtc, adjusted_mode);
  1863. if (ASIC_IS_DCE4(rdev))
  1864. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1865. else if (ASIC_IS_AVIVO(rdev)) {
  1866. if (is_tvcv)
  1867. atombios_crtc_set_timing(crtc, adjusted_mode);
  1868. else
  1869. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1870. } else {
  1871. atombios_crtc_set_timing(crtc, adjusted_mode);
  1872. if (radeon_crtc->crtc_id == 0)
  1873. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1874. radeon_legacy_atom_fixup(crtc);
  1875. }
  1876. atombios_crtc_set_base(crtc, x, y, old_fb);
  1877. atombios_overscan_setup(crtc, mode, adjusted_mode);
  1878. atombios_scaler_setup(crtc);
  1879. radeon_cursor_reset(crtc);
  1880. /* update the hw version fpr dpm */
  1881. radeon_crtc->hw_mode = *adjusted_mode;
  1882. return 0;
  1883. }
  1884. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  1885. const struct drm_display_mode *mode,
  1886. struct drm_display_mode *adjusted_mode)
  1887. {
  1888. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1889. struct drm_device *dev = crtc->dev;
  1890. struct drm_encoder *encoder;
  1891. /* assign the encoder to the radeon crtc to avoid repeated lookups later */
  1892. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1893. if (encoder->crtc == crtc) {
  1894. radeon_crtc->encoder = encoder;
  1895. radeon_crtc->connector = radeon_get_connector_for_encoder(encoder);
  1896. break;
  1897. }
  1898. }
  1899. if ((radeon_crtc->encoder == NULL) || (radeon_crtc->connector == NULL)) {
  1900. radeon_crtc->encoder = NULL;
  1901. radeon_crtc->connector = NULL;
  1902. return false;
  1903. }
  1904. if (radeon_crtc->encoder) {
  1905. struct radeon_encoder *radeon_encoder =
  1906. to_radeon_encoder(radeon_crtc->encoder);
  1907. radeon_crtc->output_csc = radeon_encoder->output_csc;
  1908. }
  1909. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  1910. return false;
  1911. if (!atombios_crtc_prepare_pll(crtc, adjusted_mode))
  1912. return false;
  1913. /* pick pll */
  1914. radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
  1915. /* if we can't get a PPLL for a non-DP encoder, fail */
  1916. if ((radeon_crtc->pll_id == ATOM_PPLL_INVALID) &&
  1917. !ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder)))
  1918. return false;
  1919. return true;
  1920. }
  1921. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  1922. {
  1923. struct drm_device *dev = crtc->dev;
  1924. struct radeon_device *rdev = dev->dev_private;
  1925. /* disable crtc pair power gating before programming */
  1926. if (ASIC_IS_DCE6(rdev))
  1927. atombios_powergate_crtc(crtc, ATOM_DISABLE);
  1928. atombios_lock_crtc(crtc, ATOM_ENABLE);
  1929. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1930. }
  1931. static void atombios_crtc_commit(struct drm_crtc *crtc)
  1932. {
  1933. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  1934. atombios_lock_crtc(crtc, ATOM_DISABLE);
  1935. }
  1936. static void atombios_crtc_disable(struct drm_crtc *crtc)
  1937. {
  1938. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1939. struct drm_device *dev = crtc->dev;
  1940. struct radeon_device *rdev = dev->dev_private;
  1941. struct radeon_atom_ss ss;
  1942. int i;
  1943. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1944. if (crtc->primary->fb) {
  1945. int r;
  1946. struct radeon_framebuffer *radeon_fb;
  1947. struct radeon_bo *rbo;
  1948. radeon_fb = to_radeon_framebuffer(crtc->primary->fb);
  1949. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1950. r = radeon_bo_reserve(rbo, false);
  1951. if (unlikely(r))
  1952. DRM_ERROR("failed to reserve rbo before unpin\n");
  1953. else {
  1954. radeon_bo_unpin(rbo);
  1955. radeon_bo_unreserve(rbo);
  1956. }
  1957. }
  1958. /* disable the GRPH */
  1959. if (ASIC_IS_DCE4(rdev))
  1960. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 0);
  1961. else if (ASIC_IS_AVIVO(rdev))
  1962. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 0);
  1963. if (ASIC_IS_DCE6(rdev))
  1964. atombios_powergate_crtc(crtc, ATOM_ENABLE);
  1965. for (i = 0; i < rdev->num_crtc; i++) {
  1966. if (rdev->mode_info.crtcs[i] &&
  1967. rdev->mode_info.crtcs[i]->enabled &&
  1968. i != radeon_crtc->crtc_id &&
  1969. radeon_crtc->pll_id == rdev->mode_info.crtcs[i]->pll_id) {
  1970. /* one other crtc is using this pll don't turn
  1971. * off the pll
  1972. */
  1973. goto done;
  1974. }
  1975. }
  1976. switch (radeon_crtc->pll_id) {
  1977. case ATOM_PPLL1:
  1978. case ATOM_PPLL2:
  1979. /* disable the ppll */
  1980. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1981. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  1982. break;
  1983. case ATOM_PPLL0:
  1984. /* disable the ppll */
  1985. if ((rdev->family == CHIP_ARUBA) ||
  1986. (rdev->family == CHIP_KAVERI) ||
  1987. (rdev->family == CHIP_BONAIRE) ||
  1988. (rdev->family == CHIP_HAWAII))
  1989. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1990. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  1991. break;
  1992. default:
  1993. break;
  1994. }
  1995. done:
  1996. radeon_crtc->pll_id = ATOM_PPLL_INVALID;
  1997. radeon_crtc->adjusted_clock = 0;
  1998. radeon_crtc->encoder = NULL;
  1999. radeon_crtc->connector = NULL;
  2000. }
  2001. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  2002. .dpms = atombios_crtc_dpms,
  2003. .mode_fixup = atombios_crtc_mode_fixup,
  2004. .mode_set = atombios_crtc_mode_set,
  2005. .mode_set_base = atombios_crtc_set_base,
  2006. .mode_set_base_atomic = atombios_crtc_set_base_atomic,
  2007. .prepare = atombios_crtc_prepare,
  2008. .commit = atombios_crtc_commit,
  2009. .load_lut = radeon_crtc_load_lut,
  2010. .disable = atombios_crtc_disable,
  2011. };
  2012. void radeon_atombios_init_crtc(struct drm_device *dev,
  2013. struct radeon_crtc *radeon_crtc)
  2014. {
  2015. struct radeon_device *rdev = dev->dev_private;
  2016. if (ASIC_IS_DCE4(rdev)) {
  2017. switch (radeon_crtc->crtc_id) {
  2018. case 0:
  2019. default:
  2020. radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
  2021. break;
  2022. case 1:
  2023. radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
  2024. break;
  2025. case 2:
  2026. radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
  2027. break;
  2028. case 3:
  2029. radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
  2030. break;
  2031. case 4:
  2032. radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
  2033. break;
  2034. case 5:
  2035. radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
  2036. break;
  2037. }
  2038. } else {
  2039. if (radeon_crtc->crtc_id == 1)
  2040. radeon_crtc->crtc_offset =
  2041. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  2042. else
  2043. radeon_crtc->crtc_offset = 0;
  2044. }
  2045. radeon_crtc->pll_id = ATOM_PPLL_INVALID;
  2046. radeon_crtc->adjusted_clock = 0;
  2047. radeon_crtc->encoder = NULL;
  2048. radeon_crtc->connector = NULL;
  2049. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  2050. }