hw.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826
  1. /*
  2. * Copyright 2006 Dave Airlie
  3. * Copyright 2007 Maarten Maathuis
  4. * Copyright 2007-2009 Stuart Bennett
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
  20. * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF
  21. * OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  22. * SOFTWARE.
  23. */
  24. #include <drm/drmP.h>
  25. #include "nouveau_drm.h"
  26. #include "hw.h"
  27. #include <subdev/bios/pll.h>
  28. #define CHIPSET_NFORCE 0x01a0
  29. #define CHIPSET_NFORCE2 0x01f0
  30. /*
  31. * misc hw access wrappers/control functions
  32. */
  33. void
  34. NVWriteVgaSeq(struct drm_device *dev, int head, uint8_t index, uint8_t value)
  35. {
  36. NVWritePRMVIO(dev, head, NV_PRMVIO_SRX, index);
  37. NVWritePRMVIO(dev, head, NV_PRMVIO_SR, value);
  38. }
  39. uint8_t
  40. NVReadVgaSeq(struct drm_device *dev, int head, uint8_t index)
  41. {
  42. NVWritePRMVIO(dev, head, NV_PRMVIO_SRX, index);
  43. return NVReadPRMVIO(dev, head, NV_PRMVIO_SR);
  44. }
  45. void
  46. NVWriteVgaGr(struct drm_device *dev, int head, uint8_t index, uint8_t value)
  47. {
  48. NVWritePRMVIO(dev, head, NV_PRMVIO_GRX, index);
  49. NVWritePRMVIO(dev, head, NV_PRMVIO_GX, value);
  50. }
  51. uint8_t
  52. NVReadVgaGr(struct drm_device *dev, int head, uint8_t index)
  53. {
  54. NVWritePRMVIO(dev, head, NV_PRMVIO_GRX, index);
  55. return NVReadPRMVIO(dev, head, NV_PRMVIO_GX);
  56. }
  57. /* CR44 takes values 0 (head A), 3 (head B) and 4 (heads tied)
  58. * it affects only the 8 bit vga io regs, which we access using mmio at
  59. * 0xc{0,2}3c*, 0x60{1,3}3*, and 0x68{1,3}3d*
  60. * in general, the set value of cr44 does not matter: reg access works as
  61. * expected and values can be set for the appropriate head by using a 0x2000
  62. * offset as required
  63. * however:
  64. * a) pre nv40, the head B range of PRMVIO regs at 0xc23c* was not exposed and
  65. * cr44 must be set to 0 or 3 for accessing values on the correct head
  66. * through the common 0xc03c* addresses
  67. * b) in tied mode (4) head B is programmed to the values set on head A, and
  68. * access using the head B addresses can have strange results, ergo we leave
  69. * tied mode in init once we know to what cr44 should be restored on exit
  70. *
  71. * the owner parameter is slightly abused:
  72. * 0 and 1 are treated as head values and so the set value is (owner * 3)
  73. * other values are treated as literal values to set
  74. */
  75. void
  76. NVSetOwner(struct drm_device *dev, int owner)
  77. {
  78. struct nouveau_drm *drm = nouveau_drm(dev);
  79. if (owner == 1)
  80. owner *= 3;
  81. if (drm->device.info.chipset == 0x11) {
  82. /* This might seem stupid, but the blob does it and
  83. * omitting it often locks the system up.
  84. */
  85. NVReadVgaCrtc(dev, 0, NV_CIO_SR_LOCK_INDEX);
  86. NVReadVgaCrtc(dev, 1, NV_CIO_SR_LOCK_INDEX);
  87. }
  88. /* CR44 is always changed on CRTC0 */
  89. NVWriteVgaCrtc(dev, 0, NV_CIO_CRE_44, owner);
  90. if (drm->device.info.chipset == 0x11) { /* set me harder */
  91. NVWriteVgaCrtc(dev, 0, NV_CIO_CRE_2E, owner);
  92. NVWriteVgaCrtc(dev, 0, NV_CIO_CRE_2E, owner);
  93. }
  94. }
  95. void
  96. NVBlankScreen(struct drm_device *dev, int head, bool blank)
  97. {
  98. unsigned char seq1;
  99. if (nv_two_heads(dev))
  100. NVSetOwner(dev, head);
  101. seq1 = NVReadVgaSeq(dev, head, NV_VIO_SR_CLOCK_INDEX);
  102. NVVgaSeqReset(dev, head, true);
  103. if (blank)
  104. NVWriteVgaSeq(dev, head, NV_VIO_SR_CLOCK_INDEX, seq1 | 0x20);
  105. else
  106. NVWriteVgaSeq(dev, head, NV_VIO_SR_CLOCK_INDEX, seq1 & ~0x20);
  107. NVVgaSeqReset(dev, head, false);
  108. }
  109. /*
  110. * PLL getting
  111. */
  112. static void
  113. nouveau_hw_decode_pll(struct drm_device *dev, uint32_t reg1, uint32_t pll1,
  114. uint32_t pll2, struct nvkm_pll_vals *pllvals)
  115. {
  116. struct nouveau_drm *drm = nouveau_drm(dev);
  117. /* to force parsing as single stage (i.e. nv40 vplls) pass pll2 as 0 */
  118. /* log2P is & 0x7 as never more than 7, and nv30/35 only uses 3 bits */
  119. pllvals->log2P = (pll1 >> 16) & 0x7;
  120. pllvals->N2 = pllvals->M2 = 1;
  121. if (reg1 <= 0x405c) {
  122. pllvals->NM1 = pll2 & 0xffff;
  123. /* single stage NVPLL and VPLLs use 1 << 8, MPLL uses 1 << 12 */
  124. if (!(pll1 & 0x1100))
  125. pllvals->NM2 = pll2 >> 16;
  126. } else {
  127. pllvals->NM1 = pll1 & 0xffff;
  128. if (nv_two_reg_pll(dev) && pll2 & NV31_RAMDAC_ENABLE_VCO2)
  129. pllvals->NM2 = pll2 & 0xffff;
  130. else if (drm->device.info.chipset == 0x30 || drm->device.info.chipset == 0x35) {
  131. pllvals->M1 &= 0xf; /* only 4 bits */
  132. if (pll1 & NV30_RAMDAC_ENABLE_VCO2) {
  133. pllvals->M2 = (pll1 >> 4) & 0x7;
  134. pllvals->N2 = ((pll1 >> 21) & 0x18) |
  135. ((pll1 >> 19) & 0x7);
  136. }
  137. }
  138. }
  139. }
  140. int
  141. nouveau_hw_get_pllvals(struct drm_device *dev, enum nvbios_pll_type plltype,
  142. struct nvkm_pll_vals *pllvals)
  143. {
  144. struct nouveau_drm *drm = nouveau_drm(dev);
  145. struct nvif_device *device = &drm->device;
  146. struct nvkm_bios *bios = nvxx_bios(device);
  147. uint32_t reg1, pll1, pll2 = 0;
  148. struct nvbios_pll pll_lim;
  149. int ret;
  150. ret = nvbios_pll_parse(bios, plltype, &pll_lim);
  151. if (ret || !(reg1 = pll_lim.reg))
  152. return -ENOENT;
  153. pll1 = nvif_rd32(device, reg1);
  154. if (reg1 <= 0x405c)
  155. pll2 = nvif_rd32(device, reg1 + 4);
  156. else if (nv_two_reg_pll(dev)) {
  157. uint32_t reg2 = reg1 + (reg1 == NV_RAMDAC_VPLL2 ? 0x5c : 0x70);
  158. pll2 = nvif_rd32(device, reg2);
  159. }
  160. if (drm->device.info.family == NV_DEVICE_INFO_V0_CELSIUS && reg1 >= NV_PRAMDAC_VPLL_COEFF) {
  161. uint32_t ramdac580 = NVReadRAMDAC(dev, 0, NV_PRAMDAC_580);
  162. /* check whether vpll has been forced into single stage mode */
  163. if (reg1 == NV_PRAMDAC_VPLL_COEFF) {
  164. if (ramdac580 & NV_RAMDAC_580_VPLL1_ACTIVE)
  165. pll2 = 0;
  166. } else
  167. if (ramdac580 & NV_RAMDAC_580_VPLL2_ACTIVE)
  168. pll2 = 0;
  169. }
  170. nouveau_hw_decode_pll(dev, reg1, pll1, pll2, pllvals);
  171. pllvals->refclk = pll_lim.refclk;
  172. return 0;
  173. }
  174. int
  175. nouveau_hw_pllvals_to_clk(struct nvkm_pll_vals *pv)
  176. {
  177. /* Avoid divide by zero if called at an inappropriate time */
  178. if (!pv->M1 || !pv->M2)
  179. return 0;
  180. return pv->N1 * pv->N2 * pv->refclk / (pv->M1 * pv->M2) >> pv->log2P;
  181. }
  182. int
  183. nouveau_hw_get_clock(struct drm_device *dev, enum nvbios_pll_type plltype)
  184. {
  185. struct nvkm_pll_vals pllvals;
  186. int ret;
  187. if (plltype == PLL_MEMORY &&
  188. (dev->pdev->device & 0x0ff0) == CHIPSET_NFORCE) {
  189. uint32_t mpllP;
  190. pci_read_config_dword(pci_get_bus_and_slot(0, 3), 0x6c, &mpllP);
  191. if (!mpllP)
  192. mpllP = 4;
  193. return 400000 / mpllP;
  194. } else
  195. if (plltype == PLL_MEMORY &&
  196. (dev->pdev->device & 0xff0) == CHIPSET_NFORCE2) {
  197. uint32_t clock;
  198. pci_read_config_dword(pci_get_bus_and_slot(0, 5), 0x4c, &clock);
  199. return clock;
  200. }
  201. ret = nouveau_hw_get_pllvals(dev, plltype, &pllvals);
  202. if (ret)
  203. return ret;
  204. return nouveau_hw_pllvals_to_clk(&pllvals);
  205. }
  206. static void
  207. nouveau_hw_fix_bad_vpll(struct drm_device *dev, int head)
  208. {
  209. /* the vpll on an unused head can come up with a random value, way
  210. * beyond the pll limits. for some reason this causes the chip to
  211. * lock up when reading the dac palette regs, so set a valid pll here
  212. * when such a condition detected. only seen on nv11 to date
  213. */
  214. struct nouveau_drm *drm = nouveau_drm(dev);
  215. struct nvif_device *device = &drm->device;
  216. struct nvkm_clk *clk = nvxx_clk(device);
  217. struct nvkm_bios *bios = nvxx_bios(device);
  218. struct nvbios_pll pll_lim;
  219. struct nvkm_pll_vals pv;
  220. enum nvbios_pll_type pll = head ? PLL_VPLL1 : PLL_VPLL0;
  221. if (nvbios_pll_parse(bios, pll, &pll_lim))
  222. return;
  223. nouveau_hw_get_pllvals(dev, pll, &pv);
  224. if (pv.M1 >= pll_lim.vco1.min_m && pv.M1 <= pll_lim.vco1.max_m &&
  225. pv.N1 >= pll_lim.vco1.min_n && pv.N1 <= pll_lim.vco1.max_n &&
  226. pv.log2P <= pll_lim.max_p)
  227. return;
  228. NV_WARN(drm, "VPLL %d outwith limits, attempting to fix\n", head + 1);
  229. /* set lowest clock within static limits */
  230. pv.M1 = pll_lim.vco1.max_m;
  231. pv.N1 = pll_lim.vco1.min_n;
  232. pv.log2P = pll_lim.max_p_usable;
  233. clk->pll_prog(clk, pll_lim.reg, &pv);
  234. }
  235. /*
  236. * vga font save/restore
  237. */
  238. static void nouveau_vga_font_io(struct drm_device *dev,
  239. void __iomem *iovram,
  240. bool save, unsigned plane)
  241. {
  242. unsigned i;
  243. NVWriteVgaSeq(dev, 0, NV_VIO_SR_PLANE_MASK_INDEX, 1 << plane);
  244. NVWriteVgaGr(dev, 0, NV_VIO_GX_READ_MAP_INDEX, plane);
  245. for (i = 0; i < 16384; i++) {
  246. if (save) {
  247. nv04_display(dev)->saved_vga_font[plane][i] =
  248. ioread32_native(iovram + i * 4);
  249. } else {
  250. iowrite32_native(nv04_display(dev)->saved_vga_font[plane][i],
  251. iovram + i * 4);
  252. }
  253. }
  254. }
  255. void
  256. nouveau_hw_save_vga_fonts(struct drm_device *dev, bool save)
  257. {
  258. struct nouveau_drm *drm = nouveau_drm(dev);
  259. uint8_t misc, gr4, gr5, gr6, seq2, seq4;
  260. bool graphicsmode;
  261. unsigned plane;
  262. void __iomem *iovram;
  263. if (nv_two_heads(dev))
  264. NVSetOwner(dev, 0);
  265. NVSetEnablePalette(dev, 0, true);
  266. graphicsmode = NVReadVgaAttr(dev, 0, NV_CIO_AR_MODE_INDEX) & 1;
  267. NVSetEnablePalette(dev, 0, false);
  268. if (graphicsmode) /* graphics mode => framebuffer => no need to save */
  269. return;
  270. NV_INFO(drm, "%sing VGA fonts\n", save ? "Sav" : "Restor");
  271. /* map first 64KiB of VRAM, holds VGA fonts etc */
  272. iovram = ioremap(pci_resource_start(dev->pdev, 1), 65536);
  273. if (!iovram) {
  274. NV_ERROR(drm, "Failed to map VRAM, "
  275. "cannot save/restore VGA fonts.\n");
  276. return;
  277. }
  278. if (nv_two_heads(dev))
  279. NVBlankScreen(dev, 1, true);
  280. NVBlankScreen(dev, 0, true);
  281. /* save control regs */
  282. misc = NVReadPRMVIO(dev, 0, NV_PRMVIO_MISC__READ);
  283. seq2 = NVReadVgaSeq(dev, 0, NV_VIO_SR_PLANE_MASK_INDEX);
  284. seq4 = NVReadVgaSeq(dev, 0, NV_VIO_SR_MEM_MODE_INDEX);
  285. gr4 = NVReadVgaGr(dev, 0, NV_VIO_GX_READ_MAP_INDEX);
  286. gr5 = NVReadVgaGr(dev, 0, NV_VIO_GX_MODE_INDEX);
  287. gr6 = NVReadVgaGr(dev, 0, NV_VIO_GX_MISC_INDEX);
  288. NVWritePRMVIO(dev, 0, NV_PRMVIO_MISC__WRITE, 0x67);
  289. NVWriteVgaSeq(dev, 0, NV_VIO_SR_MEM_MODE_INDEX, 0x6);
  290. NVWriteVgaGr(dev, 0, NV_VIO_GX_MODE_INDEX, 0x0);
  291. NVWriteVgaGr(dev, 0, NV_VIO_GX_MISC_INDEX, 0x5);
  292. /* store font in planes 0..3 */
  293. for (plane = 0; plane < 4; plane++)
  294. nouveau_vga_font_io(dev, iovram, save, plane);
  295. /* restore control regs */
  296. NVWritePRMVIO(dev, 0, NV_PRMVIO_MISC__WRITE, misc);
  297. NVWriteVgaGr(dev, 0, NV_VIO_GX_READ_MAP_INDEX, gr4);
  298. NVWriteVgaGr(dev, 0, NV_VIO_GX_MODE_INDEX, gr5);
  299. NVWriteVgaGr(dev, 0, NV_VIO_GX_MISC_INDEX, gr6);
  300. NVWriteVgaSeq(dev, 0, NV_VIO_SR_PLANE_MASK_INDEX, seq2);
  301. NVWriteVgaSeq(dev, 0, NV_VIO_SR_MEM_MODE_INDEX, seq4);
  302. if (nv_two_heads(dev))
  303. NVBlankScreen(dev, 1, false);
  304. NVBlankScreen(dev, 0, false);
  305. iounmap(iovram);
  306. }
  307. /*
  308. * mode state save/load
  309. */
  310. static void
  311. rd_cio_state(struct drm_device *dev, int head,
  312. struct nv04_crtc_reg *crtcstate, int index)
  313. {
  314. crtcstate->CRTC[index] = NVReadVgaCrtc(dev, head, index);
  315. }
  316. static void
  317. wr_cio_state(struct drm_device *dev, int head,
  318. struct nv04_crtc_reg *crtcstate, int index)
  319. {
  320. NVWriteVgaCrtc(dev, head, index, crtcstate->CRTC[index]);
  321. }
  322. static void
  323. nv_save_state_ramdac(struct drm_device *dev, int head,
  324. struct nv04_mode_state *state)
  325. {
  326. struct nouveau_drm *drm = nouveau_drm(dev);
  327. struct nv04_crtc_reg *regp = &state->crtc_reg[head];
  328. int i;
  329. if (drm->device.info.family >= NV_DEVICE_INFO_V0_CELSIUS)
  330. regp->nv10_cursync = NVReadRAMDAC(dev, head, NV_RAMDAC_NV10_CURSYNC);
  331. nouveau_hw_get_pllvals(dev, head ? PLL_VPLL1 : PLL_VPLL0, &regp->pllvals);
  332. state->pllsel = NVReadRAMDAC(dev, 0, NV_PRAMDAC_PLL_COEFF_SELECT);
  333. if (nv_two_heads(dev))
  334. state->sel_clk = NVReadRAMDAC(dev, 0, NV_PRAMDAC_SEL_CLK);
  335. if (drm->device.info.chipset == 0x11)
  336. regp->dither = NVReadRAMDAC(dev, head, NV_RAMDAC_DITHER_NV11);
  337. regp->ramdac_gen_ctrl = NVReadRAMDAC(dev, head, NV_PRAMDAC_GENERAL_CONTROL);
  338. if (nv_gf4_disp_arch(dev))
  339. regp->ramdac_630 = NVReadRAMDAC(dev, head, NV_PRAMDAC_630);
  340. if (drm->device.info.chipset >= 0x30)
  341. regp->ramdac_634 = NVReadRAMDAC(dev, head, NV_PRAMDAC_634);
  342. regp->tv_setup = NVReadRAMDAC(dev, head, NV_PRAMDAC_TV_SETUP);
  343. regp->tv_vtotal = NVReadRAMDAC(dev, head, NV_PRAMDAC_TV_VTOTAL);
  344. regp->tv_vskew = NVReadRAMDAC(dev, head, NV_PRAMDAC_TV_VSKEW);
  345. regp->tv_vsync_delay = NVReadRAMDAC(dev, head, NV_PRAMDAC_TV_VSYNC_DELAY);
  346. regp->tv_htotal = NVReadRAMDAC(dev, head, NV_PRAMDAC_TV_HTOTAL);
  347. regp->tv_hskew = NVReadRAMDAC(dev, head, NV_PRAMDAC_TV_HSKEW);
  348. regp->tv_hsync_delay = NVReadRAMDAC(dev, head, NV_PRAMDAC_TV_HSYNC_DELAY);
  349. regp->tv_hsync_delay2 = NVReadRAMDAC(dev, head, NV_PRAMDAC_TV_HSYNC_DELAY2);
  350. for (i = 0; i < 7; i++) {
  351. uint32_t ramdac_reg = NV_PRAMDAC_FP_VDISPLAY_END + (i * 4);
  352. regp->fp_vert_regs[i] = NVReadRAMDAC(dev, head, ramdac_reg);
  353. regp->fp_horiz_regs[i] = NVReadRAMDAC(dev, head, ramdac_reg + 0x20);
  354. }
  355. if (nv_gf4_disp_arch(dev)) {
  356. regp->dither = NVReadRAMDAC(dev, head, NV_RAMDAC_FP_DITHER);
  357. for (i = 0; i < 3; i++) {
  358. regp->dither_regs[i] = NVReadRAMDAC(dev, head, NV_PRAMDAC_850 + i * 4);
  359. regp->dither_regs[i + 3] = NVReadRAMDAC(dev, head, NV_PRAMDAC_85C + i * 4);
  360. }
  361. }
  362. regp->fp_control = NVReadRAMDAC(dev, head, NV_PRAMDAC_FP_TG_CONTROL);
  363. regp->fp_debug_0 = NVReadRAMDAC(dev, head, NV_PRAMDAC_FP_DEBUG_0);
  364. if (!nv_gf4_disp_arch(dev) && head == 0) {
  365. /* early chips don't allow access to PRAMDAC_TMDS_* without
  366. * the head A FPCLK on (nv11 even locks up) */
  367. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_FP_DEBUG_0, regp->fp_debug_0 &
  368. ~NV_PRAMDAC_FP_DEBUG_0_PWRDOWN_FPCLK);
  369. }
  370. regp->fp_debug_1 = NVReadRAMDAC(dev, head, NV_PRAMDAC_FP_DEBUG_1);
  371. regp->fp_debug_2 = NVReadRAMDAC(dev, head, NV_PRAMDAC_FP_DEBUG_2);
  372. regp->fp_margin_color = NVReadRAMDAC(dev, head, NV_PRAMDAC_FP_MARGIN_COLOR);
  373. if (nv_gf4_disp_arch(dev))
  374. regp->ramdac_8c0 = NVReadRAMDAC(dev, head, NV_PRAMDAC_8C0);
  375. if (drm->device.info.family == NV_DEVICE_INFO_V0_CURIE) {
  376. regp->ramdac_a20 = NVReadRAMDAC(dev, head, NV_PRAMDAC_A20);
  377. regp->ramdac_a24 = NVReadRAMDAC(dev, head, NV_PRAMDAC_A24);
  378. regp->ramdac_a34 = NVReadRAMDAC(dev, head, NV_PRAMDAC_A34);
  379. for (i = 0; i < 38; i++)
  380. regp->ctv_regs[i] = NVReadRAMDAC(dev, head,
  381. NV_PRAMDAC_CTV + 4*i);
  382. }
  383. }
  384. static void
  385. nv_load_state_ramdac(struct drm_device *dev, int head,
  386. struct nv04_mode_state *state)
  387. {
  388. struct nouveau_drm *drm = nouveau_drm(dev);
  389. struct nvkm_clk *clk = nvxx_clk(&drm->device);
  390. struct nv04_crtc_reg *regp = &state->crtc_reg[head];
  391. uint32_t pllreg = head ? NV_RAMDAC_VPLL2 : NV_PRAMDAC_VPLL_COEFF;
  392. int i;
  393. if (drm->device.info.family >= NV_DEVICE_INFO_V0_CELSIUS)
  394. NVWriteRAMDAC(dev, head, NV_RAMDAC_NV10_CURSYNC, regp->nv10_cursync);
  395. clk->pll_prog(clk, pllreg, &regp->pllvals);
  396. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_PLL_COEFF_SELECT, state->pllsel);
  397. if (nv_two_heads(dev))
  398. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_SEL_CLK, state->sel_clk);
  399. if (drm->device.info.chipset == 0x11)
  400. NVWriteRAMDAC(dev, head, NV_RAMDAC_DITHER_NV11, regp->dither);
  401. NVWriteRAMDAC(dev, head, NV_PRAMDAC_GENERAL_CONTROL, regp->ramdac_gen_ctrl);
  402. if (nv_gf4_disp_arch(dev))
  403. NVWriteRAMDAC(dev, head, NV_PRAMDAC_630, regp->ramdac_630);
  404. if (drm->device.info.chipset >= 0x30)
  405. NVWriteRAMDAC(dev, head, NV_PRAMDAC_634, regp->ramdac_634);
  406. NVWriteRAMDAC(dev, head, NV_PRAMDAC_TV_SETUP, regp->tv_setup);
  407. NVWriteRAMDAC(dev, head, NV_PRAMDAC_TV_VTOTAL, regp->tv_vtotal);
  408. NVWriteRAMDAC(dev, head, NV_PRAMDAC_TV_VSKEW, regp->tv_vskew);
  409. NVWriteRAMDAC(dev, head, NV_PRAMDAC_TV_VSYNC_DELAY, regp->tv_vsync_delay);
  410. NVWriteRAMDAC(dev, head, NV_PRAMDAC_TV_HTOTAL, regp->tv_htotal);
  411. NVWriteRAMDAC(dev, head, NV_PRAMDAC_TV_HSKEW, regp->tv_hskew);
  412. NVWriteRAMDAC(dev, head, NV_PRAMDAC_TV_HSYNC_DELAY, regp->tv_hsync_delay);
  413. NVWriteRAMDAC(dev, head, NV_PRAMDAC_TV_HSYNC_DELAY2, regp->tv_hsync_delay2);
  414. for (i = 0; i < 7; i++) {
  415. uint32_t ramdac_reg = NV_PRAMDAC_FP_VDISPLAY_END + (i * 4);
  416. NVWriteRAMDAC(dev, head, ramdac_reg, regp->fp_vert_regs[i]);
  417. NVWriteRAMDAC(dev, head, ramdac_reg + 0x20, regp->fp_horiz_regs[i]);
  418. }
  419. if (nv_gf4_disp_arch(dev)) {
  420. NVWriteRAMDAC(dev, head, NV_RAMDAC_FP_DITHER, regp->dither);
  421. for (i = 0; i < 3; i++) {
  422. NVWriteRAMDAC(dev, head, NV_PRAMDAC_850 + i * 4, regp->dither_regs[i]);
  423. NVWriteRAMDAC(dev, head, NV_PRAMDAC_85C + i * 4, regp->dither_regs[i + 3]);
  424. }
  425. }
  426. NVWriteRAMDAC(dev, head, NV_PRAMDAC_FP_TG_CONTROL, regp->fp_control);
  427. NVWriteRAMDAC(dev, head, NV_PRAMDAC_FP_DEBUG_0, regp->fp_debug_0);
  428. NVWriteRAMDAC(dev, head, NV_PRAMDAC_FP_DEBUG_1, regp->fp_debug_1);
  429. NVWriteRAMDAC(dev, head, NV_PRAMDAC_FP_DEBUG_2, regp->fp_debug_2);
  430. NVWriteRAMDAC(dev, head, NV_PRAMDAC_FP_MARGIN_COLOR, regp->fp_margin_color);
  431. if (nv_gf4_disp_arch(dev))
  432. NVWriteRAMDAC(dev, head, NV_PRAMDAC_8C0, regp->ramdac_8c0);
  433. if (drm->device.info.family == NV_DEVICE_INFO_V0_CURIE) {
  434. NVWriteRAMDAC(dev, head, NV_PRAMDAC_A20, regp->ramdac_a20);
  435. NVWriteRAMDAC(dev, head, NV_PRAMDAC_A24, regp->ramdac_a24);
  436. NVWriteRAMDAC(dev, head, NV_PRAMDAC_A34, regp->ramdac_a34);
  437. for (i = 0; i < 38; i++)
  438. NVWriteRAMDAC(dev, head,
  439. NV_PRAMDAC_CTV + 4*i, regp->ctv_regs[i]);
  440. }
  441. }
  442. static void
  443. nv_save_state_vga(struct drm_device *dev, int head,
  444. struct nv04_mode_state *state)
  445. {
  446. struct nv04_crtc_reg *regp = &state->crtc_reg[head];
  447. int i;
  448. regp->MiscOutReg = NVReadPRMVIO(dev, head, NV_PRMVIO_MISC__READ);
  449. for (i = 0; i < 25; i++)
  450. rd_cio_state(dev, head, regp, i);
  451. NVSetEnablePalette(dev, head, true);
  452. for (i = 0; i < 21; i++)
  453. regp->Attribute[i] = NVReadVgaAttr(dev, head, i);
  454. NVSetEnablePalette(dev, head, false);
  455. for (i = 0; i < 9; i++)
  456. regp->Graphics[i] = NVReadVgaGr(dev, head, i);
  457. for (i = 0; i < 5; i++)
  458. regp->Sequencer[i] = NVReadVgaSeq(dev, head, i);
  459. }
  460. static void
  461. nv_load_state_vga(struct drm_device *dev, int head,
  462. struct nv04_mode_state *state)
  463. {
  464. struct nv04_crtc_reg *regp = &state->crtc_reg[head];
  465. int i;
  466. NVWritePRMVIO(dev, head, NV_PRMVIO_MISC__WRITE, regp->MiscOutReg);
  467. for (i = 0; i < 5; i++)
  468. NVWriteVgaSeq(dev, head, i, regp->Sequencer[i]);
  469. nv_lock_vga_crtc_base(dev, head, false);
  470. for (i = 0; i < 25; i++)
  471. wr_cio_state(dev, head, regp, i);
  472. nv_lock_vga_crtc_base(dev, head, true);
  473. for (i = 0; i < 9; i++)
  474. NVWriteVgaGr(dev, head, i, regp->Graphics[i]);
  475. NVSetEnablePalette(dev, head, true);
  476. for (i = 0; i < 21; i++)
  477. NVWriteVgaAttr(dev, head, i, regp->Attribute[i]);
  478. NVSetEnablePalette(dev, head, false);
  479. }
  480. static void
  481. nv_save_state_ext(struct drm_device *dev, int head,
  482. struct nv04_mode_state *state)
  483. {
  484. struct nouveau_drm *drm = nouveau_drm(dev);
  485. struct nv04_crtc_reg *regp = &state->crtc_reg[head];
  486. int i;
  487. rd_cio_state(dev, head, regp, NV_CIO_CRE_LCD__INDEX);
  488. rd_cio_state(dev, head, regp, NV_CIO_CRE_RPC0_INDEX);
  489. rd_cio_state(dev, head, regp, NV_CIO_CRE_RPC1_INDEX);
  490. rd_cio_state(dev, head, regp, NV_CIO_CRE_LSR_INDEX);
  491. rd_cio_state(dev, head, regp, NV_CIO_CRE_PIXEL_INDEX);
  492. rd_cio_state(dev, head, regp, NV_CIO_CRE_HEB__INDEX);
  493. rd_cio_state(dev, head, regp, NV_CIO_CRE_ENH_INDEX);
  494. rd_cio_state(dev, head, regp, NV_CIO_CRE_FF_INDEX);
  495. rd_cio_state(dev, head, regp, NV_CIO_CRE_FFLWM__INDEX);
  496. rd_cio_state(dev, head, regp, NV_CIO_CRE_21);
  497. if (drm->device.info.family >= NV_DEVICE_INFO_V0_KELVIN)
  498. rd_cio_state(dev, head, regp, NV_CIO_CRE_47);
  499. if (drm->device.info.family >= NV_DEVICE_INFO_V0_RANKINE)
  500. rd_cio_state(dev, head, regp, 0x9f);
  501. rd_cio_state(dev, head, regp, NV_CIO_CRE_49);
  502. rd_cio_state(dev, head, regp, NV_CIO_CRE_HCUR_ADDR0_INDEX);
  503. rd_cio_state(dev, head, regp, NV_CIO_CRE_HCUR_ADDR1_INDEX);
  504. rd_cio_state(dev, head, regp, NV_CIO_CRE_HCUR_ADDR2_INDEX);
  505. rd_cio_state(dev, head, regp, NV_CIO_CRE_ILACE__INDEX);
  506. if (drm->device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
  507. regp->crtc_830 = NVReadCRTC(dev, head, NV_PCRTC_830);
  508. regp->crtc_834 = NVReadCRTC(dev, head, NV_PCRTC_834);
  509. if (drm->device.info.family >= NV_DEVICE_INFO_V0_RANKINE)
  510. regp->gpio_ext = NVReadCRTC(dev, head, NV_PCRTC_GPIO_EXT);
  511. if (drm->device.info.family == NV_DEVICE_INFO_V0_CURIE)
  512. regp->crtc_850 = NVReadCRTC(dev, head, NV_PCRTC_850);
  513. if (nv_two_heads(dev))
  514. regp->crtc_eng_ctrl = NVReadCRTC(dev, head, NV_PCRTC_ENGINE_CTRL);
  515. regp->cursor_cfg = NVReadCRTC(dev, head, NV_PCRTC_CURSOR_CONFIG);
  516. }
  517. regp->crtc_cfg = NVReadCRTC(dev, head, NV_PCRTC_CONFIG);
  518. rd_cio_state(dev, head, regp, NV_CIO_CRE_SCRATCH3__INDEX);
  519. rd_cio_state(dev, head, regp, NV_CIO_CRE_SCRATCH4__INDEX);
  520. if (drm->device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
  521. rd_cio_state(dev, head, regp, NV_CIO_CRE_EBR_INDEX);
  522. rd_cio_state(dev, head, regp, NV_CIO_CRE_CSB);
  523. rd_cio_state(dev, head, regp, NV_CIO_CRE_4B);
  524. rd_cio_state(dev, head, regp, NV_CIO_CRE_TVOUT_LATENCY);
  525. }
  526. /* NV11 and NV20 don't have this, they stop at 0x52. */
  527. if (nv_gf4_disp_arch(dev)) {
  528. rd_cio_state(dev, head, regp, NV_CIO_CRE_42);
  529. rd_cio_state(dev, head, regp, NV_CIO_CRE_53);
  530. rd_cio_state(dev, head, regp, NV_CIO_CRE_54);
  531. for (i = 0; i < 0x10; i++)
  532. regp->CR58[i] = NVReadVgaCrtc5758(dev, head, i);
  533. rd_cio_state(dev, head, regp, NV_CIO_CRE_59);
  534. rd_cio_state(dev, head, regp, NV_CIO_CRE_5B);
  535. rd_cio_state(dev, head, regp, NV_CIO_CRE_85);
  536. rd_cio_state(dev, head, regp, NV_CIO_CRE_86);
  537. }
  538. regp->fb_start = NVReadCRTC(dev, head, NV_PCRTC_START);
  539. }
  540. static void
  541. nv_load_state_ext(struct drm_device *dev, int head,
  542. struct nv04_mode_state *state)
  543. {
  544. struct nouveau_drm *drm = nouveau_drm(dev);
  545. struct nvif_device *device = &drm->device;
  546. struct nvkm_timer *ptimer = nvxx_timer(device);
  547. struct nv04_crtc_reg *regp = &state->crtc_reg[head];
  548. uint32_t reg900;
  549. int i;
  550. if (drm->device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
  551. if (nv_two_heads(dev))
  552. /* setting ENGINE_CTRL (EC) *must* come before
  553. * CIO_CRE_LCD, as writing CRE_LCD sets bits 16 & 17 in
  554. * EC that should not be overwritten by writing stale EC
  555. */
  556. NVWriteCRTC(dev, head, NV_PCRTC_ENGINE_CTRL, regp->crtc_eng_ctrl);
  557. nvif_wr32(device, NV_PVIDEO_STOP, 1);
  558. nvif_wr32(device, NV_PVIDEO_INTR_EN, 0);
  559. nvif_wr32(device, NV_PVIDEO_OFFSET_BUFF(0), 0);
  560. nvif_wr32(device, NV_PVIDEO_OFFSET_BUFF(1), 0);
  561. nvif_wr32(device, NV_PVIDEO_LIMIT(0), device->info.ram_size - 1);
  562. nvif_wr32(device, NV_PVIDEO_LIMIT(1), device->info.ram_size - 1);
  563. nvif_wr32(device, NV_PVIDEO_UVPLANE_LIMIT(0), device->info.ram_size - 1);
  564. nvif_wr32(device, NV_PVIDEO_UVPLANE_LIMIT(1), device->info.ram_size - 1);
  565. nvif_wr32(device, NV_PBUS_POWERCTRL_2, 0);
  566. NVWriteCRTC(dev, head, NV_PCRTC_CURSOR_CONFIG, regp->cursor_cfg);
  567. NVWriteCRTC(dev, head, NV_PCRTC_830, regp->crtc_830);
  568. NVWriteCRTC(dev, head, NV_PCRTC_834, regp->crtc_834);
  569. if (drm->device.info.family >= NV_DEVICE_INFO_V0_RANKINE)
  570. NVWriteCRTC(dev, head, NV_PCRTC_GPIO_EXT, regp->gpio_ext);
  571. if (drm->device.info.family == NV_DEVICE_INFO_V0_CURIE) {
  572. NVWriteCRTC(dev, head, NV_PCRTC_850, regp->crtc_850);
  573. reg900 = NVReadRAMDAC(dev, head, NV_PRAMDAC_900);
  574. if (regp->crtc_cfg == NV10_PCRTC_CONFIG_START_ADDRESS_HSYNC)
  575. NVWriteRAMDAC(dev, head, NV_PRAMDAC_900, reg900 | 0x10000);
  576. else
  577. NVWriteRAMDAC(dev, head, NV_PRAMDAC_900, reg900 & ~0x10000);
  578. }
  579. }
  580. NVWriteCRTC(dev, head, NV_PCRTC_CONFIG, regp->crtc_cfg);
  581. wr_cio_state(dev, head, regp, NV_CIO_CRE_RPC0_INDEX);
  582. wr_cio_state(dev, head, regp, NV_CIO_CRE_RPC1_INDEX);
  583. wr_cio_state(dev, head, regp, NV_CIO_CRE_LSR_INDEX);
  584. wr_cio_state(dev, head, regp, NV_CIO_CRE_PIXEL_INDEX);
  585. wr_cio_state(dev, head, regp, NV_CIO_CRE_LCD__INDEX);
  586. wr_cio_state(dev, head, regp, NV_CIO_CRE_HEB__INDEX);
  587. wr_cio_state(dev, head, regp, NV_CIO_CRE_ENH_INDEX);
  588. wr_cio_state(dev, head, regp, NV_CIO_CRE_FF_INDEX);
  589. wr_cio_state(dev, head, regp, NV_CIO_CRE_FFLWM__INDEX);
  590. if (drm->device.info.family >= NV_DEVICE_INFO_V0_KELVIN)
  591. wr_cio_state(dev, head, regp, NV_CIO_CRE_47);
  592. if (drm->device.info.family >= NV_DEVICE_INFO_V0_RANKINE)
  593. wr_cio_state(dev, head, regp, 0x9f);
  594. wr_cio_state(dev, head, regp, NV_CIO_CRE_49);
  595. wr_cio_state(dev, head, regp, NV_CIO_CRE_HCUR_ADDR0_INDEX);
  596. wr_cio_state(dev, head, regp, NV_CIO_CRE_HCUR_ADDR1_INDEX);
  597. wr_cio_state(dev, head, regp, NV_CIO_CRE_HCUR_ADDR2_INDEX);
  598. if (drm->device.info.family == NV_DEVICE_INFO_V0_CURIE)
  599. nv_fix_nv40_hw_cursor(dev, head);
  600. wr_cio_state(dev, head, regp, NV_CIO_CRE_ILACE__INDEX);
  601. wr_cio_state(dev, head, regp, NV_CIO_CRE_SCRATCH3__INDEX);
  602. wr_cio_state(dev, head, regp, NV_CIO_CRE_SCRATCH4__INDEX);
  603. if (drm->device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
  604. wr_cio_state(dev, head, regp, NV_CIO_CRE_EBR_INDEX);
  605. wr_cio_state(dev, head, regp, NV_CIO_CRE_CSB);
  606. wr_cio_state(dev, head, regp, NV_CIO_CRE_4B);
  607. wr_cio_state(dev, head, regp, NV_CIO_CRE_TVOUT_LATENCY);
  608. }
  609. /* NV11 and NV20 stop at 0x52. */
  610. if (nv_gf4_disp_arch(dev)) {
  611. if (drm->device.info.family < NV_DEVICE_INFO_V0_KELVIN) {
  612. /* Not waiting for vertical retrace before modifying
  613. CRE_53/CRE_54 causes lockups. */
  614. nvkm_timer_wait_eq(ptimer, 650000000, NV_PRMCIO_INP0__COLOR, 0x8, 0x8);
  615. nvkm_timer_wait_eq(ptimer, 650000000, NV_PRMCIO_INP0__COLOR, 0x8, 0x0);
  616. }
  617. wr_cio_state(dev, head, regp, NV_CIO_CRE_42);
  618. wr_cio_state(dev, head, regp, NV_CIO_CRE_53);
  619. wr_cio_state(dev, head, regp, NV_CIO_CRE_54);
  620. for (i = 0; i < 0x10; i++)
  621. NVWriteVgaCrtc5758(dev, head, i, regp->CR58[i]);
  622. wr_cio_state(dev, head, regp, NV_CIO_CRE_59);
  623. wr_cio_state(dev, head, regp, NV_CIO_CRE_5B);
  624. wr_cio_state(dev, head, regp, NV_CIO_CRE_85);
  625. wr_cio_state(dev, head, regp, NV_CIO_CRE_86);
  626. }
  627. NVWriteCRTC(dev, head, NV_PCRTC_START, regp->fb_start);
  628. }
  629. static void
  630. nv_save_state_palette(struct drm_device *dev, int head,
  631. struct nv04_mode_state *state)
  632. {
  633. struct nvif_device *device = &nouveau_drm(dev)->device;
  634. int head_offset = head * NV_PRMDIO_SIZE, i;
  635. nvif_wr08(device, NV_PRMDIO_PIXEL_MASK + head_offset,
  636. NV_PRMDIO_PIXEL_MASK_MASK);
  637. nvif_wr08(device, NV_PRMDIO_READ_MODE_ADDRESS + head_offset, 0x0);
  638. for (i = 0; i < 768; i++) {
  639. state->crtc_reg[head].DAC[i] = nvif_rd08(device,
  640. NV_PRMDIO_PALETTE_DATA + head_offset);
  641. }
  642. NVSetEnablePalette(dev, head, false);
  643. }
  644. void
  645. nouveau_hw_load_state_palette(struct drm_device *dev, int head,
  646. struct nv04_mode_state *state)
  647. {
  648. struct nvif_device *device = &nouveau_drm(dev)->device;
  649. int head_offset = head * NV_PRMDIO_SIZE, i;
  650. nvif_wr08(device, NV_PRMDIO_PIXEL_MASK + head_offset,
  651. NV_PRMDIO_PIXEL_MASK_MASK);
  652. nvif_wr08(device, NV_PRMDIO_WRITE_MODE_ADDRESS + head_offset, 0x0);
  653. for (i = 0; i < 768; i++) {
  654. nvif_wr08(device, NV_PRMDIO_PALETTE_DATA + head_offset,
  655. state->crtc_reg[head].DAC[i]);
  656. }
  657. NVSetEnablePalette(dev, head, false);
  658. }
  659. void nouveau_hw_save_state(struct drm_device *dev, int head,
  660. struct nv04_mode_state *state)
  661. {
  662. struct nouveau_drm *drm = nouveau_drm(dev);
  663. if (drm->device.info.chipset == 0x11)
  664. /* NB: no attempt is made to restore the bad pll later on */
  665. nouveau_hw_fix_bad_vpll(dev, head);
  666. nv_save_state_ramdac(dev, head, state);
  667. nv_save_state_vga(dev, head, state);
  668. nv_save_state_palette(dev, head, state);
  669. nv_save_state_ext(dev, head, state);
  670. }
  671. void nouveau_hw_load_state(struct drm_device *dev, int head,
  672. struct nv04_mode_state *state)
  673. {
  674. NVVgaProtect(dev, head, true);
  675. nv_load_state_ramdac(dev, head, state);
  676. nv_load_state_ext(dev, head, state);
  677. nouveau_hw_load_state_palette(dev, head, state);
  678. nv_load_state_vga(dev, head, state);
  679. NVVgaProtect(dev, head, false);
  680. }