msm_drv.h 10.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317
  1. /*
  2. * Copyright (C) 2013 Red Hat
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #ifndef __MSM_DRV_H__
  18. #define __MSM_DRV_H__
  19. #include <linux/kernel.h>
  20. #include <linux/clk.h>
  21. #include <linux/cpufreq.h>
  22. #include <linux/module.h>
  23. #include <linux/component.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/pm.h>
  26. #include <linux/pm_runtime.h>
  27. #include <linux/slab.h>
  28. #include <linux/list.h>
  29. #include <linux/iommu.h>
  30. #include <linux/types.h>
  31. #include <asm/sizes.h>
  32. #ifndef CONFIG_OF
  33. #include <mach/board.h>
  34. #include <mach/socinfo.h>
  35. #include <mach/iommu_domains.h>
  36. #endif
  37. #include <drm/drmP.h>
  38. #include <drm/drm_atomic.h>
  39. #include <drm/drm_atomic_helper.h>
  40. #include <drm/drm_crtc_helper.h>
  41. #include <drm/drm_plane_helper.h>
  42. #include <drm/drm_fb_helper.h>
  43. #include <drm/msm_drm.h>
  44. #include <drm/drm_gem.h>
  45. struct msm_kms;
  46. struct msm_gpu;
  47. struct msm_mmu;
  48. struct msm_rd_state;
  49. struct msm_perf_state;
  50. struct msm_gem_submit;
  51. #define NUM_DOMAINS 2 /* one for KMS, then one per gpu core (?) */
  52. struct msm_file_private {
  53. /* currently we don't do anything useful with this.. but when
  54. * per-context address spaces are supported we'd keep track of
  55. * the context's page-tables here.
  56. */
  57. int dummy;
  58. };
  59. struct msm_drm_private {
  60. struct msm_kms *kms;
  61. /* subordinate devices, if present: */
  62. struct platform_device *gpu_pdev;
  63. /* possibly this should be in the kms component, but it is
  64. * shared by both mdp4 and mdp5..
  65. */
  66. struct hdmi *hdmi;
  67. /* eDP is for mdp5 only, but kms has not been created
  68. * when edp_bind() and edp_init() are called. Here is the only
  69. * place to keep the edp instance.
  70. */
  71. struct msm_edp *edp;
  72. /* DSI is shared by mdp4 and mdp5 */
  73. struct msm_dsi *dsi[2];
  74. /* when we have more than one 'msm_gpu' these need to be an array: */
  75. struct msm_gpu *gpu;
  76. struct msm_file_private *lastctx;
  77. struct drm_fb_helper *fbdev;
  78. uint32_t next_fence, completed_fence;
  79. wait_queue_head_t fence_event;
  80. struct msm_rd_state *rd;
  81. struct msm_perf_state *perf;
  82. /* list of GEM objects: */
  83. struct list_head inactive_list;
  84. struct workqueue_struct *wq;
  85. /* callbacks deferred until bo is inactive: */
  86. struct list_head fence_cbs;
  87. /* crtcs pending async atomic updates: */
  88. uint32_t pending_crtcs;
  89. wait_queue_head_t pending_crtcs_event;
  90. /* registered MMUs: */
  91. unsigned int num_mmus;
  92. struct msm_mmu *mmus[NUM_DOMAINS];
  93. unsigned int num_planes;
  94. struct drm_plane *planes[8];
  95. unsigned int num_crtcs;
  96. struct drm_crtc *crtcs[8];
  97. unsigned int num_encoders;
  98. struct drm_encoder *encoders[8];
  99. unsigned int num_bridges;
  100. struct drm_bridge *bridges[8];
  101. unsigned int num_connectors;
  102. struct drm_connector *connectors[8];
  103. /* VRAM carveout, used when no IOMMU: */
  104. struct {
  105. unsigned long size;
  106. dma_addr_t paddr;
  107. /* NOTE: mm managed at the page level, size is in # of pages
  108. * and position mm_node->start is in # of pages:
  109. */
  110. struct drm_mm mm;
  111. } vram;
  112. };
  113. struct msm_format {
  114. uint32_t pixel_format;
  115. };
  116. /* callback from wq once fence has passed: */
  117. struct msm_fence_cb {
  118. struct work_struct work;
  119. uint32_t fence;
  120. void (*func)(struct msm_fence_cb *cb);
  121. };
  122. void __msm_fence_worker(struct work_struct *work);
  123. #define INIT_FENCE_CB(_cb, _func) do { \
  124. INIT_WORK(&(_cb)->work, __msm_fence_worker); \
  125. (_cb)->func = _func; \
  126. } while (0)
  127. int msm_atomic_check(struct drm_device *dev,
  128. struct drm_atomic_state *state);
  129. int msm_atomic_commit(struct drm_device *dev,
  130. struct drm_atomic_state *state, bool async);
  131. int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu);
  132. int msm_wait_fence_interruptable(struct drm_device *dev, uint32_t fence,
  133. ktime_t *timeout);
  134. int msm_queue_fence_cb(struct drm_device *dev,
  135. struct msm_fence_cb *cb, uint32_t fence);
  136. void msm_update_fence(struct drm_device *dev, uint32_t fence);
  137. int msm_ioctl_gem_submit(struct drm_device *dev, void *data,
  138. struct drm_file *file);
  139. int msm_gem_mmap_obj(struct drm_gem_object *obj,
  140. struct vm_area_struct *vma);
  141. int msm_gem_mmap(struct file *filp, struct vm_area_struct *vma);
  142. int msm_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  143. uint64_t msm_gem_mmap_offset(struct drm_gem_object *obj);
  144. int msm_gem_get_iova_locked(struct drm_gem_object *obj, int id,
  145. uint32_t *iova);
  146. int msm_gem_get_iova(struct drm_gem_object *obj, int id, uint32_t *iova);
  147. uint32_t msm_gem_iova(struct drm_gem_object *obj, int id);
  148. struct page **msm_gem_get_pages(struct drm_gem_object *obj);
  149. void msm_gem_put_pages(struct drm_gem_object *obj);
  150. void msm_gem_put_iova(struct drm_gem_object *obj, int id);
  151. int msm_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
  152. struct drm_mode_create_dumb *args);
  153. int msm_gem_dumb_map_offset(struct drm_file *file, struct drm_device *dev,
  154. uint32_t handle, uint64_t *offset);
  155. struct sg_table *msm_gem_prime_get_sg_table(struct drm_gem_object *obj);
  156. void *msm_gem_prime_vmap(struct drm_gem_object *obj);
  157. void msm_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  158. int msm_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
  159. struct drm_gem_object *msm_gem_prime_import_sg_table(struct drm_device *dev,
  160. struct dma_buf_attachment *attach, struct sg_table *sg);
  161. int msm_gem_prime_pin(struct drm_gem_object *obj);
  162. void msm_gem_prime_unpin(struct drm_gem_object *obj);
  163. void *msm_gem_vaddr_locked(struct drm_gem_object *obj);
  164. void *msm_gem_vaddr(struct drm_gem_object *obj);
  165. int msm_gem_queue_inactive_cb(struct drm_gem_object *obj,
  166. struct msm_fence_cb *cb);
  167. void msm_gem_move_to_active(struct drm_gem_object *obj,
  168. struct msm_gpu *gpu, bool write, uint32_t fence);
  169. void msm_gem_move_to_inactive(struct drm_gem_object *obj);
  170. int msm_gem_cpu_prep(struct drm_gem_object *obj, uint32_t op,
  171. ktime_t *timeout);
  172. int msm_gem_cpu_fini(struct drm_gem_object *obj);
  173. void msm_gem_free_object(struct drm_gem_object *obj);
  174. int msm_gem_new_handle(struct drm_device *dev, struct drm_file *file,
  175. uint32_t size, uint32_t flags, uint32_t *handle);
  176. struct drm_gem_object *msm_gem_new(struct drm_device *dev,
  177. uint32_t size, uint32_t flags);
  178. struct drm_gem_object *msm_gem_import(struct drm_device *dev,
  179. uint32_t size, struct sg_table *sgt);
  180. int msm_framebuffer_prepare(struct drm_framebuffer *fb, int id);
  181. void msm_framebuffer_cleanup(struct drm_framebuffer *fb, int id);
  182. uint32_t msm_framebuffer_iova(struct drm_framebuffer *fb, int id, int plane);
  183. struct drm_gem_object *msm_framebuffer_bo(struct drm_framebuffer *fb, int plane);
  184. const struct msm_format *msm_framebuffer_format(struct drm_framebuffer *fb);
  185. struct drm_framebuffer *msm_framebuffer_init(struct drm_device *dev,
  186. struct drm_mode_fb_cmd2 *mode_cmd, struct drm_gem_object **bos);
  187. struct drm_framebuffer *msm_framebuffer_create(struct drm_device *dev,
  188. struct drm_file *file, struct drm_mode_fb_cmd2 *mode_cmd);
  189. struct drm_fb_helper *msm_fbdev_init(struct drm_device *dev);
  190. struct hdmi;
  191. int hdmi_modeset_init(struct hdmi *hdmi, struct drm_device *dev,
  192. struct drm_encoder *encoder);
  193. void __init hdmi_register(void);
  194. void __exit hdmi_unregister(void);
  195. struct msm_edp;
  196. void __init msm_edp_register(void);
  197. void __exit msm_edp_unregister(void);
  198. int msm_edp_modeset_init(struct msm_edp *edp, struct drm_device *dev,
  199. struct drm_encoder *encoder);
  200. struct msm_dsi;
  201. enum msm_dsi_encoder_id {
  202. MSM_DSI_VIDEO_ENCODER_ID = 0,
  203. MSM_DSI_CMD_ENCODER_ID = 1,
  204. MSM_DSI_ENCODER_NUM = 2
  205. };
  206. #ifdef CONFIG_DRM_MSM_DSI
  207. void __init msm_dsi_register(void);
  208. void __exit msm_dsi_unregister(void);
  209. int msm_dsi_modeset_init(struct msm_dsi *msm_dsi, struct drm_device *dev,
  210. struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM]);
  211. #else
  212. static inline void __init msm_dsi_register(void)
  213. {
  214. }
  215. static inline void __exit msm_dsi_unregister(void)
  216. {
  217. }
  218. static inline int msm_dsi_modeset_init(struct msm_dsi *msm_dsi,
  219. struct drm_device *dev,
  220. struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM])
  221. {
  222. return -EINVAL;
  223. }
  224. #endif
  225. #ifdef CONFIG_DEBUG_FS
  226. void msm_gem_describe(struct drm_gem_object *obj, struct seq_file *m);
  227. void msm_gem_describe_objects(struct list_head *list, struct seq_file *m);
  228. void msm_framebuffer_describe(struct drm_framebuffer *fb, struct seq_file *m);
  229. int msm_debugfs_late_init(struct drm_device *dev);
  230. int msm_rd_debugfs_init(struct drm_minor *minor);
  231. void msm_rd_debugfs_cleanup(struct drm_minor *minor);
  232. void msm_rd_dump_submit(struct msm_gem_submit *submit);
  233. int msm_perf_debugfs_init(struct drm_minor *minor);
  234. void msm_perf_debugfs_cleanup(struct drm_minor *minor);
  235. #else
  236. static inline int msm_debugfs_late_init(struct drm_device *dev) { return 0; }
  237. static inline void msm_rd_dump_submit(struct msm_gem_submit *submit) {}
  238. #endif
  239. void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
  240. const char *dbgname);
  241. void msm_writel(u32 data, void __iomem *addr);
  242. u32 msm_readl(const void __iomem *addr);
  243. #define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
  244. #define VERB(fmt, ...) if (0) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
  245. static inline bool fence_completed(struct drm_device *dev, uint32_t fence)
  246. {
  247. struct msm_drm_private *priv = dev->dev_private;
  248. return priv->completed_fence >= fence;
  249. }
  250. static inline int align_pitch(int width, int bpp)
  251. {
  252. int bytespp = (bpp + 7) / 8;
  253. /* adreno needs pitch aligned to 32 pixels: */
  254. return bytespp * ALIGN(width, 32);
  255. }
  256. /* for the generated headers: */
  257. #define INVALID_IDX(idx) ({BUG(); 0;})
  258. #define fui(x) ({BUG(); 0;})
  259. #define util_float_to_half(x) ({BUG(); 0;})
  260. #define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT)
  261. /* for conditionally setting boolean flag(s): */
  262. #define COND(bool, val) ((bool) ? (val) : 0)
  263. #endif /* __MSM_DRV_H__ */