mdp4_kms.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555
  1. /*
  2. * Copyright (C) 2013 Red Hat
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include "msm_drv.h"
  18. #include "msm_mmu.h"
  19. #include "mdp4_kms.h"
  20. static struct mdp4_platform_config *mdp4_get_config(struct platform_device *dev);
  21. static int mdp4_hw_init(struct msm_kms *kms)
  22. {
  23. struct mdp4_kms *mdp4_kms = to_mdp4_kms(to_mdp_kms(kms));
  24. struct drm_device *dev = mdp4_kms->dev;
  25. uint32_t version, major, minor, dmap_cfg, vg_cfg;
  26. unsigned long clk;
  27. int ret = 0;
  28. pm_runtime_get_sync(dev->dev);
  29. mdp4_enable(mdp4_kms);
  30. version = mdp4_read(mdp4_kms, REG_MDP4_VERSION);
  31. mdp4_disable(mdp4_kms);
  32. major = FIELD(version, MDP4_VERSION_MAJOR);
  33. minor = FIELD(version, MDP4_VERSION_MINOR);
  34. DBG("found MDP4 version v%d.%d", major, minor);
  35. if (major != 4) {
  36. dev_err(dev->dev, "unexpected MDP version: v%d.%d\n",
  37. major, minor);
  38. ret = -ENXIO;
  39. goto out;
  40. }
  41. mdp4_kms->rev = minor;
  42. if (mdp4_kms->dsi_pll_vdda) {
  43. if ((mdp4_kms->rev == 2) || (mdp4_kms->rev == 4)) {
  44. ret = regulator_set_voltage(mdp4_kms->dsi_pll_vdda,
  45. 1200000, 1200000);
  46. if (ret) {
  47. dev_err(dev->dev,
  48. "failed to set dsi_pll_vdda voltage: %d\n", ret);
  49. goto out;
  50. }
  51. }
  52. }
  53. if (mdp4_kms->dsi_pll_vddio) {
  54. if (mdp4_kms->rev == 2) {
  55. ret = regulator_set_voltage(mdp4_kms->dsi_pll_vddio,
  56. 1800000, 1800000);
  57. if (ret) {
  58. dev_err(dev->dev,
  59. "failed to set dsi_pll_vddio voltage: %d\n", ret);
  60. goto out;
  61. }
  62. }
  63. }
  64. if (mdp4_kms->rev > 1) {
  65. mdp4_write(mdp4_kms, REG_MDP4_CS_CONTROLLER0, 0x0707ffff);
  66. mdp4_write(mdp4_kms, REG_MDP4_CS_CONTROLLER1, 0x03073f3f);
  67. }
  68. mdp4_write(mdp4_kms, REG_MDP4_PORTMAP_MODE, 0x3);
  69. /* max read pending cmd config, 3 pending requests: */
  70. mdp4_write(mdp4_kms, REG_MDP4_READ_CNFG, 0x02222);
  71. clk = clk_get_rate(mdp4_kms->clk);
  72. if ((mdp4_kms->rev >= 1) || (clk >= 90000000)) {
  73. dmap_cfg = 0x47; /* 16 bytes-burst x 8 req */
  74. vg_cfg = 0x47; /* 16 bytes-burs x 8 req */
  75. } else {
  76. dmap_cfg = 0x27; /* 8 bytes-burst x 8 req */
  77. vg_cfg = 0x43; /* 16 bytes-burst x 4 req */
  78. }
  79. DBG("fetch config: dmap=%02x, vg=%02x", dmap_cfg, vg_cfg);
  80. mdp4_write(mdp4_kms, REG_MDP4_DMA_FETCH_CONFIG(DMA_P), dmap_cfg);
  81. mdp4_write(mdp4_kms, REG_MDP4_DMA_FETCH_CONFIG(DMA_E), dmap_cfg);
  82. mdp4_write(mdp4_kms, REG_MDP4_PIPE_FETCH_CONFIG(VG1), vg_cfg);
  83. mdp4_write(mdp4_kms, REG_MDP4_PIPE_FETCH_CONFIG(VG2), vg_cfg);
  84. mdp4_write(mdp4_kms, REG_MDP4_PIPE_FETCH_CONFIG(RGB1), vg_cfg);
  85. mdp4_write(mdp4_kms, REG_MDP4_PIPE_FETCH_CONFIG(RGB2), vg_cfg);
  86. if (mdp4_kms->rev >= 2)
  87. mdp4_write(mdp4_kms, REG_MDP4_LAYERMIXER_IN_CFG_UPDATE_METHOD, 1);
  88. mdp4_write(mdp4_kms, REG_MDP4_LAYERMIXER_IN_CFG, 0);
  89. /* disable CSC matrix / YUV by default: */
  90. mdp4_write(mdp4_kms, REG_MDP4_PIPE_OP_MODE(VG1), 0);
  91. mdp4_write(mdp4_kms, REG_MDP4_PIPE_OP_MODE(VG2), 0);
  92. mdp4_write(mdp4_kms, REG_MDP4_DMA_P_OP_MODE, 0);
  93. mdp4_write(mdp4_kms, REG_MDP4_DMA_S_OP_MODE, 0);
  94. mdp4_write(mdp4_kms, REG_MDP4_OVLP_CSC_CONFIG(1), 0);
  95. mdp4_write(mdp4_kms, REG_MDP4_OVLP_CSC_CONFIG(2), 0);
  96. if (mdp4_kms->rev > 1)
  97. mdp4_write(mdp4_kms, REG_MDP4_RESET_STATUS, 1);
  98. dev->mode_config.allow_fb_modifiers = true;
  99. out:
  100. pm_runtime_put_sync(dev->dev);
  101. return ret;
  102. }
  103. static void mdp4_prepare_commit(struct msm_kms *kms, struct drm_atomic_state *state)
  104. {
  105. struct mdp4_kms *mdp4_kms = to_mdp4_kms(to_mdp_kms(kms));
  106. int i, ncrtcs = state->dev->mode_config.num_crtc;
  107. mdp4_enable(mdp4_kms);
  108. /* see 119ecb7fd */
  109. for (i = 0; i < ncrtcs; i++) {
  110. struct drm_crtc *crtc = state->crtcs[i];
  111. if (!crtc)
  112. continue;
  113. drm_crtc_vblank_get(crtc);
  114. }
  115. }
  116. static void mdp4_complete_commit(struct msm_kms *kms, struct drm_atomic_state *state)
  117. {
  118. struct mdp4_kms *mdp4_kms = to_mdp4_kms(to_mdp_kms(kms));
  119. int i, ncrtcs = state->dev->mode_config.num_crtc;
  120. /* see 119ecb7fd */
  121. for (i = 0; i < ncrtcs; i++) {
  122. struct drm_crtc *crtc = state->crtcs[i];
  123. if (!crtc)
  124. continue;
  125. drm_crtc_vblank_put(crtc);
  126. }
  127. mdp4_disable(mdp4_kms);
  128. }
  129. static void mdp4_wait_for_crtc_commit_done(struct msm_kms *kms,
  130. struct drm_crtc *crtc)
  131. {
  132. mdp4_crtc_wait_for_commit_done(crtc);
  133. }
  134. static long mdp4_round_pixclk(struct msm_kms *kms, unsigned long rate,
  135. struct drm_encoder *encoder)
  136. {
  137. /* if we had >1 encoder, we'd need something more clever: */
  138. return mdp4_dtv_round_pixclk(encoder, rate);
  139. }
  140. static void mdp4_preclose(struct msm_kms *kms, struct drm_file *file)
  141. {
  142. struct mdp4_kms *mdp4_kms = to_mdp4_kms(to_mdp_kms(kms));
  143. struct msm_drm_private *priv = mdp4_kms->dev->dev_private;
  144. unsigned i;
  145. for (i = 0; i < priv->num_crtcs; i++)
  146. mdp4_crtc_cancel_pending_flip(priv->crtcs[i], file);
  147. }
  148. static void mdp4_destroy(struct msm_kms *kms)
  149. {
  150. struct mdp4_kms *mdp4_kms = to_mdp4_kms(to_mdp_kms(kms));
  151. if (mdp4_kms->blank_cursor_iova)
  152. msm_gem_put_iova(mdp4_kms->blank_cursor_bo, mdp4_kms->id);
  153. if (mdp4_kms->blank_cursor_bo)
  154. drm_gem_object_unreference_unlocked(mdp4_kms->blank_cursor_bo);
  155. kfree(mdp4_kms);
  156. }
  157. static const struct mdp_kms_funcs kms_funcs = {
  158. .base = {
  159. .hw_init = mdp4_hw_init,
  160. .irq_preinstall = mdp4_irq_preinstall,
  161. .irq_postinstall = mdp4_irq_postinstall,
  162. .irq_uninstall = mdp4_irq_uninstall,
  163. .irq = mdp4_irq,
  164. .enable_vblank = mdp4_enable_vblank,
  165. .disable_vblank = mdp4_disable_vblank,
  166. .prepare_commit = mdp4_prepare_commit,
  167. .complete_commit = mdp4_complete_commit,
  168. .wait_for_crtc_commit_done = mdp4_wait_for_crtc_commit_done,
  169. .get_format = mdp_get_format,
  170. .round_pixclk = mdp4_round_pixclk,
  171. .preclose = mdp4_preclose,
  172. .destroy = mdp4_destroy,
  173. },
  174. .set_irqmask = mdp4_set_irqmask,
  175. };
  176. int mdp4_disable(struct mdp4_kms *mdp4_kms)
  177. {
  178. DBG("");
  179. clk_disable_unprepare(mdp4_kms->clk);
  180. if (mdp4_kms->pclk)
  181. clk_disable_unprepare(mdp4_kms->pclk);
  182. clk_disable_unprepare(mdp4_kms->lut_clk);
  183. if (mdp4_kms->axi_clk)
  184. clk_disable_unprepare(mdp4_kms->axi_clk);
  185. return 0;
  186. }
  187. int mdp4_enable(struct mdp4_kms *mdp4_kms)
  188. {
  189. DBG("");
  190. clk_prepare_enable(mdp4_kms->clk);
  191. if (mdp4_kms->pclk)
  192. clk_prepare_enable(mdp4_kms->pclk);
  193. clk_prepare_enable(mdp4_kms->lut_clk);
  194. if (mdp4_kms->axi_clk)
  195. clk_prepare_enable(mdp4_kms->axi_clk);
  196. return 0;
  197. }
  198. #ifdef CONFIG_OF
  199. static struct drm_panel *detect_panel(struct drm_device *dev, const char *name)
  200. {
  201. struct device_node *n;
  202. struct drm_panel *panel = NULL;
  203. n = of_parse_phandle(dev->dev->of_node, name, 0);
  204. if (n) {
  205. panel = of_drm_find_panel(n);
  206. if (!panel)
  207. panel = ERR_PTR(-EPROBE_DEFER);
  208. }
  209. return panel;
  210. }
  211. #else
  212. static struct drm_panel *detect_panel(struct drm_device *dev, const char *name)
  213. {
  214. // ??? maybe use a module param to specify which panel is attached?
  215. }
  216. #endif
  217. static int modeset_init(struct mdp4_kms *mdp4_kms)
  218. {
  219. struct drm_device *dev = mdp4_kms->dev;
  220. struct msm_drm_private *priv = dev->dev_private;
  221. struct drm_plane *plane;
  222. struct drm_crtc *crtc;
  223. struct drm_encoder *encoder;
  224. struct drm_connector *connector;
  225. struct drm_panel *panel;
  226. int ret;
  227. /* construct non-private planes: */
  228. plane = mdp4_plane_init(dev, VG1, false);
  229. if (IS_ERR(plane)) {
  230. dev_err(dev->dev, "failed to construct plane for VG1\n");
  231. ret = PTR_ERR(plane);
  232. goto fail;
  233. }
  234. priv->planes[priv->num_planes++] = plane;
  235. plane = mdp4_plane_init(dev, VG2, false);
  236. if (IS_ERR(plane)) {
  237. dev_err(dev->dev, "failed to construct plane for VG2\n");
  238. ret = PTR_ERR(plane);
  239. goto fail;
  240. }
  241. priv->planes[priv->num_planes++] = plane;
  242. /*
  243. * Setup the LCDC/LVDS path: RGB2 -> DMA_P -> LCDC -> LVDS:
  244. */
  245. panel = detect_panel(dev, "qcom,lvds-panel");
  246. if (IS_ERR(panel)) {
  247. ret = PTR_ERR(panel);
  248. dev_err(dev->dev, "failed to detect LVDS panel: %d\n", ret);
  249. goto fail;
  250. }
  251. plane = mdp4_plane_init(dev, RGB2, true);
  252. if (IS_ERR(plane)) {
  253. dev_err(dev->dev, "failed to construct plane for RGB2\n");
  254. ret = PTR_ERR(plane);
  255. goto fail;
  256. }
  257. crtc = mdp4_crtc_init(dev, plane, priv->num_crtcs, 0, DMA_P);
  258. if (IS_ERR(crtc)) {
  259. dev_err(dev->dev, "failed to construct crtc for DMA_P\n");
  260. ret = PTR_ERR(crtc);
  261. goto fail;
  262. }
  263. encoder = mdp4_lcdc_encoder_init(dev, panel);
  264. if (IS_ERR(encoder)) {
  265. dev_err(dev->dev, "failed to construct LCDC encoder\n");
  266. ret = PTR_ERR(encoder);
  267. goto fail;
  268. }
  269. /* LCDC can be hooked to DMA_P: */
  270. encoder->possible_crtcs = 1 << priv->num_crtcs;
  271. priv->crtcs[priv->num_crtcs++] = crtc;
  272. priv->encoders[priv->num_encoders++] = encoder;
  273. connector = mdp4_lvds_connector_init(dev, panel, encoder);
  274. if (IS_ERR(connector)) {
  275. ret = PTR_ERR(connector);
  276. dev_err(dev->dev, "failed to initialize LVDS connector: %d\n", ret);
  277. goto fail;
  278. }
  279. priv->connectors[priv->num_connectors++] = connector;
  280. /*
  281. * Setup DTV/HDMI path: RGB1 -> DMA_E -> DTV -> HDMI:
  282. */
  283. plane = mdp4_plane_init(dev, RGB1, true);
  284. if (IS_ERR(plane)) {
  285. dev_err(dev->dev, "failed to construct plane for RGB1\n");
  286. ret = PTR_ERR(plane);
  287. goto fail;
  288. }
  289. crtc = mdp4_crtc_init(dev, plane, priv->num_crtcs, 1, DMA_E);
  290. if (IS_ERR(crtc)) {
  291. dev_err(dev->dev, "failed to construct crtc for DMA_E\n");
  292. ret = PTR_ERR(crtc);
  293. goto fail;
  294. }
  295. encoder = mdp4_dtv_encoder_init(dev);
  296. if (IS_ERR(encoder)) {
  297. dev_err(dev->dev, "failed to construct DTV encoder\n");
  298. ret = PTR_ERR(encoder);
  299. goto fail;
  300. }
  301. /* DTV can be hooked to DMA_E: */
  302. encoder->possible_crtcs = 1 << priv->num_crtcs;
  303. priv->crtcs[priv->num_crtcs++] = crtc;
  304. priv->encoders[priv->num_encoders++] = encoder;
  305. if (priv->hdmi) {
  306. /* Construct bridge/connector for HDMI: */
  307. ret = hdmi_modeset_init(priv->hdmi, dev, encoder);
  308. if (ret) {
  309. dev_err(dev->dev, "failed to initialize HDMI: %d\n", ret);
  310. goto fail;
  311. }
  312. }
  313. return 0;
  314. fail:
  315. return ret;
  316. }
  317. static const char *iommu_ports[] = {
  318. "mdp_port0_cb0", "mdp_port1_cb0",
  319. };
  320. struct msm_kms *mdp4_kms_init(struct drm_device *dev)
  321. {
  322. struct platform_device *pdev = dev->platformdev;
  323. struct mdp4_platform_config *config = mdp4_get_config(pdev);
  324. struct mdp4_kms *mdp4_kms;
  325. struct msm_kms *kms = NULL;
  326. struct msm_mmu *mmu;
  327. int ret;
  328. mdp4_kms = kzalloc(sizeof(*mdp4_kms), GFP_KERNEL);
  329. if (!mdp4_kms) {
  330. dev_err(dev->dev, "failed to allocate kms\n");
  331. ret = -ENOMEM;
  332. goto fail;
  333. }
  334. mdp_kms_init(&mdp4_kms->base, &kms_funcs);
  335. kms = &mdp4_kms->base.base;
  336. mdp4_kms->dev = dev;
  337. mdp4_kms->mmio = msm_ioremap(pdev, NULL, "MDP4");
  338. if (IS_ERR(mdp4_kms->mmio)) {
  339. ret = PTR_ERR(mdp4_kms->mmio);
  340. goto fail;
  341. }
  342. mdp4_kms->dsi_pll_vdda =
  343. devm_regulator_get_optional(&pdev->dev, "dsi_pll_vdda");
  344. if (IS_ERR(mdp4_kms->dsi_pll_vdda))
  345. mdp4_kms->dsi_pll_vdda = NULL;
  346. mdp4_kms->dsi_pll_vddio =
  347. devm_regulator_get_optional(&pdev->dev, "dsi_pll_vddio");
  348. if (IS_ERR(mdp4_kms->dsi_pll_vddio))
  349. mdp4_kms->dsi_pll_vddio = NULL;
  350. /* NOTE: driver for this regulator still missing upstream.. use
  351. * _get_exclusive() and ignore the error if it does not exist
  352. * (and hope that the bootloader left it on for us)
  353. */
  354. mdp4_kms->vdd = devm_regulator_get_exclusive(&pdev->dev, "vdd");
  355. if (IS_ERR(mdp4_kms->vdd))
  356. mdp4_kms->vdd = NULL;
  357. if (mdp4_kms->vdd) {
  358. ret = regulator_enable(mdp4_kms->vdd);
  359. if (ret) {
  360. dev_err(dev->dev, "failed to enable regulator vdd: %d\n", ret);
  361. goto fail;
  362. }
  363. }
  364. mdp4_kms->clk = devm_clk_get(&pdev->dev, "core_clk");
  365. if (IS_ERR(mdp4_kms->clk)) {
  366. dev_err(dev->dev, "failed to get core_clk\n");
  367. ret = PTR_ERR(mdp4_kms->clk);
  368. goto fail;
  369. }
  370. mdp4_kms->pclk = devm_clk_get(&pdev->dev, "iface_clk");
  371. if (IS_ERR(mdp4_kms->pclk))
  372. mdp4_kms->pclk = NULL;
  373. // XXX if (rev >= MDP_REV_42) { ???
  374. mdp4_kms->lut_clk = devm_clk_get(&pdev->dev, "lut_clk");
  375. if (IS_ERR(mdp4_kms->lut_clk)) {
  376. dev_err(dev->dev, "failed to get lut_clk\n");
  377. ret = PTR_ERR(mdp4_kms->lut_clk);
  378. goto fail;
  379. }
  380. mdp4_kms->axi_clk = devm_clk_get(&pdev->dev, "mdp_axi_clk");
  381. if (IS_ERR(mdp4_kms->axi_clk)) {
  382. dev_err(dev->dev, "failed to get axi_clk\n");
  383. ret = PTR_ERR(mdp4_kms->axi_clk);
  384. goto fail;
  385. }
  386. clk_set_rate(mdp4_kms->clk, config->max_clk);
  387. clk_set_rate(mdp4_kms->lut_clk, config->max_clk);
  388. /* make sure things are off before attaching iommu (bootloader could
  389. * have left things on, in which case we'll start getting faults if
  390. * we don't disable):
  391. */
  392. mdp4_enable(mdp4_kms);
  393. mdp4_write(mdp4_kms, REG_MDP4_DTV_ENABLE, 0);
  394. mdp4_write(mdp4_kms, REG_MDP4_LCDC_ENABLE, 0);
  395. mdp4_write(mdp4_kms, REG_MDP4_DSI_ENABLE, 0);
  396. mdp4_disable(mdp4_kms);
  397. mdelay(16);
  398. if (config->iommu) {
  399. mmu = msm_iommu_new(&pdev->dev, config->iommu);
  400. if (IS_ERR(mmu)) {
  401. ret = PTR_ERR(mmu);
  402. goto fail;
  403. }
  404. ret = mmu->funcs->attach(mmu, iommu_ports,
  405. ARRAY_SIZE(iommu_ports));
  406. if (ret)
  407. goto fail;
  408. } else {
  409. dev_info(dev->dev, "no iommu, fallback to phys "
  410. "contig buffers for scanout\n");
  411. mmu = NULL;
  412. }
  413. mdp4_kms->id = msm_register_mmu(dev, mmu);
  414. if (mdp4_kms->id < 0) {
  415. ret = mdp4_kms->id;
  416. dev_err(dev->dev, "failed to register mdp4 iommu: %d\n", ret);
  417. goto fail;
  418. }
  419. ret = modeset_init(mdp4_kms);
  420. if (ret) {
  421. dev_err(dev->dev, "modeset_init failed: %d\n", ret);
  422. goto fail;
  423. }
  424. mutex_lock(&dev->struct_mutex);
  425. mdp4_kms->blank_cursor_bo = msm_gem_new(dev, SZ_16K, MSM_BO_WC);
  426. mutex_unlock(&dev->struct_mutex);
  427. if (IS_ERR(mdp4_kms->blank_cursor_bo)) {
  428. ret = PTR_ERR(mdp4_kms->blank_cursor_bo);
  429. dev_err(dev->dev, "could not allocate blank-cursor bo: %d\n", ret);
  430. mdp4_kms->blank_cursor_bo = NULL;
  431. goto fail;
  432. }
  433. ret = msm_gem_get_iova(mdp4_kms->blank_cursor_bo, mdp4_kms->id,
  434. &mdp4_kms->blank_cursor_iova);
  435. if (ret) {
  436. dev_err(dev->dev, "could not pin blank-cursor bo: %d\n", ret);
  437. goto fail;
  438. }
  439. return kms;
  440. fail:
  441. if (kms)
  442. mdp4_destroy(kms);
  443. return ERR_PTR(ret);
  444. }
  445. static struct mdp4_platform_config *mdp4_get_config(struct platform_device *dev)
  446. {
  447. static struct mdp4_platform_config config = {};
  448. #ifdef CONFIG_OF
  449. /* TODO */
  450. config.max_clk = 266667000;
  451. config.iommu = iommu_domain_alloc(&platform_bus_type);
  452. #else
  453. if (cpu_is_apq8064())
  454. config.max_clk = 266667000;
  455. else
  456. config.max_clk = 200000000;
  457. config.iommu = msm_get_iommu_domain(DISPLAY_READ_DOMAIN);
  458. #endif
  459. return &config;
  460. }