intel_ddi.c 77 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851
  1. /*
  2. * Copyright © 2012 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. *
  26. */
  27. #include "i915_drv.h"
  28. #include "intel_drv.h"
  29. struct ddi_buf_trans {
  30. u32 trans1; /* balance leg enable, de-emph level */
  31. u32 trans2; /* vref sel, vswing */
  32. };
  33. /* HDMI/DVI modes ignore everything but the last 2 items. So we share
  34. * them for both DP and FDI transports, allowing those ports to
  35. * automatically adapt to HDMI connections as well
  36. */
  37. static const struct ddi_buf_trans hsw_ddi_translations_dp[] = {
  38. { 0x00FFFFFF, 0x0006000E },
  39. { 0x00D75FFF, 0x0005000A },
  40. { 0x00C30FFF, 0x00040006 },
  41. { 0x80AAAFFF, 0x000B0000 },
  42. { 0x00FFFFFF, 0x0005000A },
  43. { 0x00D75FFF, 0x000C0004 },
  44. { 0x80C30FFF, 0x000B0000 },
  45. { 0x00FFFFFF, 0x00040006 },
  46. { 0x80D75FFF, 0x000B0000 },
  47. };
  48. static const struct ddi_buf_trans hsw_ddi_translations_fdi[] = {
  49. { 0x00FFFFFF, 0x0007000E },
  50. { 0x00D75FFF, 0x000F000A },
  51. { 0x00C30FFF, 0x00060006 },
  52. { 0x00AAAFFF, 0x001E0000 },
  53. { 0x00FFFFFF, 0x000F000A },
  54. { 0x00D75FFF, 0x00160004 },
  55. { 0x00C30FFF, 0x001E0000 },
  56. { 0x00FFFFFF, 0x00060006 },
  57. { 0x00D75FFF, 0x001E0000 },
  58. };
  59. static const struct ddi_buf_trans hsw_ddi_translations_hdmi[] = {
  60. /* Idx NT mV d T mV d db */
  61. { 0x00FFFFFF, 0x0006000E }, /* 0: 400 400 0 */
  62. { 0x00E79FFF, 0x000E000C }, /* 1: 400 500 2 */
  63. { 0x00D75FFF, 0x0005000A }, /* 2: 400 600 3.5 */
  64. { 0x00FFFFFF, 0x0005000A }, /* 3: 600 600 0 */
  65. { 0x00E79FFF, 0x001D0007 }, /* 4: 600 750 2 */
  66. { 0x00D75FFF, 0x000C0004 }, /* 5: 600 900 3.5 */
  67. { 0x00FFFFFF, 0x00040006 }, /* 6: 800 800 0 */
  68. { 0x80E79FFF, 0x00030002 }, /* 7: 800 1000 2 */
  69. { 0x00FFFFFF, 0x00140005 }, /* 8: 850 850 0 */
  70. { 0x00FFFFFF, 0x000C0004 }, /* 9: 900 900 0 */
  71. { 0x00FFFFFF, 0x001C0003 }, /* 10: 950 950 0 */
  72. { 0x80FFFFFF, 0x00030002 }, /* 11: 1000 1000 0 */
  73. };
  74. static const struct ddi_buf_trans bdw_ddi_translations_edp[] = {
  75. { 0x00FFFFFF, 0x00000012 },
  76. { 0x00EBAFFF, 0x00020011 },
  77. { 0x00C71FFF, 0x0006000F },
  78. { 0x00AAAFFF, 0x000E000A },
  79. { 0x00FFFFFF, 0x00020011 },
  80. { 0x00DB6FFF, 0x0005000F },
  81. { 0x00BEEFFF, 0x000A000C },
  82. { 0x00FFFFFF, 0x0005000F },
  83. { 0x00DB6FFF, 0x000A000C },
  84. };
  85. static const struct ddi_buf_trans bdw_ddi_translations_dp[] = {
  86. { 0x00FFFFFF, 0x0007000E },
  87. { 0x00D75FFF, 0x000E000A },
  88. { 0x00BEFFFF, 0x00140006 },
  89. { 0x80B2CFFF, 0x001B0002 },
  90. { 0x00FFFFFF, 0x000E000A },
  91. { 0x00DB6FFF, 0x00160005 },
  92. { 0x80C71FFF, 0x001A0002 },
  93. { 0x00F7DFFF, 0x00180004 },
  94. { 0x80D75FFF, 0x001B0002 },
  95. };
  96. static const struct ddi_buf_trans bdw_ddi_translations_fdi[] = {
  97. { 0x00FFFFFF, 0x0001000E },
  98. { 0x00D75FFF, 0x0004000A },
  99. { 0x00C30FFF, 0x00070006 },
  100. { 0x00AAAFFF, 0x000C0000 },
  101. { 0x00FFFFFF, 0x0004000A },
  102. { 0x00D75FFF, 0x00090004 },
  103. { 0x00C30FFF, 0x000C0000 },
  104. { 0x00FFFFFF, 0x00070006 },
  105. { 0x00D75FFF, 0x000C0000 },
  106. };
  107. static const struct ddi_buf_trans bdw_ddi_translations_hdmi[] = {
  108. /* Idx NT mV d T mV df db */
  109. { 0x00FFFFFF, 0x0007000E }, /* 0: 400 400 0 */
  110. { 0x00D75FFF, 0x000E000A }, /* 1: 400 600 3.5 */
  111. { 0x00BEFFFF, 0x00140006 }, /* 2: 400 800 6 */
  112. { 0x00FFFFFF, 0x0009000D }, /* 3: 450 450 0 */
  113. { 0x00FFFFFF, 0x000E000A }, /* 4: 600 600 0 */
  114. { 0x00D7FFFF, 0x00140006 }, /* 5: 600 800 2.5 */
  115. { 0x80CB2FFF, 0x001B0002 }, /* 6: 600 1000 4.5 */
  116. { 0x00FFFFFF, 0x00140006 }, /* 7: 800 800 0 */
  117. { 0x80E79FFF, 0x001B0002 }, /* 8: 800 1000 2 */
  118. { 0x80FFFFFF, 0x001B0002 }, /* 9: 1000 1000 0 */
  119. };
  120. static const struct ddi_buf_trans skl_ddi_translations_dp[] = {
  121. { 0x00000018, 0x000000a2 },
  122. { 0x00004014, 0x0000009B },
  123. { 0x00006012, 0x00000088 },
  124. { 0x00008010, 0x00000087 },
  125. { 0x00000018, 0x0000009B },
  126. { 0x00004014, 0x00000088 },
  127. { 0x00006012, 0x00000087 },
  128. { 0x00000018, 0x00000088 },
  129. { 0x00004014, 0x00000087 },
  130. };
  131. /* eDP 1.4 low vswing translation parameters */
  132. static const struct ddi_buf_trans skl_ddi_translations_edp[] = {
  133. { 0x00000018, 0x000000a8 },
  134. { 0x00002016, 0x000000ab },
  135. { 0x00006012, 0x000000a2 },
  136. { 0x00008010, 0x00000088 },
  137. { 0x00000018, 0x000000ab },
  138. { 0x00004014, 0x000000a2 },
  139. { 0x00006012, 0x000000a6 },
  140. { 0x00000018, 0x000000a2 },
  141. { 0x00005013, 0x0000009c },
  142. { 0x00000018, 0x00000088 },
  143. };
  144. static const struct ddi_buf_trans skl_ddi_translations_hdmi[] = {
  145. { 0x00000018, 0x000000ac },
  146. { 0x00005012, 0x0000009d },
  147. { 0x00007011, 0x00000088 },
  148. { 0x00000018, 0x000000a1 },
  149. { 0x00000018, 0x00000098 },
  150. { 0x00004013, 0x00000088 },
  151. { 0x00006012, 0x00000087 },
  152. { 0x00000018, 0x000000df },
  153. { 0x00003015, 0x00000087 },
  154. { 0x00003015, 0x000000c7 },
  155. { 0x00000018, 0x000000c7 },
  156. };
  157. struct bxt_ddi_buf_trans {
  158. u32 margin; /* swing value */
  159. u32 scale; /* scale value */
  160. u32 enable; /* scale enable */
  161. u32 deemphasis;
  162. bool default_index; /* true if the entry represents default value */
  163. };
  164. /* BSpec does not define separate vswing/pre-emphasis values for eDP.
  165. * Using DP values for eDP as well.
  166. */
  167. static const struct bxt_ddi_buf_trans bxt_ddi_translations_dp[] = {
  168. /* Idx NT mV diff db */
  169. { 52, 0, 0, 128, true }, /* 0: 400 0 */
  170. { 78, 0, 0, 85, false }, /* 1: 400 3.5 */
  171. { 104, 0, 0, 64, false }, /* 2: 400 6 */
  172. { 154, 0, 0, 43, false }, /* 3: 400 9.5 */
  173. { 77, 0, 0, 128, false }, /* 4: 600 0 */
  174. { 116, 0, 0, 85, false }, /* 5: 600 3.5 */
  175. { 154, 0, 0, 64, false }, /* 6: 600 6 */
  176. { 102, 0, 0, 128, false }, /* 7: 800 0 */
  177. { 154, 0, 0, 85, false }, /* 8: 800 3.5 */
  178. { 154, 0x9A, 1, 128, false }, /* 9: 1200 0 */
  179. };
  180. /* BSpec has 2 recommended values - entries 0 and 8.
  181. * Using the entry with higher vswing.
  182. */
  183. static const struct bxt_ddi_buf_trans bxt_ddi_translations_hdmi[] = {
  184. /* Idx NT mV diff db */
  185. { 52, 0, 0, 128, false }, /* 0: 400 0 */
  186. { 52, 0, 0, 85, false }, /* 1: 400 3.5 */
  187. { 52, 0, 0, 64, false }, /* 2: 400 6 */
  188. { 42, 0, 0, 43, false }, /* 3: 400 9.5 */
  189. { 77, 0, 0, 128, false }, /* 4: 600 0 */
  190. { 77, 0, 0, 85, false }, /* 5: 600 3.5 */
  191. { 77, 0, 0, 64, false }, /* 6: 600 6 */
  192. { 102, 0, 0, 128, false }, /* 7: 800 0 */
  193. { 102, 0, 0, 85, false }, /* 8: 800 3.5 */
  194. { 154, 0x9A, 1, 128, true }, /* 9: 1200 0 */
  195. };
  196. static void ddi_get_encoder_port(struct intel_encoder *intel_encoder,
  197. struct intel_digital_port **dig_port,
  198. enum port *port)
  199. {
  200. struct drm_encoder *encoder = &intel_encoder->base;
  201. int type = intel_encoder->type;
  202. if (type == INTEL_OUTPUT_DP_MST) {
  203. *dig_port = enc_to_mst(encoder)->primary;
  204. *port = (*dig_port)->port;
  205. } else if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP ||
  206. type == INTEL_OUTPUT_HDMI || type == INTEL_OUTPUT_UNKNOWN) {
  207. *dig_port = enc_to_dig_port(encoder);
  208. *port = (*dig_port)->port;
  209. } else if (type == INTEL_OUTPUT_ANALOG) {
  210. *dig_port = NULL;
  211. *port = PORT_E;
  212. } else {
  213. DRM_ERROR("Invalid DDI encoder type %d\n", type);
  214. BUG();
  215. }
  216. }
  217. enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder)
  218. {
  219. struct intel_digital_port *dig_port;
  220. enum port port;
  221. ddi_get_encoder_port(intel_encoder, &dig_port, &port);
  222. return port;
  223. }
  224. static bool
  225. intel_dig_port_supports_hdmi(const struct intel_digital_port *intel_dig_port)
  226. {
  227. return intel_dig_port->hdmi.hdmi_reg;
  228. }
  229. /*
  230. * Starting with Haswell, DDI port buffers must be programmed with correct
  231. * values in advance. The buffer values are different for FDI and DP modes,
  232. * but the HDMI/DVI fields are shared among those. So we program the DDI
  233. * in either FDI or DP modes only, as HDMI connections will work with both
  234. * of those
  235. */
  236. static void intel_prepare_ddi_buffers(struct drm_device *dev, enum port port,
  237. bool supports_hdmi)
  238. {
  239. struct drm_i915_private *dev_priv = dev->dev_private;
  240. u32 reg;
  241. int i, n_hdmi_entries, n_dp_entries, n_edp_entries, hdmi_default_entry,
  242. size;
  243. int hdmi_level = dev_priv->vbt.ddi_port_info[port].hdmi_level_shift;
  244. const struct ddi_buf_trans *ddi_translations_fdi;
  245. const struct ddi_buf_trans *ddi_translations_dp;
  246. const struct ddi_buf_trans *ddi_translations_edp;
  247. const struct ddi_buf_trans *ddi_translations_hdmi;
  248. const struct ddi_buf_trans *ddi_translations;
  249. if (IS_BROXTON(dev)) {
  250. if (!supports_hdmi)
  251. return;
  252. /* Vswing programming for HDMI */
  253. bxt_ddi_vswing_sequence(dev, hdmi_level, port,
  254. INTEL_OUTPUT_HDMI);
  255. return;
  256. } else if (IS_SKYLAKE(dev)) {
  257. ddi_translations_fdi = NULL;
  258. ddi_translations_dp = skl_ddi_translations_dp;
  259. n_dp_entries = ARRAY_SIZE(skl_ddi_translations_dp);
  260. if (dev_priv->edp_low_vswing) {
  261. ddi_translations_edp = skl_ddi_translations_edp;
  262. n_edp_entries = ARRAY_SIZE(skl_ddi_translations_edp);
  263. } else {
  264. ddi_translations_edp = skl_ddi_translations_dp;
  265. n_edp_entries = ARRAY_SIZE(skl_ddi_translations_dp);
  266. }
  267. ddi_translations_hdmi = skl_ddi_translations_hdmi;
  268. n_hdmi_entries = ARRAY_SIZE(skl_ddi_translations_hdmi);
  269. hdmi_default_entry = 7;
  270. } else if (IS_BROADWELL(dev)) {
  271. ddi_translations_fdi = bdw_ddi_translations_fdi;
  272. ddi_translations_dp = bdw_ddi_translations_dp;
  273. ddi_translations_edp = bdw_ddi_translations_edp;
  274. ddi_translations_hdmi = bdw_ddi_translations_hdmi;
  275. n_edp_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
  276. n_dp_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
  277. n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
  278. hdmi_default_entry = 7;
  279. } else if (IS_HASWELL(dev)) {
  280. ddi_translations_fdi = hsw_ddi_translations_fdi;
  281. ddi_translations_dp = hsw_ddi_translations_dp;
  282. ddi_translations_edp = hsw_ddi_translations_dp;
  283. ddi_translations_hdmi = hsw_ddi_translations_hdmi;
  284. n_dp_entries = n_edp_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
  285. n_hdmi_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
  286. hdmi_default_entry = 6;
  287. } else {
  288. WARN(1, "ddi translation table missing\n");
  289. ddi_translations_edp = bdw_ddi_translations_dp;
  290. ddi_translations_fdi = bdw_ddi_translations_fdi;
  291. ddi_translations_dp = bdw_ddi_translations_dp;
  292. ddi_translations_hdmi = bdw_ddi_translations_hdmi;
  293. n_edp_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
  294. n_dp_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
  295. n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
  296. hdmi_default_entry = 7;
  297. }
  298. switch (port) {
  299. case PORT_A:
  300. ddi_translations = ddi_translations_edp;
  301. size = n_edp_entries;
  302. break;
  303. case PORT_B:
  304. case PORT_C:
  305. ddi_translations = ddi_translations_dp;
  306. size = n_dp_entries;
  307. break;
  308. case PORT_D:
  309. if (intel_dp_is_edp(dev, PORT_D)) {
  310. ddi_translations = ddi_translations_edp;
  311. size = n_edp_entries;
  312. } else {
  313. ddi_translations = ddi_translations_dp;
  314. size = n_dp_entries;
  315. }
  316. break;
  317. case PORT_E:
  318. if (ddi_translations_fdi)
  319. ddi_translations = ddi_translations_fdi;
  320. else
  321. ddi_translations = ddi_translations_dp;
  322. size = n_dp_entries;
  323. break;
  324. default:
  325. BUG();
  326. }
  327. for (i = 0, reg = DDI_BUF_TRANS(port); i < size; i++) {
  328. I915_WRITE(reg, ddi_translations[i].trans1);
  329. reg += 4;
  330. I915_WRITE(reg, ddi_translations[i].trans2);
  331. reg += 4;
  332. }
  333. if (!supports_hdmi)
  334. return;
  335. /* Choose a good default if VBT is badly populated */
  336. if (hdmi_level == HDMI_LEVEL_SHIFT_UNKNOWN ||
  337. hdmi_level >= n_hdmi_entries)
  338. hdmi_level = hdmi_default_entry;
  339. /* Entry 9 is for HDMI: */
  340. I915_WRITE(reg, ddi_translations_hdmi[hdmi_level].trans1);
  341. reg += 4;
  342. I915_WRITE(reg, ddi_translations_hdmi[hdmi_level].trans2);
  343. reg += 4;
  344. }
  345. /* Program DDI buffers translations for DP. By default, program ports A-D in DP
  346. * mode and port E for FDI.
  347. */
  348. void intel_prepare_ddi(struct drm_device *dev)
  349. {
  350. struct intel_encoder *intel_encoder;
  351. bool visited[I915_MAX_PORTS] = { 0, };
  352. if (!HAS_DDI(dev))
  353. return;
  354. for_each_intel_encoder(dev, intel_encoder) {
  355. struct intel_digital_port *intel_dig_port;
  356. enum port port;
  357. bool supports_hdmi;
  358. ddi_get_encoder_port(intel_encoder, &intel_dig_port, &port);
  359. if (visited[port])
  360. continue;
  361. supports_hdmi = intel_dig_port &&
  362. intel_dig_port_supports_hdmi(intel_dig_port);
  363. intel_prepare_ddi_buffers(dev, port, supports_hdmi);
  364. visited[port] = true;
  365. }
  366. }
  367. static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
  368. enum port port)
  369. {
  370. uint32_t reg = DDI_BUF_CTL(port);
  371. int i;
  372. for (i = 0; i < 16; i++) {
  373. udelay(1);
  374. if (I915_READ(reg) & DDI_BUF_IS_IDLE)
  375. return;
  376. }
  377. DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
  378. }
  379. /* Starting with Haswell, different DDI ports can work in FDI mode for
  380. * connection to the PCH-located connectors. For this, it is necessary to train
  381. * both the DDI port and PCH receiver for the desired DDI buffer settings.
  382. *
  383. * The recommended port to work in FDI mode is DDI E, which we use here. Also,
  384. * please note that when FDI mode is active on DDI E, it shares 2 lines with
  385. * DDI A (which is used for eDP)
  386. */
  387. void hsw_fdi_link_train(struct drm_crtc *crtc)
  388. {
  389. struct drm_device *dev = crtc->dev;
  390. struct drm_i915_private *dev_priv = dev->dev_private;
  391. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  392. u32 temp, i, rx_ctl_val;
  393. /* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
  394. * mode set "sequence for CRT port" document:
  395. * - TP1 to TP2 time with the default value
  396. * - FDI delay to 90h
  397. *
  398. * WaFDIAutoLinkSetTimingOverrride:hsw
  399. */
  400. I915_WRITE(_FDI_RXA_MISC, FDI_RX_PWRDN_LANE1_VAL(2) |
  401. FDI_RX_PWRDN_LANE0_VAL(2) |
  402. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  403. /* Enable the PCH Receiver FDI PLL */
  404. rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
  405. FDI_RX_PLL_ENABLE |
  406. FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
  407. I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
  408. POSTING_READ(_FDI_RXA_CTL);
  409. udelay(220);
  410. /* Switch from Rawclk to PCDclk */
  411. rx_ctl_val |= FDI_PCDCLK;
  412. I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
  413. /* Configure Port Clock Select */
  414. I915_WRITE(PORT_CLK_SEL(PORT_E), intel_crtc->config->ddi_pll_sel);
  415. WARN_ON(intel_crtc->config->ddi_pll_sel != PORT_CLK_SEL_SPLL);
  416. /* Start the training iterating through available voltages and emphasis,
  417. * testing each value twice. */
  418. for (i = 0; i < ARRAY_SIZE(hsw_ddi_translations_fdi) * 2; i++) {
  419. /* Configure DP_TP_CTL with auto-training */
  420. I915_WRITE(DP_TP_CTL(PORT_E),
  421. DP_TP_CTL_FDI_AUTOTRAIN |
  422. DP_TP_CTL_ENHANCED_FRAME_ENABLE |
  423. DP_TP_CTL_LINK_TRAIN_PAT1 |
  424. DP_TP_CTL_ENABLE);
  425. /* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
  426. * DDI E does not support port reversal, the functionality is
  427. * achieved on the PCH side in FDI_RX_CTL, so no need to set the
  428. * port reversal bit */
  429. I915_WRITE(DDI_BUF_CTL(PORT_E),
  430. DDI_BUF_CTL_ENABLE |
  431. ((intel_crtc->config->fdi_lanes - 1) << 1) |
  432. DDI_BUF_TRANS_SELECT(i / 2));
  433. POSTING_READ(DDI_BUF_CTL(PORT_E));
  434. udelay(600);
  435. /* Program PCH FDI Receiver TU */
  436. I915_WRITE(_FDI_RXA_TUSIZE1, TU_SIZE(64));
  437. /* Enable PCH FDI Receiver with auto-training */
  438. rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
  439. I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
  440. POSTING_READ(_FDI_RXA_CTL);
  441. /* Wait for FDI receiver lane calibration */
  442. udelay(30);
  443. /* Unset FDI_RX_MISC pwrdn lanes */
  444. temp = I915_READ(_FDI_RXA_MISC);
  445. temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
  446. I915_WRITE(_FDI_RXA_MISC, temp);
  447. POSTING_READ(_FDI_RXA_MISC);
  448. /* Wait for FDI auto training time */
  449. udelay(5);
  450. temp = I915_READ(DP_TP_STATUS(PORT_E));
  451. if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
  452. DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
  453. /* Enable normal pixel sending for FDI */
  454. I915_WRITE(DP_TP_CTL(PORT_E),
  455. DP_TP_CTL_FDI_AUTOTRAIN |
  456. DP_TP_CTL_LINK_TRAIN_NORMAL |
  457. DP_TP_CTL_ENHANCED_FRAME_ENABLE |
  458. DP_TP_CTL_ENABLE);
  459. return;
  460. }
  461. temp = I915_READ(DDI_BUF_CTL(PORT_E));
  462. temp &= ~DDI_BUF_CTL_ENABLE;
  463. I915_WRITE(DDI_BUF_CTL(PORT_E), temp);
  464. POSTING_READ(DDI_BUF_CTL(PORT_E));
  465. /* Disable DP_TP_CTL and FDI_RX_CTL and retry */
  466. temp = I915_READ(DP_TP_CTL(PORT_E));
  467. temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
  468. temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
  469. I915_WRITE(DP_TP_CTL(PORT_E), temp);
  470. POSTING_READ(DP_TP_CTL(PORT_E));
  471. intel_wait_ddi_buf_idle(dev_priv, PORT_E);
  472. rx_ctl_val &= ~FDI_RX_ENABLE;
  473. I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
  474. POSTING_READ(_FDI_RXA_CTL);
  475. /* Reset FDI_RX_MISC pwrdn lanes */
  476. temp = I915_READ(_FDI_RXA_MISC);
  477. temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
  478. temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
  479. I915_WRITE(_FDI_RXA_MISC, temp);
  480. POSTING_READ(_FDI_RXA_MISC);
  481. }
  482. DRM_ERROR("FDI link training failed!\n");
  483. }
  484. void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder)
  485. {
  486. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  487. struct intel_digital_port *intel_dig_port =
  488. enc_to_dig_port(&encoder->base);
  489. intel_dp->DP = intel_dig_port->saved_port_bits |
  490. DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
  491. intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
  492. }
  493. static struct intel_encoder *
  494. intel_ddi_get_crtc_encoder(struct drm_crtc *crtc)
  495. {
  496. struct drm_device *dev = crtc->dev;
  497. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  498. struct intel_encoder *intel_encoder, *ret = NULL;
  499. int num_encoders = 0;
  500. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  501. ret = intel_encoder;
  502. num_encoders++;
  503. }
  504. if (num_encoders != 1)
  505. WARN(1, "%d encoders on crtc for pipe %c\n", num_encoders,
  506. pipe_name(intel_crtc->pipe));
  507. BUG_ON(ret == NULL);
  508. return ret;
  509. }
  510. struct intel_encoder *
  511. intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state)
  512. {
  513. struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
  514. struct intel_encoder *ret = NULL;
  515. struct drm_atomic_state *state;
  516. struct drm_connector *connector;
  517. struct drm_connector_state *connector_state;
  518. int num_encoders = 0;
  519. int i;
  520. state = crtc_state->base.state;
  521. for_each_connector_in_state(state, connector, connector_state, i) {
  522. if (connector_state->crtc != crtc_state->base.crtc)
  523. continue;
  524. ret = to_intel_encoder(connector_state->best_encoder);
  525. num_encoders++;
  526. }
  527. WARN(num_encoders != 1, "%d encoders on crtc for pipe %c\n", num_encoders,
  528. pipe_name(crtc->pipe));
  529. BUG_ON(ret == NULL);
  530. return ret;
  531. }
  532. #define LC_FREQ 2700
  533. #define LC_FREQ_2K U64_C(LC_FREQ * 2000)
  534. #define P_MIN 2
  535. #define P_MAX 64
  536. #define P_INC 2
  537. /* Constraints for PLL good behavior */
  538. #define REF_MIN 48
  539. #define REF_MAX 400
  540. #define VCO_MIN 2400
  541. #define VCO_MAX 4800
  542. #define abs_diff(a, b) ({ \
  543. typeof(a) __a = (a); \
  544. typeof(b) __b = (b); \
  545. (void) (&__a == &__b); \
  546. __a > __b ? (__a - __b) : (__b - __a); })
  547. struct wrpll_rnp {
  548. unsigned p, n2, r2;
  549. };
  550. static unsigned wrpll_get_budget_for_freq(int clock)
  551. {
  552. unsigned budget;
  553. switch (clock) {
  554. case 25175000:
  555. case 25200000:
  556. case 27000000:
  557. case 27027000:
  558. case 37762500:
  559. case 37800000:
  560. case 40500000:
  561. case 40541000:
  562. case 54000000:
  563. case 54054000:
  564. case 59341000:
  565. case 59400000:
  566. case 72000000:
  567. case 74176000:
  568. case 74250000:
  569. case 81000000:
  570. case 81081000:
  571. case 89012000:
  572. case 89100000:
  573. case 108000000:
  574. case 108108000:
  575. case 111264000:
  576. case 111375000:
  577. case 148352000:
  578. case 148500000:
  579. case 162000000:
  580. case 162162000:
  581. case 222525000:
  582. case 222750000:
  583. case 296703000:
  584. case 297000000:
  585. budget = 0;
  586. break;
  587. case 233500000:
  588. case 245250000:
  589. case 247750000:
  590. case 253250000:
  591. case 298000000:
  592. budget = 1500;
  593. break;
  594. case 169128000:
  595. case 169500000:
  596. case 179500000:
  597. case 202000000:
  598. budget = 2000;
  599. break;
  600. case 256250000:
  601. case 262500000:
  602. case 270000000:
  603. case 272500000:
  604. case 273750000:
  605. case 280750000:
  606. case 281250000:
  607. case 286000000:
  608. case 291750000:
  609. budget = 4000;
  610. break;
  611. case 267250000:
  612. case 268500000:
  613. budget = 5000;
  614. break;
  615. default:
  616. budget = 1000;
  617. break;
  618. }
  619. return budget;
  620. }
  621. static void wrpll_update_rnp(uint64_t freq2k, unsigned budget,
  622. unsigned r2, unsigned n2, unsigned p,
  623. struct wrpll_rnp *best)
  624. {
  625. uint64_t a, b, c, d, diff, diff_best;
  626. /* No best (r,n,p) yet */
  627. if (best->p == 0) {
  628. best->p = p;
  629. best->n2 = n2;
  630. best->r2 = r2;
  631. return;
  632. }
  633. /*
  634. * Output clock is (LC_FREQ_2K / 2000) * N / (P * R), which compares to
  635. * freq2k.
  636. *
  637. * delta = 1e6 *
  638. * abs(freq2k - (LC_FREQ_2K * n2/(p * r2))) /
  639. * freq2k;
  640. *
  641. * and we would like delta <= budget.
  642. *
  643. * If the discrepancy is above the PPM-based budget, always prefer to
  644. * improve upon the previous solution. However, if you're within the
  645. * budget, try to maximize Ref * VCO, that is N / (P * R^2).
  646. */
  647. a = freq2k * budget * p * r2;
  648. b = freq2k * budget * best->p * best->r2;
  649. diff = abs_diff(freq2k * p * r2, LC_FREQ_2K * n2);
  650. diff_best = abs_diff(freq2k * best->p * best->r2,
  651. LC_FREQ_2K * best->n2);
  652. c = 1000000 * diff;
  653. d = 1000000 * diff_best;
  654. if (a < c && b < d) {
  655. /* If both are above the budget, pick the closer */
  656. if (best->p * best->r2 * diff < p * r2 * diff_best) {
  657. best->p = p;
  658. best->n2 = n2;
  659. best->r2 = r2;
  660. }
  661. } else if (a >= c && b < d) {
  662. /* If A is below the threshold but B is above it? Update. */
  663. best->p = p;
  664. best->n2 = n2;
  665. best->r2 = r2;
  666. } else if (a >= c && b >= d) {
  667. /* Both are below the limit, so pick the higher n2/(r2*r2) */
  668. if (n2 * best->r2 * best->r2 > best->n2 * r2 * r2) {
  669. best->p = p;
  670. best->n2 = n2;
  671. best->r2 = r2;
  672. }
  673. }
  674. /* Otherwise a < c && b >= d, do nothing */
  675. }
  676. static int intel_ddi_calc_wrpll_link(struct drm_i915_private *dev_priv,
  677. int reg)
  678. {
  679. int refclk = LC_FREQ;
  680. int n, p, r;
  681. u32 wrpll;
  682. wrpll = I915_READ(reg);
  683. switch (wrpll & WRPLL_PLL_REF_MASK) {
  684. case WRPLL_PLL_SSC:
  685. case WRPLL_PLL_NON_SSC:
  686. /*
  687. * We could calculate spread here, but our checking
  688. * code only cares about 5% accuracy, and spread is a max of
  689. * 0.5% downspread.
  690. */
  691. refclk = 135;
  692. break;
  693. case WRPLL_PLL_LCPLL:
  694. refclk = LC_FREQ;
  695. break;
  696. default:
  697. WARN(1, "bad wrpll refclk\n");
  698. return 0;
  699. }
  700. r = wrpll & WRPLL_DIVIDER_REF_MASK;
  701. p = (wrpll & WRPLL_DIVIDER_POST_MASK) >> WRPLL_DIVIDER_POST_SHIFT;
  702. n = (wrpll & WRPLL_DIVIDER_FB_MASK) >> WRPLL_DIVIDER_FB_SHIFT;
  703. /* Convert to KHz, p & r have a fixed point portion */
  704. return (refclk * n * 100) / (p * r);
  705. }
  706. static int skl_calc_wrpll_link(struct drm_i915_private *dev_priv,
  707. uint32_t dpll)
  708. {
  709. uint32_t cfgcr1_reg, cfgcr2_reg;
  710. uint32_t cfgcr1_val, cfgcr2_val;
  711. uint32_t p0, p1, p2, dco_freq;
  712. cfgcr1_reg = GET_CFG_CR1_REG(dpll);
  713. cfgcr2_reg = GET_CFG_CR2_REG(dpll);
  714. cfgcr1_val = I915_READ(cfgcr1_reg);
  715. cfgcr2_val = I915_READ(cfgcr2_reg);
  716. p0 = cfgcr2_val & DPLL_CFGCR2_PDIV_MASK;
  717. p2 = cfgcr2_val & DPLL_CFGCR2_KDIV_MASK;
  718. if (cfgcr2_val & DPLL_CFGCR2_QDIV_MODE(1))
  719. p1 = (cfgcr2_val & DPLL_CFGCR2_QDIV_RATIO_MASK) >> 8;
  720. else
  721. p1 = 1;
  722. switch (p0) {
  723. case DPLL_CFGCR2_PDIV_1:
  724. p0 = 1;
  725. break;
  726. case DPLL_CFGCR2_PDIV_2:
  727. p0 = 2;
  728. break;
  729. case DPLL_CFGCR2_PDIV_3:
  730. p0 = 3;
  731. break;
  732. case DPLL_CFGCR2_PDIV_7:
  733. p0 = 7;
  734. break;
  735. }
  736. switch (p2) {
  737. case DPLL_CFGCR2_KDIV_5:
  738. p2 = 5;
  739. break;
  740. case DPLL_CFGCR2_KDIV_2:
  741. p2 = 2;
  742. break;
  743. case DPLL_CFGCR2_KDIV_3:
  744. p2 = 3;
  745. break;
  746. case DPLL_CFGCR2_KDIV_1:
  747. p2 = 1;
  748. break;
  749. }
  750. dco_freq = (cfgcr1_val & DPLL_CFGCR1_DCO_INTEGER_MASK) * 24 * 1000;
  751. dco_freq += (((cfgcr1_val & DPLL_CFGCR1_DCO_FRACTION_MASK) >> 9) * 24 *
  752. 1000) / 0x8000;
  753. return dco_freq / (p0 * p1 * p2 * 5);
  754. }
  755. static void skl_ddi_clock_get(struct intel_encoder *encoder,
  756. struct intel_crtc_state *pipe_config)
  757. {
  758. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  759. int link_clock = 0;
  760. uint32_t dpll_ctl1, dpll;
  761. dpll = pipe_config->ddi_pll_sel;
  762. dpll_ctl1 = I915_READ(DPLL_CTRL1);
  763. if (dpll_ctl1 & DPLL_CTRL1_HDMI_MODE(dpll)) {
  764. link_clock = skl_calc_wrpll_link(dev_priv, dpll);
  765. } else {
  766. link_clock = dpll_ctl1 & DPLL_CTRL1_LINK_RATE_MASK(dpll);
  767. link_clock >>= DPLL_CTRL1_LINK_RATE_SHIFT(dpll);
  768. switch (link_clock) {
  769. case DPLL_CTRL1_LINK_RATE_810:
  770. link_clock = 81000;
  771. break;
  772. case DPLL_CTRL1_LINK_RATE_1080:
  773. link_clock = 108000;
  774. break;
  775. case DPLL_CTRL1_LINK_RATE_1350:
  776. link_clock = 135000;
  777. break;
  778. case DPLL_CTRL1_LINK_RATE_1620:
  779. link_clock = 162000;
  780. break;
  781. case DPLL_CTRL1_LINK_RATE_2160:
  782. link_clock = 216000;
  783. break;
  784. case DPLL_CTRL1_LINK_RATE_2700:
  785. link_clock = 270000;
  786. break;
  787. default:
  788. WARN(1, "Unsupported link rate\n");
  789. break;
  790. }
  791. link_clock *= 2;
  792. }
  793. pipe_config->port_clock = link_clock;
  794. if (pipe_config->has_dp_encoder)
  795. pipe_config->base.adjusted_mode.crtc_clock =
  796. intel_dotclock_calculate(pipe_config->port_clock,
  797. &pipe_config->dp_m_n);
  798. else
  799. pipe_config->base.adjusted_mode.crtc_clock = pipe_config->port_clock;
  800. }
  801. static void hsw_ddi_clock_get(struct intel_encoder *encoder,
  802. struct intel_crtc_state *pipe_config)
  803. {
  804. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  805. int link_clock = 0;
  806. u32 val, pll;
  807. val = pipe_config->ddi_pll_sel;
  808. switch (val & PORT_CLK_SEL_MASK) {
  809. case PORT_CLK_SEL_LCPLL_810:
  810. link_clock = 81000;
  811. break;
  812. case PORT_CLK_SEL_LCPLL_1350:
  813. link_clock = 135000;
  814. break;
  815. case PORT_CLK_SEL_LCPLL_2700:
  816. link_clock = 270000;
  817. break;
  818. case PORT_CLK_SEL_WRPLL1:
  819. link_clock = intel_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL1);
  820. break;
  821. case PORT_CLK_SEL_WRPLL2:
  822. link_clock = intel_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL2);
  823. break;
  824. case PORT_CLK_SEL_SPLL:
  825. pll = I915_READ(SPLL_CTL) & SPLL_PLL_FREQ_MASK;
  826. if (pll == SPLL_PLL_FREQ_810MHz)
  827. link_clock = 81000;
  828. else if (pll == SPLL_PLL_FREQ_1350MHz)
  829. link_clock = 135000;
  830. else if (pll == SPLL_PLL_FREQ_2700MHz)
  831. link_clock = 270000;
  832. else {
  833. WARN(1, "bad spll freq\n");
  834. return;
  835. }
  836. break;
  837. default:
  838. WARN(1, "bad port clock sel\n");
  839. return;
  840. }
  841. pipe_config->port_clock = link_clock * 2;
  842. if (pipe_config->has_pch_encoder)
  843. pipe_config->base.adjusted_mode.crtc_clock =
  844. intel_dotclock_calculate(pipe_config->port_clock,
  845. &pipe_config->fdi_m_n);
  846. else if (pipe_config->has_dp_encoder)
  847. pipe_config->base.adjusted_mode.crtc_clock =
  848. intel_dotclock_calculate(pipe_config->port_clock,
  849. &pipe_config->dp_m_n);
  850. else
  851. pipe_config->base.adjusted_mode.crtc_clock = pipe_config->port_clock;
  852. }
  853. static int bxt_calc_pll_link(struct drm_i915_private *dev_priv,
  854. enum intel_dpll_id dpll)
  855. {
  856. /* FIXME formula not available in bspec */
  857. return 0;
  858. }
  859. static void bxt_ddi_clock_get(struct intel_encoder *encoder,
  860. struct intel_crtc_state *pipe_config)
  861. {
  862. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  863. enum port port = intel_ddi_get_encoder_port(encoder);
  864. uint32_t dpll = port;
  865. pipe_config->port_clock =
  866. bxt_calc_pll_link(dev_priv, dpll);
  867. if (pipe_config->has_dp_encoder)
  868. pipe_config->base.adjusted_mode.crtc_clock =
  869. intel_dotclock_calculate(pipe_config->port_clock,
  870. &pipe_config->dp_m_n);
  871. else
  872. pipe_config->base.adjusted_mode.crtc_clock =
  873. pipe_config->port_clock;
  874. }
  875. void intel_ddi_clock_get(struct intel_encoder *encoder,
  876. struct intel_crtc_state *pipe_config)
  877. {
  878. struct drm_device *dev = encoder->base.dev;
  879. if (INTEL_INFO(dev)->gen <= 8)
  880. hsw_ddi_clock_get(encoder, pipe_config);
  881. else if (IS_SKYLAKE(dev))
  882. skl_ddi_clock_get(encoder, pipe_config);
  883. else if (IS_BROXTON(dev))
  884. bxt_ddi_clock_get(encoder, pipe_config);
  885. }
  886. static void
  887. hsw_ddi_calculate_wrpll(int clock /* in Hz */,
  888. unsigned *r2_out, unsigned *n2_out, unsigned *p_out)
  889. {
  890. uint64_t freq2k;
  891. unsigned p, n2, r2;
  892. struct wrpll_rnp best = { 0, 0, 0 };
  893. unsigned budget;
  894. freq2k = clock / 100;
  895. budget = wrpll_get_budget_for_freq(clock);
  896. /* Special case handling for 540 pixel clock: bypass WR PLL entirely
  897. * and directly pass the LC PLL to it. */
  898. if (freq2k == 5400000) {
  899. *n2_out = 2;
  900. *p_out = 1;
  901. *r2_out = 2;
  902. return;
  903. }
  904. /*
  905. * Ref = LC_FREQ / R, where Ref is the actual reference input seen by
  906. * the WR PLL.
  907. *
  908. * We want R so that REF_MIN <= Ref <= REF_MAX.
  909. * Injecting R2 = 2 * R gives:
  910. * REF_MAX * r2 > LC_FREQ * 2 and
  911. * REF_MIN * r2 < LC_FREQ * 2
  912. *
  913. * Which means the desired boundaries for r2 are:
  914. * LC_FREQ * 2 / REF_MAX < r2 < LC_FREQ * 2 / REF_MIN
  915. *
  916. */
  917. for (r2 = LC_FREQ * 2 / REF_MAX + 1;
  918. r2 <= LC_FREQ * 2 / REF_MIN;
  919. r2++) {
  920. /*
  921. * VCO = N * Ref, that is: VCO = N * LC_FREQ / R
  922. *
  923. * Once again we want VCO_MIN <= VCO <= VCO_MAX.
  924. * Injecting R2 = 2 * R and N2 = 2 * N, we get:
  925. * VCO_MAX * r2 > n2 * LC_FREQ and
  926. * VCO_MIN * r2 < n2 * LC_FREQ)
  927. *
  928. * Which means the desired boundaries for n2 are:
  929. * VCO_MIN * r2 / LC_FREQ < n2 < VCO_MAX * r2 / LC_FREQ
  930. */
  931. for (n2 = VCO_MIN * r2 / LC_FREQ + 1;
  932. n2 <= VCO_MAX * r2 / LC_FREQ;
  933. n2++) {
  934. for (p = P_MIN; p <= P_MAX; p += P_INC)
  935. wrpll_update_rnp(freq2k, budget,
  936. r2, n2, p, &best);
  937. }
  938. }
  939. *n2_out = best.n2;
  940. *p_out = best.p;
  941. *r2_out = best.r2;
  942. }
  943. static bool
  944. hsw_ddi_pll_select(struct intel_crtc *intel_crtc,
  945. struct intel_crtc_state *crtc_state,
  946. struct intel_encoder *intel_encoder,
  947. int clock)
  948. {
  949. if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
  950. struct intel_shared_dpll *pll;
  951. uint32_t val;
  952. unsigned p, n2, r2;
  953. hsw_ddi_calculate_wrpll(clock * 1000, &r2, &n2, &p);
  954. val = WRPLL_PLL_ENABLE | WRPLL_PLL_LCPLL |
  955. WRPLL_DIVIDER_REFERENCE(r2) | WRPLL_DIVIDER_FEEDBACK(n2) |
  956. WRPLL_DIVIDER_POST(p);
  957. memset(&crtc_state->dpll_hw_state, 0,
  958. sizeof(crtc_state->dpll_hw_state));
  959. crtc_state->dpll_hw_state.wrpll = val;
  960. pll = intel_get_shared_dpll(intel_crtc, crtc_state);
  961. if (pll == NULL) {
  962. DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
  963. pipe_name(intel_crtc->pipe));
  964. return false;
  965. }
  966. crtc_state->ddi_pll_sel = PORT_CLK_SEL_WRPLL(pll->id);
  967. }
  968. return true;
  969. }
  970. struct skl_wrpll_params {
  971. uint32_t dco_fraction;
  972. uint32_t dco_integer;
  973. uint32_t qdiv_ratio;
  974. uint32_t qdiv_mode;
  975. uint32_t kdiv;
  976. uint32_t pdiv;
  977. uint32_t central_freq;
  978. };
  979. static void
  980. skl_ddi_calculate_wrpll(int clock /* in Hz */,
  981. struct skl_wrpll_params *wrpll_params)
  982. {
  983. uint64_t afe_clock = clock * 5; /* AFE Clock is 5x Pixel clock */
  984. uint64_t dco_central_freq[3] = {8400000000ULL,
  985. 9000000000ULL,
  986. 9600000000ULL};
  987. uint32_t min_dco_deviation = 400;
  988. uint32_t min_dco_index = 3;
  989. uint32_t P0[4] = {1, 2, 3, 7};
  990. uint32_t P2[4] = {1, 2, 3, 5};
  991. bool found = false;
  992. uint32_t candidate_p = 0;
  993. uint32_t candidate_p0[3] = {0}, candidate_p1[3] = {0};
  994. uint32_t candidate_p2[3] = {0};
  995. uint32_t dco_central_freq_deviation[3];
  996. uint32_t i, P1, k, dco_count;
  997. bool retry_with_odd = false;
  998. uint64_t dco_freq;
  999. /* Determine P0, P1 or P2 */
  1000. for (dco_count = 0; dco_count < 3; dco_count++) {
  1001. found = false;
  1002. candidate_p =
  1003. div64_u64(dco_central_freq[dco_count], afe_clock);
  1004. if (retry_with_odd == false)
  1005. candidate_p = (candidate_p % 2 == 0 ?
  1006. candidate_p : candidate_p + 1);
  1007. for (P1 = 1; P1 < candidate_p; P1++) {
  1008. for (i = 0; i < 4; i++) {
  1009. if (!(P0[i] != 1 || P1 == 1))
  1010. continue;
  1011. for (k = 0; k < 4; k++) {
  1012. if (P1 != 1 && P2[k] != 2)
  1013. continue;
  1014. if (candidate_p == P0[i] * P1 * P2[k]) {
  1015. /* Found possible P0, P1, P2 */
  1016. found = true;
  1017. candidate_p0[dco_count] = P0[i];
  1018. candidate_p1[dco_count] = P1;
  1019. candidate_p2[dco_count] = P2[k];
  1020. goto found;
  1021. }
  1022. }
  1023. }
  1024. }
  1025. found:
  1026. if (found) {
  1027. dco_central_freq_deviation[dco_count] =
  1028. div64_u64(10000 *
  1029. abs_diff((candidate_p * afe_clock),
  1030. dco_central_freq[dco_count]),
  1031. dco_central_freq[dco_count]);
  1032. if (dco_central_freq_deviation[dco_count] <
  1033. min_dco_deviation) {
  1034. min_dco_deviation =
  1035. dco_central_freq_deviation[dco_count];
  1036. min_dco_index = dco_count;
  1037. }
  1038. }
  1039. if (min_dco_index > 2 && dco_count == 2) {
  1040. retry_with_odd = true;
  1041. dco_count = 0;
  1042. }
  1043. }
  1044. if (min_dco_index > 2) {
  1045. WARN(1, "No valid values found for the given pixel clock\n");
  1046. } else {
  1047. wrpll_params->central_freq = dco_central_freq[min_dco_index];
  1048. switch (dco_central_freq[min_dco_index]) {
  1049. case 9600000000ULL:
  1050. wrpll_params->central_freq = 0;
  1051. break;
  1052. case 9000000000ULL:
  1053. wrpll_params->central_freq = 1;
  1054. break;
  1055. case 8400000000ULL:
  1056. wrpll_params->central_freq = 3;
  1057. }
  1058. switch (candidate_p0[min_dco_index]) {
  1059. case 1:
  1060. wrpll_params->pdiv = 0;
  1061. break;
  1062. case 2:
  1063. wrpll_params->pdiv = 1;
  1064. break;
  1065. case 3:
  1066. wrpll_params->pdiv = 2;
  1067. break;
  1068. case 7:
  1069. wrpll_params->pdiv = 4;
  1070. break;
  1071. default:
  1072. WARN(1, "Incorrect PDiv\n");
  1073. }
  1074. switch (candidate_p2[min_dco_index]) {
  1075. case 5:
  1076. wrpll_params->kdiv = 0;
  1077. break;
  1078. case 2:
  1079. wrpll_params->kdiv = 1;
  1080. break;
  1081. case 3:
  1082. wrpll_params->kdiv = 2;
  1083. break;
  1084. case 1:
  1085. wrpll_params->kdiv = 3;
  1086. break;
  1087. default:
  1088. WARN(1, "Incorrect KDiv\n");
  1089. }
  1090. wrpll_params->qdiv_ratio = candidate_p1[min_dco_index];
  1091. wrpll_params->qdiv_mode =
  1092. (wrpll_params->qdiv_ratio == 1) ? 0 : 1;
  1093. dco_freq = candidate_p0[min_dco_index] *
  1094. candidate_p1[min_dco_index] *
  1095. candidate_p2[min_dco_index] * afe_clock;
  1096. /*
  1097. * Intermediate values are in Hz.
  1098. * Divide by MHz to match bsepc
  1099. */
  1100. wrpll_params->dco_integer = div_u64(dco_freq, (24 * MHz(1)));
  1101. wrpll_params->dco_fraction =
  1102. div_u64(((div_u64(dco_freq, 24) -
  1103. wrpll_params->dco_integer * MHz(1)) * 0x8000), MHz(1));
  1104. }
  1105. }
  1106. static bool
  1107. skl_ddi_pll_select(struct intel_crtc *intel_crtc,
  1108. struct intel_crtc_state *crtc_state,
  1109. struct intel_encoder *intel_encoder,
  1110. int clock)
  1111. {
  1112. struct intel_shared_dpll *pll;
  1113. uint32_t ctrl1, cfgcr1, cfgcr2;
  1114. /*
  1115. * See comment in intel_dpll_hw_state to understand why we always use 0
  1116. * as the DPLL id in this function.
  1117. */
  1118. ctrl1 = DPLL_CTRL1_OVERRIDE(0);
  1119. if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
  1120. struct skl_wrpll_params wrpll_params = { 0, };
  1121. ctrl1 |= DPLL_CTRL1_HDMI_MODE(0);
  1122. skl_ddi_calculate_wrpll(clock * 1000, &wrpll_params);
  1123. cfgcr1 = DPLL_CFGCR1_FREQ_ENABLE |
  1124. DPLL_CFGCR1_DCO_FRACTION(wrpll_params.dco_fraction) |
  1125. wrpll_params.dco_integer;
  1126. cfgcr2 = DPLL_CFGCR2_QDIV_RATIO(wrpll_params.qdiv_ratio) |
  1127. DPLL_CFGCR2_QDIV_MODE(wrpll_params.qdiv_mode) |
  1128. DPLL_CFGCR2_KDIV(wrpll_params.kdiv) |
  1129. DPLL_CFGCR2_PDIV(wrpll_params.pdiv) |
  1130. wrpll_params.central_freq;
  1131. } else if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT) {
  1132. struct drm_encoder *encoder = &intel_encoder->base;
  1133. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1134. switch (intel_dp->link_bw) {
  1135. case DP_LINK_BW_1_62:
  1136. ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, 0);
  1137. break;
  1138. case DP_LINK_BW_2_7:
  1139. ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, 0);
  1140. break;
  1141. case DP_LINK_BW_5_4:
  1142. ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, 0);
  1143. break;
  1144. }
  1145. cfgcr1 = cfgcr2 = 0;
  1146. } else /* eDP */
  1147. return true;
  1148. memset(&crtc_state->dpll_hw_state, 0,
  1149. sizeof(crtc_state->dpll_hw_state));
  1150. crtc_state->dpll_hw_state.ctrl1 = ctrl1;
  1151. crtc_state->dpll_hw_state.cfgcr1 = cfgcr1;
  1152. crtc_state->dpll_hw_state.cfgcr2 = cfgcr2;
  1153. pll = intel_get_shared_dpll(intel_crtc, crtc_state);
  1154. if (pll == NULL) {
  1155. DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
  1156. pipe_name(intel_crtc->pipe));
  1157. return false;
  1158. }
  1159. /* shared DPLL id 0 is DPLL 1 */
  1160. crtc_state->ddi_pll_sel = pll->id + 1;
  1161. return true;
  1162. }
  1163. /* bxt clock parameters */
  1164. struct bxt_clk_div {
  1165. uint32_t p1;
  1166. uint32_t p2;
  1167. uint32_t m2_int;
  1168. uint32_t m2_frac;
  1169. bool m2_frac_en;
  1170. uint32_t n;
  1171. };
  1172. /* pre-calculated values for DP linkrates */
  1173. static struct bxt_clk_div bxt_dp_clk_val[7] = {
  1174. /* 162 */ {4, 2, 32, 1677722, 1, 1},
  1175. /* 270 */ {4, 1, 27, 0, 0, 1},
  1176. /* 540 */ {2, 1, 27, 0, 0, 1},
  1177. /* 216 */ {3, 2, 32, 1677722, 1, 1},
  1178. /* 243 */ {4, 1, 24, 1258291, 1, 1},
  1179. /* 324 */ {4, 1, 32, 1677722, 1, 1},
  1180. /* 432 */ {3, 1, 32, 1677722, 1, 1}
  1181. };
  1182. static bool
  1183. bxt_ddi_pll_select(struct intel_crtc *intel_crtc,
  1184. struct intel_crtc_state *crtc_state,
  1185. struct intel_encoder *intel_encoder,
  1186. int clock)
  1187. {
  1188. struct intel_shared_dpll *pll;
  1189. struct bxt_clk_div clk_div = {0};
  1190. int vco = 0;
  1191. uint32_t prop_coef, int_coef, gain_ctl, targ_cnt;
  1192. uint32_t dcoampovr_en_h, dco_amp, lanestagger;
  1193. if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
  1194. intel_clock_t best_clock;
  1195. /* Calculate HDMI div */
  1196. /*
  1197. * FIXME: tie the following calculation into
  1198. * i9xx_crtc_compute_clock
  1199. */
  1200. if (!bxt_find_best_dpll(crtc_state, clock, &best_clock)) {
  1201. DRM_DEBUG_DRIVER("no PLL dividers found for clock %d pipe %c\n",
  1202. clock, pipe_name(intel_crtc->pipe));
  1203. return false;
  1204. }
  1205. clk_div.p1 = best_clock.p1;
  1206. clk_div.p2 = best_clock.p2;
  1207. WARN_ON(best_clock.m1 != 2);
  1208. clk_div.n = best_clock.n;
  1209. clk_div.m2_int = best_clock.m2 >> 22;
  1210. clk_div.m2_frac = best_clock.m2 & ((1 << 22) - 1);
  1211. clk_div.m2_frac_en = clk_div.m2_frac != 0;
  1212. vco = best_clock.vco;
  1213. } else if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
  1214. intel_encoder->type == INTEL_OUTPUT_EDP) {
  1215. struct drm_encoder *encoder = &intel_encoder->base;
  1216. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1217. switch (intel_dp->link_bw) {
  1218. case DP_LINK_BW_1_62:
  1219. clk_div = bxt_dp_clk_val[0];
  1220. break;
  1221. case DP_LINK_BW_2_7:
  1222. clk_div = bxt_dp_clk_val[1];
  1223. break;
  1224. case DP_LINK_BW_5_4:
  1225. clk_div = bxt_dp_clk_val[2];
  1226. break;
  1227. default:
  1228. clk_div = bxt_dp_clk_val[0];
  1229. DRM_ERROR("Unknown link rate\n");
  1230. }
  1231. vco = clock * 10 / 2 * clk_div.p1 * clk_div.p2;
  1232. }
  1233. dco_amp = 15;
  1234. dcoampovr_en_h = 0;
  1235. if (vco >= 6200000 && vco <= 6480000) {
  1236. prop_coef = 4;
  1237. int_coef = 9;
  1238. gain_ctl = 3;
  1239. targ_cnt = 8;
  1240. } else if ((vco > 5400000 && vco < 6200000) ||
  1241. (vco >= 4800000 && vco < 5400000)) {
  1242. prop_coef = 5;
  1243. int_coef = 11;
  1244. gain_ctl = 3;
  1245. targ_cnt = 9;
  1246. if (vco >= 4800000 && vco < 5400000)
  1247. dcoampovr_en_h = 1;
  1248. } else if (vco == 5400000) {
  1249. prop_coef = 3;
  1250. int_coef = 8;
  1251. gain_ctl = 1;
  1252. targ_cnt = 9;
  1253. } else {
  1254. DRM_ERROR("Invalid VCO\n");
  1255. return false;
  1256. }
  1257. memset(&crtc_state->dpll_hw_state, 0,
  1258. sizeof(crtc_state->dpll_hw_state));
  1259. if (clock > 270000)
  1260. lanestagger = 0x18;
  1261. else if (clock > 135000)
  1262. lanestagger = 0x0d;
  1263. else if (clock > 67000)
  1264. lanestagger = 0x07;
  1265. else if (clock > 33000)
  1266. lanestagger = 0x04;
  1267. else
  1268. lanestagger = 0x02;
  1269. crtc_state->dpll_hw_state.ebb0 =
  1270. PORT_PLL_P1(clk_div.p1) | PORT_PLL_P2(clk_div.p2);
  1271. crtc_state->dpll_hw_state.pll0 = clk_div.m2_int;
  1272. crtc_state->dpll_hw_state.pll1 = PORT_PLL_N(clk_div.n);
  1273. crtc_state->dpll_hw_state.pll2 = clk_div.m2_frac;
  1274. if (clk_div.m2_frac_en)
  1275. crtc_state->dpll_hw_state.pll3 =
  1276. PORT_PLL_M2_FRAC_ENABLE;
  1277. crtc_state->dpll_hw_state.pll6 =
  1278. prop_coef | PORT_PLL_INT_COEFF(int_coef);
  1279. crtc_state->dpll_hw_state.pll6 |=
  1280. PORT_PLL_GAIN_CTL(gain_ctl);
  1281. crtc_state->dpll_hw_state.pll8 = targ_cnt;
  1282. if (dcoampovr_en_h)
  1283. crtc_state->dpll_hw_state.pll10 = PORT_PLL_DCO_AMP_OVR_EN_H;
  1284. crtc_state->dpll_hw_state.pll10 |= PORT_PLL_DCO_AMP(dco_amp);
  1285. crtc_state->dpll_hw_state.pcsdw12 =
  1286. LANESTAGGER_STRAP_OVRD | lanestagger;
  1287. pll = intel_get_shared_dpll(intel_crtc, crtc_state);
  1288. if (pll == NULL) {
  1289. DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
  1290. pipe_name(intel_crtc->pipe));
  1291. return false;
  1292. }
  1293. /* shared DPLL id 0 is DPLL A */
  1294. crtc_state->ddi_pll_sel = pll->id;
  1295. return true;
  1296. }
  1297. /*
  1298. * Tries to find a *shared* PLL for the CRTC and store it in
  1299. * intel_crtc->ddi_pll_sel.
  1300. *
  1301. * For private DPLLs, compute_config() should do the selection for us. This
  1302. * function should be folded into compute_config() eventually.
  1303. */
  1304. bool intel_ddi_pll_select(struct intel_crtc *intel_crtc,
  1305. struct intel_crtc_state *crtc_state)
  1306. {
  1307. struct drm_device *dev = intel_crtc->base.dev;
  1308. struct intel_encoder *intel_encoder =
  1309. intel_ddi_get_crtc_new_encoder(crtc_state);
  1310. int clock = crtc_state->port_clock;
  1311. if (IS_SKYLAKE(dev))
  1312. return skl_ddi_pll_select(intel_crtc, crtc_state,
  1313. intel_encoder, clock);
  1314. else if (IS_BROXTON(dev))
  1315. return bxt_ddi_pll_select(intel_crtc, crtc_state,
  1316. intel_encoder, clock);
  1317. else
  1318. return hsw_ddi_pll_select(intel_crtc, crtc_state,
  1319. intel_encoder, clock);
  1320. }
  1321. void intel_ddi_set_pipe_settings(struct drm_crtc *crtc)
  1322. {
  1323. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  1324. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1325. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  1326. enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
  1327. int type = intel_encoder->type;
  1328. uint32_t temp;
  1329. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP || type == INTEL_OUTPUT_DP_MST) {
  1330. temp = TRANS_MSA_SYNC_CLK;
  1331. switch (intel_crtc->config->pipe_bpp) {
  1332. case 18:
  1333. temp |= TRANS_MSA_6_BPC;
  1334. break;
  1335. case 24:
  1336. temp |= TRANS_MSA_8_BPC;
  1337. break;
  1338. case 30:
  1339. temp |= TRANS_MSA_10_BPC;
  1340. break;
  1341. case 36:
  1342. temp |= TRANS_MSA_12_BPC;
  1343. break;
  1344. default:
  1345. BUG();
  1346. }
  1347. I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
  1348. }
  1349. }
  1350. void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state)
  1351. {
  1352. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1353. struct drm_device *dev = crtc->dev;
  1354. struct drm_i915_private *dev_priv = dev->dev_private;
  1355. enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
  1356. uint32_t temp;
  1357. temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
  1358. if (state == true)
  1359. temp |= TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
  1360. else
  1361. temp &= ~TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
  1362. I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
  1363. }
  1364. void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc)
  1365. {
  1366. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1367. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  1368. struct drm_encoder *encoder = &intel_encoder->base;
  1369. struct drm_device *dev = crtc->dev;
  1370. struct drm_i915_private *dev_priv = dev->dev_private;
  1371. enum pipe pipe = intel_crtc->pipe;
  1372. enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
  1373. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  1374. int type = intel_encoder->type;
  1375. uint32_t temp;
  1376. /* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
  1377. temp = TRANS_DDI_FUNC_ENABLE;
  1378. temp |= TRANS_DDI_SELECT_PORT(port);
  1379. switch (intel_crtc->config->pipe_bpp) {
  1380. case 18:
  1381. temp |= TRANS_DDI_BPC_6;
  1382. break;
  1383. case 24:
  1384. temp |= TRANS_DDI_BPC_8;
  1385. break;
  1386. case 30:
  1387. temp |= TRANS_DDI_BPC_10;
  1388. break;
  1389. case 36:
  1390. temp |= TRANS_DDI_BPC_12;
  1391. break;
  1392. default:
  1393. BUG();
  1394. }
  1395. if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
  1396. temp |= TRANS_DDI_PVSYNC;
  1397. if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
  1398. temp |= TRANS_DDI_PHSYNC;
  1399. if (cpu_transcoder == TRANSCODER_EDP) {
  1400. switch (pipe) {
  1401. case PIPE_A:
  1402. /* On Haswell, can only use the always-on power well for
  1403. * eDP when not using the panel fitter, and when not
  1404. * using motion blur mitigation (which we don't
  1405. * support). */
  1406. if (IS_HASWELL(dev) &&
  1407. (intel_crtc->config->pch_pfit.enabled ||
  1408. intel_crtc->config->pch_pfit.force_thru))
  1409. temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
  1410. else
  1411. temp |= TRANS_DDI_EDP_INPUT_A_ON;
  1412. break;
  1413. case PIPE_B:
  1414. temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
  1415. break;
  1416. case PIPE_C:
  1417. temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
  1418. break;
  1419. default:
  1420. BUG();
  1421. break;
  1422. }
  1423. }
  1424. if (type == INTEL_OUTPUT_HDMI) {
  1425. if (intel_crtc->config->has_hdmi_sink)
  1426. temp |= TRANS_DDI_MODE_SELECT_HDMI;
  1427. else
  1428. temp |= TRANS_DDI_MODE_SELECT_DVI;
  1429. } else if (type == INTEL_OUTPUT_ANALOG) {
  1430. temp |= TRANS_DDI_MODE_SELECT_FDI;
  1431. temp |= (intel_crtc->config->fdi_lanes - 1) << 1;
  1432. } else if (type == INTEL_OUTPUT_DISPLAYPORT ||
  1433. type == INTEL_OUTPUT_EDP) {
  1434. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1435. if (intel_dp->is_mst) {
  1436. temp |= TRANS_DDI_MODE_SELECT_DP_MST;
  1437. } else
  1438. temp |= TRANS_DDI_MODE_SELECT_DP_SST;
  1439. temp |= DDI_PORT_WIDTH(intel_dp->lane_count);
  1440. } else if (type == INTEL_OUTPUT_DP_MST) {
  1441. struct intel_dp *intel_dp = &enc_to_mst(encoder)->primary->dp;
  1442. if (intel_dp->is_mst) {
  1443. temp |= TRANS_DDI_MODE_SELECT_DP_MST;
  1444. } else
  1445. temp |= TRANS_DDI_MODE_SELECT_DP_SST;
  1446. temp |= DDI_PORT_WIDTH(intel_dp->lane_count);
  1447. } else {
  1448. WARN(1, "Invalid encoder type %d for pipe %c\n",
  1449. intel_encoder->type, pipe_name(pipe));
  1450. }
  1451. I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
  1452. }
  1453. void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
  1454. enum transcoder cpu_transcoder)
  1455. {
  1456. uint32_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
  1457. uint32_t val = I915_READ(reg);
  1458. val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK | TRANS_DDI_DP_VC_PAYLOAD_ALLOC);
  1459. val |= TRANS_DDI_PORT_NONE;
  1460. I915_WRITE(reg, val);
  1461. }
  1462. bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
  1463. {
  1464. struct drm_device *dev = intel_connector->base.dev;
  1465. struct drm_i915_private *dev_priv = dev->dev_private;
  1466. struct intel_encoder *intel_encoder = intel_connector->encoder;
  1467. int type = intel_connector->base.connector_type;
  1468. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  1469. enum pipe pipe = 0;
  1470. enum transcoder cpu_transcoder;
  1471. enum intel_display_power_domain power_domain;
  1472. uint32_t tmp;
  1473. power_domain = intel_display_port_power_domain(intel_encoder);
  1474. if (!intel_display_power_is_enabled(dev_priv, power_domain))
  1475. return false;
  1476. if (!intel_encoder->get_hw_state(intel_encoder, &pipe))
  1477. return false;
  1478. if (port == PORT_A)
  1479. cpu_transcoder = TRANSCODER_EDP;
  1480. else
  1481. cpu_transcoder = (enum transcoder) pipe;
  1482. tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
  1483. switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
  1484. case TRANS_DDI_MODE_SELECT_HDMI:
  1485. case TRANS_DDI_MODE_SELECT_DVI:
  1486. return (type == DRM_MODE_CONNECTOR_HDMIA);
  1487. case TRANS_DDI_MODE_SELECT_DP_SST:
  1488. if (type == DRM_MODE_CONNECTOR_eDP)
  1489. return true;
  1490. return (type == DRM_MODE_CONNECTOR_DisplayPort);
  1491. case TRANS_DDI_MODE_SELECT_DP_MST:
  1492. /* if the transcoder is in MST state then
  1493. * connector isn't connected */
  1494. return false;
  1495. case TRANS_DDI_MODE_SELECT_FDI:
  1496. return (type == DRM_MODE_CONNECTOR_VGA);
  1497. default:
  1498. return false;
  1499. }
  1500. }
  1501. bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
  1502. enum pipe *pipe)
  1503. {
  1504. struct drm_device *dev = encoder->base.dev;
  1505. struct drm_i915_private *dev_priv = dev->dev_private;
  1506. enum port port = intel_ddi_get_encoder_port(encoder);
  1507. enum intel_display_power_domain power_domain;
  1508. u32 tmp;
  1509. int i;
  1510. power_domain = intel_display_port_power_domain(encoder);
  1511. if (!intel_display_power_is_enabled(dev_priv, power_domain))
  1512. return false;
  1513. tmp = I915_READ(DDI_BUF_CTL(port));
  1514. if (!(tmp & DDI_BUF_CTL_ENABLE))
  1515. return false;
  1516. if (port == PORT_A) {
  1517. tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
  1518. switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
  1519. case TRANS_DDI_EDP_INPUT_A_ON:
  1520. case TRANS_DDI_EDP_INPUT_A_ONOFF:
  1521. *pipe = PIPE_A;
  1522. break;
  1523. case TRANS_DDI_EDP_INPUT_B_ONOFF:
  1524. *pipe = PIPE_B;
  1525. break;
  1526. case TRANS_DDI_EDP_INPUT_C_ONOFF:
  1527. *pipe = PIPE_C;
  1528. break;
  1529. }
  1530. return true;
  1531. } else {
  1532. for (i = TRANSCODER_A; i <= TRANSCODER_C; i++) {
  1533. tmp = I915_READ(TRANS_DDI_FUNC_CTL(i));
  1534. if ((tmp & TRANS_DDI_PORT_MASK)
  1535. == TRANS_DDI_SELECT_PORT(port)) {
  1536. if ((tmp & TRANS_DDI_MODE_SELECT_MASK) == TRANS_DDI_MODE_SELECT_DP_MST)
  1537. return false;
  1538. *pipe = i;
  1539. return true;
  1540. }
  1541. }
  1542. }
  1543. DRM_DEBUG_KMS("No pipe for ddi port %c found\n", port_name(port));
  1544. return false;
  1545. }
  1546. void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc)
  1547. {
  1548. struct drm_crtc *crtc = &intel_crtc->base;
  1549. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  1550. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  1551. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  1552. enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
  1553. if (cpu_transcoder != TRANSCODER_EDP)
  1554. I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
  1555. TRANS_CLK_SEL_PORT(port));
  1556. }
  1557. void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc)
  1558. {
  1559. struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
  1560. enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
  1561. if (cpu_transcoder != TRANSCODER_EDP)
  1562. I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
  1563. TRANS_CLK_SEL_DISABLED);
  1564. }
  1565. void bxt_ddi_vswing_sequence(struct drm_device *dev, u32 level,
  1566. enum port port, int type)
  1567. {
  1568. struct drm_i915_private *dev_priv = dev->dev_private;
  1569. const struct bxt_ddi_buf_trans *ddi_translations;
  1570. u32 n_entries, i;
  1571. uint32_t val;
  1572. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
  1573. n_entries = ARRAY_SIZE(bxt_ddi_translations_dp);
  1574. ddi_translations = bxt_ddi_translations_dp;
  1575. } else if (type == INTEL_OUTPUT_HDMI) {
  1576. n_entries = ARRAY_SIZE(bxt_ddi_translations_hdmi);
  1577. ddi_translations = bxt_ddi_translations_hdmi;
  1578. } else {
  1579. DRM_DEBUG_KMS("Vswing programming not done for encoder %d\n",
  1580. type);
  1581. return;
  1582. }
  1583. /* Check if default value has to be used */
  1584. if (level >= n_entries ||
  1585. (type == INTEL_OUTPUT_HDMI && level == HDMI_LEVEL_SHIFT_UNKNOWN)) {
  1586. for (i = 0; i < n_entries; i++) {
  1587. if (ddi_translations[i].default_index) {
  1588. level = i;
  1589. break;
  1590. }
  1591. }
  1592. }
  1593. /*
  1594. * While we write to the group register to program all lanes at once we
  1595. * can read only lane registers and we pick lanes 0/1 for that.
  1596. */
  1597. val = I915_READ(BXT_PORT_PCS_DW10_LN01(port));
  1598. val &= ~(TX2_SWING_CALC_INIT | TX1_SWING_CALC_INIT);
  1599. I915_WRITE(BXT_PORT_PCS_DW10_GRP(port), val);
  1600. val = I915_READ(BXT_PORT_TX_DW2_LN0(port));
  1601. val &= ~(MARGIN_000 | UNIQ_TRANS_SCALE);
  1602. val |= ddi_translations[level].margin << MARGIN_000_SHIFT |
  1603. ddi_translations[level].scale << UNIQ_TRANS_SCALE_SHIFT;
  1604. I915_WRITE(BXT_PORT_TX_DW2_GRP(port), val);
  1605. val = I915_READ(BXT_PORT_TX_DW3_LN0(port));
  1606. val &= ~UNIQE_TRANGE_EN_METHOD;
  1607. if (ddi_translations[level].enable)
  1608. val |= UNIQE_TRANGE_EN_METHOD;
  1609. I915_WRITE(BXT_PORT_TX_DW3_GRP(port), val);
  1610. val = I915_READ(BXT_PORT_TX_DW4_LN0(port));
  1611. val &= ~DE_EMPHASIS;
  1612. val |= ddi_translations[level].deemphasis << DEEMPH_SHIFT;
  1613. I915_WRITE(BXT_PORT_TX_DW4_GRP(port), val);
  1614. val = I915_READ(BXT_PORT_PCS_DW10_LN01(port));
  1615. val |= TX2_SWING_CALC_INIT | TX1_SWING_CALC_INIT;
  1616. I915_WRITE(BXT_PORT_PCS_DW10_GRP(port), val);
  1617. }
  1618. static void intel_ddi_pre_enable(struct intel_encoder *intel_encoder)
  1619. {
  1620. struct drm_encoder *encoder = &intel_encoder->base;
  1621. struct drm_device *dev = encoder->dev;
  1622. struct drm_i915_private *dev_priv = dev->dev_private;
  1623. struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
  1624. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  1625. int type = intel_encoder->type;
  1626. int hdmi_level;
  1627. if (type == INTEL_OUTPUT_EDP) {
  1628. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1629. intel_edp_panel_on(intel_dp);
  1630. }
  1631. if (IS_SKYLAKE(dev)) {
  1632. uint32_t dpll = crtc->config->ddi_pll_sel;
  1633. uint32_t val;
  1634. /*
  1635. * DPLL0 is used for eDP and is the only "private" DPLL (as
  1636. * opposed to shared) on SKL
  1637. */
  1638. if (type == INTEL_OUTPUT_EDP) {
  1639. WARN_ON(dpll != SKL_DPLL0);
  1640. val = I915_READ(DPLL_CTRL1);
  1641. val &= ~(DPLL_CTRL1_HDMI_MODE(dpll) |
  1642. DPLL_CTRL1_SSC(dpll) |
  1643. DPLL_CTRL1_LINK_RATE_MASK(dpll));
  1644. val |= crtc->config->dpll_hw_state.ctrl1 << (dpll * 6);
  1645. I915_WRITE(DPLL_CTRL1, val);
  1646. POSTING_READ(DPLL_CTRL1);
  1647. }
  1648. /* DDI -> PLL mapping */
  1649. val = I915_READ(DPLL_CTRL2);
  1650. val &= ~(DPLL_CTRL2_DDI_CLK_OFF(port) |
  1651. DPLL_CTRL2_DDI_CLK_SEL_MASK(port));
  1652. val |= (DPLL_CTRL2_DDI_CLK_SEL(dpll, port) |
  1653. DPLL_CTRL2_DDI_SEL_OVERRIDE(port));
  1654. I915_WRITE(DPLL_CTRL2, val);
  1655. } else if (INTEL_INFO(dev)->gen < 9) {
  1656. WARN_ON(crtc->config->ddi_pll_sel == PORT_CLK_SEL_NONE);
  1657. I915_WRITE(PORT_CLK_SEL(port), crtc->config->ddi_pll_sel);
  1658. }
  1659. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
  1660. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1661. intel_ddi_init_dp_buf_reg(intel_encoder);
  1662. intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
  1663. intel_dp_start_link_train(intel_dp);
  1664. intel_dp_complete_link_train(intel_dp);
  1665. if (port != PORT_A || INTEL_INFO(dev)->gen >= 9)
  1666. intel_dp_stop_link_train(intel_dp);
  1667. } else if (type == INTEL_OUTPUT_HDMI) {
  1668. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  1669. if (IS_BROXTON(dev)) {
  1670. hdmi_level = dev_priv->vbt.
  1671. ddi_port_info[port].hdmi_level_shift;
  1672. bxt_ddi_vswing_sequence(dev, hdmi_level, port,
  1673. INTEL_OUTPUT_HDMI);
  1674. }
  1675. intel_hdmi->set_infoframes(encoder,
  1676. crtc->config->has_hdmi_sink,
  1677. &crtc->config->base.adjusted_mode);
  1678. }
  1679. }
  1680. static void intel_ddi_post_disable(struct intel_encoder *intel_encoder)
  1681. {
  1682. struct drm_encoder *encoder = &intel_encoder->base;
  1683. struct drm_device *dev = encoder->dev;
  1684. struct drm_i915_private *dev_priv = dev->dev_private;
  1685. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  1686. int type = intel_encoder->type;
  1687. uint32_t val;
  1688. bool wait = false;
  1689. val = I915_READ(DDI_BUF_CTL(port));
  1690. if (val & DDI_BUF_CTL_ENABLE) {
  1691. val &= ~DDI_BUF_CTL_ENABLE;
  1692. I915_WRITE(DDI_BUF_CTL(port), val);
  1693. wait = true;
  1694. }
  1695. val = I915_READ(DP_TP_CTL(port));
  1696. val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
  1697. val |= DP_TP_CTL_LINK_TRAIN_PAT1;
  1698. I915_WRITE(DP_TP_CTL(port), val);
  1699. if (wait)
  1700. intel_wait_ddi_buf_idle(dev_priv, port);
  1701. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
  1702. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1703. intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
  1704. intel_edp_panel_vdd_on(intel_dp);
  1705. intel_edp_panel_off(intel_dp);
  1706. }
  1707. if (IS_SKYLAKE(dev))
  1708. I915_WRITE(DPLL_CTRL2, (I915_READ(DPLL_CTRL2) |
  1709. DPLL_CTRL2_DDI_CLK_OFF(port)));
  1710. else if (INTEL_INFO(dev)->gen < 9)
  1711. I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
  1712. }
  1713. static void intel_enable_ddi(struct intel_encoder *intel_encoder)
  1714. {
  1715. struct drm_encoder *encoder = &intel_encoder->base;
  1716. struct drm_crtc *crtc = encoder->crtc;
  1717. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1718. struct drm_device *dev = encoder->dev;
  1719. struct drm_i915_private *dev_priv = dev->dev_private;
  1720. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  1721. int type = intel_encoder->type;
  1722. if (type == INTEL_OUTPUT_HDMI) {
  1723. struct intel_digital_port *intel_dig_port =
  1724. enc_to_dig_port(encoder);
  1725. /* In HDMI/DVI mode, the port width, and swing/emphasis values
  1726. * are ignored so nothing special needs to be done besides
  1727. * enabling the port.
  1728. */
  1729. I915_WRITE(DDI_BUF_CTL(port),
  1730. intel_dig_port->saved_port_bits |
  1731. DDI_BUF_CTL_ENABLE);
  1732. } else if (type == INTEL_OUTPUT_EDP) {
  1733. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1734. if (port == PORT_A && INTEL_INFO(dev)->gen < 9)
  1735. intel_dp_stop_link_train(intel_dp);
  1736. intel_edp_backlight_on(intel_dp);
  1737. intel_psr_enable(intel_dp);
  1738. intel_edp_drrs_enable(intel_dp);
  1739. }
  1740. if (intel_crtc->config->has_audio) {
  1741. intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
  1742. intel_audio_codec_enable(intel_encoder);
  1743. }
  1744. }
  1745. static void intel_disable_ddi(struct intel_encoder *intel_encoder)
  1746. {
  1747. struct drm_encoder *encoder = &intel_encoder->base;
  1748. struct drm_crtc *crtc = encoder->crtc;
  1749. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1750. int type = intel_encoder->type;
  1751. struct drm_device *dev = encoder->dev;
  1752. struct drm_i915_private *dev_priv = dev->dev_private;
  1753. if (intel_crtc->config->has_audio) {
  1754. intel_audio_codec_disable(intel_encoder);
  1755. intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
  1756. }
  1757. if (type == INTEL_OUTPUT_EDP) {
  1758. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1759. intel_edp_drrs_disable(intel_dp);
  1760. intel_psr_disable(intel_dp);
  1761. intel_edp_backlight_off(intel_dp);
  1762. }
  1763. }
  1764. static void hsw_ddi_pll_enable(struct drm_i915_private *dev_priv,
  1765. struct intel_shared_dpll *pll)
  1766. {
  1767. I915_WRITE(WRPLL_CTL(pll->id), pll->config.hw_state.wrpll);
  1768. POSTING_READ(WRPLL_CTL(pll->id));
  1769. udelay(20);
  1770. }
  1771. static void hsw_ddi_pll_disable(struct drm_i915_private *dev_priv,
  1772. struct intel_shared_dpll *pll)
  1773. {
  1774. uint32_t val;
  1775. val = I915_READ(WRPLL_CTL(pll->id));
  1776. I915_WRITE(WRPLL_CTL(pll->id), val & ~WRPLL_PLL_ENABLE);
  1777. POSTING_READ(WRPLL_CTL(pll->id));
  1778. }
  1779. static bool hsw_ddi_pll_get_hw_state(struct drm_i915_private *dev_priv,
  1780. struct intel_shared_dpll *pll,
  1781. struct intel_dpll_hw_state *hw_state)
  1782. {
  1783. uint32_t val;
  1784. if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
  1785. return false;
  1786. val = I915_READ(WRPLL_CTL(pll->id));
  1787. hw_state->wrpll = val;
  1788. return val & WRPLL_PLL_ENABLE;
  1789. }
  1790. static const char * const hsw_ddi_pll_names[] = {
  1791. "WRPLL 1",
  1792. "WRPLL 2",
  1793. };
  1794. static void hsw_shared_dplls_init(struct drm_i915_private *dev_priv)
  1795. {
  1796. int i;
  1797. dev_priv->num_shared_dpll = 2;
  1798. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  1799. dev_priv->shared_dplls[i].id = i;
  1800. dev_priv->shared_dplls[i].name = hsw_ddi_pll_names[i];
  1801. dev_priv->shared_dplls[i].disable = hsw_ddi_pll_disable;
  1802. dev_priv->shared_dplls[i].enable = hsw_ddi_pll_enable;
  1803. dev_priv->shared_dplls[i].get_hw_state =
  1804. hsw_ddi_pll_get_hw_state;
  1805. }
  1806. }
  1807. static const char * const skl_ddi_pll_names[] = {
  1808. "DPLL 1",
  1809. "DPLL 2",
  1810. "DPLL 3",
  1811. };
  1812. struct skl_dpll_regs {
  1813. u32 ctl, cfgcr1, cfgcr2;
  1814. };
  1815. /* this array is indexed by the *shared* pll id */
  1816. static const struct skl_dpll_regs skl_dpll_regs[3] = {
  1817. {
  1818. /* DPLL 1 */
  1819. .ctl = LCPLL2_CTL,
  1820. .cfgcr1 = DPLL1_CFGCR1,
  1821. .cfgcr2 = DPLL1_CFGCR2,
  1822. },
  1823. {
  1824. /* DPLL 2 */
  1825. .ctl = WRPLL_CTL1,
  1826. .cfgcr1 = DPLL2_CFGCR1,
  1827. .cfgcr2 = DPLL2_CFGCR2,
  1828. },
  1829. {
  1830. /* DPLL 3 */
  1831. .ctl = WRPLL_CTL2,
  1832. .cfgcr1 = DPLL3_CFGCR1,
  1833. .cfgcr2 = DPLL3_CFGCR2,
  1834. },
  1835. };
  1836. static void skl_ddi_pll_enable(struct drm_i915_private *dev_priv,
  1837. struct intel_shared_dpll *pll)
  1838. {
  1839. uint32_t val;
  1840. unsigned int dpll;
  1841. const struct skl_dpll_regs *regs = skl_dpll_regs;
  1842. /* DPLL0 is not part of the shared DPLLs, so pll->id is 0 for DPLL1 */
  1843. dpll = pll->id + 1;
  1844. val = I915_READ(DPLL_CTRL1);
  1845. val &= ~(DPLL_CTRL1_HDMI_MODE(dpll) | DPLL_CTRL1_SSC(dpll) |
  1846. DPLL_CTRL1_LINK_RATE_MASK(dpll));
  1847. val |= pll->config.hw_state.ctrl1 << (dpll * 6);
  1848. I915_WRITE(DPLL_CTRL1, val);
  1849. POSTING_READ(DPLL_CTRL1);
  1850. I915_WRITE(regs[pll->id].cfgcr1, pll->config.hw_state.cfgcr1);
  1851. I915_WRITE(regs[pll->id].cfgcr2, pll->config.hw_state.cfgcr2);
  1852. POSTING_READ(regs[pll->id].cfgcr1);
  1853. POSTING_READ(regs[pll->id].cfgcr2);
  1854. /* the enable bit is always bit 31 */
  1855. I915_WRITE(regs[pll->id].ctl,
  1856. I915_READ(regs[pll->id].ctl) | LCPLL_PLL_ENABLE);
  1857. if (wait_for(I915_READ(DPLL_STATUS) & DPLL_LOCK(dpll), 5))
  1858. DRM_ERROR("DPLL %d not locked\n", dpll);
  1859. }
  1860. static void skl_ddi_pll_disable(struct drm_i915_private *dev_priv,
  1861. struct intel_shared_dpll *pll)
  1862. {
  1863. const struct skl_dpll_regs *regs = skl_dpll_regs;
  1864. /* the enable bit is always bit 31 */
  1865. I915_WRITE(regs[pll->id].ctl,
  1866. I915_READ(regs[pll->id].ctl) & ~LCPLL_PLL_ENABLE);
  1867. POSTING_READ(regs[pll->id].ctl);
  1868. }
  1869. static bool skl_ddi_pll_get_hw_state(struct drm_i915_private *dev_priv,
  1870. struct intel_shared_dpll *pll,
  1871. struct intel_dpll_hw_state *hw_state)
  1872. {
  1873. uint32_t val;
  1874. unsigned int dpll;
  1875. const struct skl_dpll_regs *regs = skl_dpll_regs;
  1876. if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
  1877. return false;
  1878. /* DPLL0 is not part of the shared DPLLs, so pll->id is 0 for DPLL1 */
  1879. dpll = pll->id + 1;
  1880. val = I915_READ(regs[pll->id].ctl);
  1881. if (!(val & LCPLL_PLL_ENABLE))
  1882. return false;
  1883. val = I915_READ(DPLL_CTRL1);
  1884. hw_state->ctrl1 = (val >> (dpll * 6)) & 0x3f;
  1885. /* avoid reading back stale values if HDMI mode is not enabled */
  1886. if (val & DPLL_CTRL1_HDMI_MODE(dpll)) {
  1887. hw_state->cfgcr1 = I915_READ(regs[pll->id].cfgcr1);
  1888. hw_state->cfgcr2 = I915_READ(regs[pll->id].cfgcr2);
  1889. }
  1890. return true;
  1891. }
  1892. static void skl_shared_dplls_init(struct drm_i915_private *dev_priv)
  1893. {
  1894. int i;
  1895. dev_priv->num_shared_dpll = 3;
  1896. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  1897. dev_priv->shared_dplls[i].id = i;
  1898. dev_priv->shared_dplls[i].name = skl_ddi_pll_names[i];
  1899. dev_priv->shared_dplls[i].disable = skl_ddi_pll_disable;
  1900. dev_priv->shared_dplls[i].enable = skl_ddi_pll_enable;
  1901. dev_priv->shared_dplls[i].get_hw_state =
  1902. skl_ddi_pll_get_hw_state;
  1903. }
  1904. }
  1905. static void broxton_phy_init(struct drm_i915_private *dev_priv,
  1906. enum dpio_phy phy)
  1907. {
  1908. enum port port;
  1909. uint32_t val;
  1910. val = I915_READ(BXT_P_CR_GT_DISP_PWRON);
  1911. val |= GT_DISPLAY_POWER_ON(phy);
  1912. I915_WRITE(BXT_P_CR_GT_DISP_PWRON, val);
  1913. /* Considering 10ms timeout until BSpec is updated */
  1914. if (wait_for(I915_READ(BXT_PORT_CL1CM_DW0(phy)) & PHY_POWER_GOOD, 10))
  1915. DRM_ERROR("timeout during PHY%d power on\n", phy);
  1916. for (port = (phy == DPIO_PHY0 ? PORT_B : PORT_A);
  1917. port <= (phy == DPIO_PHY0 ? PORT_C : PORT_A); port++) {
  1918. int lane;
  1919. for (lane = 0; lane < 4; lane++) {
  1920. val = I915_READ(BXT_PORT_TX_DW14_LN(port, lane));
  1921. /*
  1922. * Note that on CHV this flag is called UPAR, but has
  1923. * the same function.
  1924. */
  1925. val &= ~LATENCY_OPTIM;
  1926. if (lane != 1)
  1927. val |= LATENCY_OPTIM;
  1928. I915_WRITE(BXT_PORT_TX_DW14_LN(port, lane), val);
  1929. }
  1930. }
  1931. /* Program PLL Rcomp code offset */
  1932. val = I915_READ(BXT_PORT_CL1CM_DW9(phy));
  1933. val &= ~IREF0RC_OFFSET_MASK;
  1934. val |= 0xE4 << IREF0RC_OFFSET_SHIFT;
  1935. I915_WRITE(BXT_PORT_CL1CM_DW9(phy), val);
  1936. val = I915_READ(BXT_PORT_CL1CM_DW10(phy));
  1937. val &= ~IREF1RC_OFFSET_MASK;
  1938. val |= 0xE4 << IREF1RC_OFFSET_SHIFT;
  1939. I915_WRITE(BXT_PORT_CL1CM_DW10(phy), val);
  1940. /* Program power gating */
  1941. val = I915_READ(BXT_PORT_CL1CM_DW28(phy));
  1942. val |= OCL1_POWER_DOWN_EN | DW28_OLDO_DYN_PWR_DOWN_EN |
  1943. SUS_CLK_CONFIG;
  1944. I915_WRITE(BXT_PORT_CL1CM_DW28(phy), val);
  1945. if (phy == DPIO_PHY0) {
  1946. val = I915_READ(BXT_PORT_CL2CM_DW6_BC);
  1947. val |= DW6_OLDO_DYN_PWR_DOWN_EN;
  1948. I915_WRITE(BXT_PORT_CL2CM_DW6_BC, val);
  1949. }
  1950. val = I915_READ(BXT_PORT_CL1CM_DW30(phy));
  1951. val &= ~OCL2_LDOFUSE_PWR_DIS;
  1952. /*
  1953. * On PHY1 disable power on the second channel, since no port is
  1954. * connected there. On PHY0 both channels have a port, so leave it
  1955. * enabled.
  1956. * TODO: port C is only connected on BXT-P, so on BXT0/1 we should
  1957. * power down the second channel on PHY0 as well.
  1958. */
  1959. if (phy == DPIO_PHY1)
  1960. val |= OCL2_LDOFUSE_PWR_DIS;
  1961. I915_WRITE(BXT_PORT_CL1CM_DW30(phy), val);
  1962. if (phy == DPIO_PHY0) {
  1963. uint32_t grc_code;
  1964. /*
  1965. * PHY0 isn't connected to an RCOMP resistor so copy over
  1966. * the corresponding calibrated value from PHY1, and disable
  1967. * the automatic calibration on PHY0.
  1968. */
  1969. if (wait_for(I915_READ(BXT_PORT_REF_DW3(DPIO_PHY1)) & GRC_DONE,
  1970. 10))
  1971. DRM_ERROR("timeout waiting for PHY1 GRC\n");
  1972. val = I915_READ(BXT_PORT_REF_DW6(DPIO_PHY1));
  1973. val = (val & GRC_CODE_MASK) >> GRC_CODE_SHIFT;
  1974. grc_code = val << GRC_CODE_FAST_SHIFT |
  1975. val << GRC_CODE_SLOW_SHIFT |
  1976. val;
  1977. I915_WRITE(BXT_PORT_REF_DW6(DPIO_PHY0), grc_code);
  1978. val = I915_READ(BXT_PORT_REF_DW8(DPIO_PHY0));
  1979. val |= GRC_DIS | GRC_RDY_OVRD;
  1980. I915_WRITE(BXT_PORT_REF_DW8(DPIO_PHY0), val);
  1981. }
  1982. val = I915_READ(BXT_PHY_CTL_FAMILY(phy));
  1983. val |= COMMON_RESET_DIS;
  1984. I915_WRITE(BXT_PHY_CTL_FAMILY(phy), val);
  1985. }
  1986. void broxton_ddi_phy_init(struct drm_device *dev)
  1987. {
  1988. /* Enable PHY1 first since it provides Rcomp for PHY0 */
  1989. broxton_phy_init(dev->dev_private, DPIO_PHY1);
  1990. broxton_phy_init(dev->dev_private, DPIO_PHY0);
  1991. }
  1992. static void broxton_phy_uninit(struct drm_i915_private *dev_priv,
  1993. enum dpio_phy phy)
  1994. {
  1995. uint32_t val;
  1996. val = I915_READ(BXT_PHY_CTL_FAMILY(phy));
  1997. val &= ~COMMON_RESET_DIS;
  1998. I915_WRITE(BXT_PHY_CTL_FAMILY(phy), val);
  1999. }
  2000. void broxton_ddi_phy_uninit(struct drm_device *dev)
  2001. {
  2002. struct drm_i915_private *dev_priv = dev->dev_private;
  2003. broxton_phy_uninit(dev_priv, DPIO_PHY1);
  2004. broxton_phy_uninit(dev_priv, DPIO_PHY0);
  2005. /* FIXME: do this in broxton_phy_uninit per phy */
  2006. I915_WRITE(BXT_P_CR_GT_DISP_PWRON, 0);
  2007. }
  2008. static const char * const bxt_ddi_pll_names[] = {
  2009. "PORT PLL A",
  2010. "PORT PLL B",
  2011. "PORT PLL C",
  2012. };
  2013. static void bxt_ddi_pll_enable(struct drm_i915_private *dev_priv,
  2014. struct intel_shared_dpll *pll)
  2015. {
  2016. uint32_t temp;
  2017. enum port port = (enum port)pll->id; /* 1:1 port->PLL mapping */
  2018. temp = I915_READ(BXT_PORT_PLL_ENABLE(port));
  2019. temp &= ~PORT_PLL_REF_SEL;
  2020. /* Non-SSC reference */
  2021. I915_WRITE(BXT_PORT_PLL_ENABLE(port), temp);
  2022. /* Disable 10 bit clock */
  2023. temp = I915_READ(BXT_PORT_PLL_EBB_4(port));
  2024. temp &= ~PORT_PLL_10BIT_CLK_ENABLE;
  2025. I915_WRITE(BXT_PORT_PLL_EBB_4(port), temp);
  2026. /* Write P1 & P2 */
  2027. temp = I915_READ(BXT_PORT_PLL_EBB_0(port));
  2028. temp &= ~(PORT_PLL_P1_MASK | PORT_PLL_P2_MASK);
  2029. temp |= pll->config.hw_state.ebb0;
  2030. I915_WRITE(BXT_PORT_PLL_EBB_0(port), temp);
  2031. /* Write M2 integer */
  2032. temp = I915_READ(BXT_PORT_PLL(port, 0));
  2033. temp &= ~PORT_PLL_M2_MASK;
  2034. temp |= pll->config.hw_state.pll0;
  2035. I915_WRITE(BXT_PORT_PLL(port, 0), temp);
  2036. /* Write N */
  2037. temp = I915_READ(BXT_PORT_PLL(port, 1));
  2038. temp &= ~PORT_PLL_N_MASK;
  2039. temp |= pll->config.hw_state.pll1;
  2040. I915_WRITE(BXT_PORT_PLL(port, 1), temp);
  2041. /* Write M2 fraction */
  2042. temp = I915_READ(BXT_PORT_PLL(port, 2));
  2043. temp &= ~PORT_PLL_M2_FRAC_MASK;
  2044. temp |= pll->config.hw_state.pll2;
  2045. I915_WRITE(BXT_PORT_PLL(port, 2), temp);
  2046. /* Write M2 fraction enable */
  2047. temp = I915_READ(BXT_PORT_PLL(port, 3));
  2048. temp &= ~PORT_PLL_M2_FRAC_ENABLE;
  2049. temp |= pll->config.hw_state.pll3;
  2050. I915_WRITE(BXT_PORT_PLL(port, 3), temp);
  2051. /* Write coeff */
  2052. temp = I915_READ(BXT_PORT_PLL(port, 6));
  2053. temp &= ~PORT_PLL_PROP_COEFF_MASK;
  2054. temp &= ~PORT_PLL_INT_COEFF_MASK;
  2055. temp &= ~PORT_PLL_GAIN_CTL_MASK;
  2056. temp |= pll->config.hw_state.pll6;
  2057. I915_WRITE(BXT_PORT_PLL(port, 6), temp);
  2058. /* Write calibration val */
  2059. temp = I915_READ(BXT_PORT_PLL(port, 8));
  2060. temp &= ~PORT_PLL_TARGET_CNT_MASK;
  2061. temp |= pll->config.hw_state.pll8;
  2062. I915_WRITE(BXT_PORT_PLL(port, 8), temp);
  2063. temp = I915_READ(BXT_PORT_PLL(port, 9));
  2064. temp &= ~PORT_PLL_LOCK_THRESHOLD_MASK;
  2065. temp |= (5 << 1);
  2066. I915_WRITE(BXT_PORT_PLL(port, 9), temp);
  2067. temp = I915_READ(BXT_PORT_PLL(port, 10));
  2068. temp &= ~PORT_PLL_DCO_AMP_OVR_EN_H;
  2069. temp &= ~PORT_PLL_DCO_AMP_MASK;
  2070. temp |= pll->config.hw_state.pll10;
  2071. I915_WRITE(BXT_PORT_PLL(port, 10), temp);
  2072. /* Recalibrate with new settings */
  2073. temp = I915_READ(BXT_PORT_PLL_EBB_4(port));
  2074. temp |= PORT_PLL_RECALIBRATE;
  2075. I915_WRITE(BXT_PORT_PLL_EBB_4(port), temp);
  2076. /* Enable 10 bit clock */
  2077. temp |= PORT_PLL_10BIT_CLK_ENABLE;
  2078. I915_WRITE(BXT_PORT_PLL_EBB_4(port), temp);
  2079. /* Enable PLL */
  2080. temp = I915_READ(BXT_PORT_PLL_ENABLE(port));
  2081. temp |= PORT_PLL_ENABLE;
  2082. I915_WRITE(BXT_PORT_PLL_ENABLE(port), temp);
  2083. POSTING_READ(BXT_PORT_PLL_ENABLE(port));
  2084. if (wait_for_atomic_us((I915_READ(BXT_PORT_PLL_ENABLE(port)) &
  2085. PORT_PLL_LOCK), 200))
  2086. DRM_ERROR("PLL %d not locked\n", port);
  2087. /*
  2088. * While we write to the group register to program all lanes at once we
  2089. * can read only lane registers and we pick lanes 0/1 for that.
  2090. */
  2091. temp = I915_READ(BXT_PORT_PCS_DW12_LN01(port));
  2092. temp &= ~LANE_STAGGER_MASK;
  2093. temp &= ~LANESTAGGER_STRAP_OVRD;
  2094. temp |= pll->config.hw_state.pcsdw12;
  2095. I915_WRITE(BXT_PORT_PCS_DW12_GRP(port), temp);
  2096. }
  2097. static void bxt_ddi_pll_disable(struct drm_i915_private *dev_priv,
  2098. struct intel_shared_dpll *pll)
  2099. {
  2100. enum port port = (enum port)pll->id; /* 1:1 port->PLL mapping */
  2101. uint32_t temp;
  2102. temp = I915_READ(BXT_PORT_PLL_ENABLE(port));
  2103. temp &= ~PORT_PLL_ENABLE;
  2104. I915_WRITE(BXT_PORT_PLL_ENABLE(port), temp);
  2105. POSTING_READ(BXT_PORT_PLL_ENABLE(port));
  2106. }
  2107. static bool bxt_ddi_pll_get_hw_state(struct drm_i915_private *dev_priv,
  2108. struct intel_shared_dpll *pll,
  2109. struct intel_dpll_hw_state *hw_state)
  2110. {
  2111. enum port port = (enum port)pll->id; /* 1:1 port->PLL mapping */
  2112. uint32_t val;
  2113. if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
  2114. return false;
  2115. val = I915_READ(BXT_PORT_PLL_ENABLE(port));
  2116. if (!(val & PORT_PLL_ENABLE))
  2117. return false;
  2118. hw_state->ebb0 = I915_READ(BXT_PORT_PLL_EBB_0(port));
  2119. hw_state->pll0 = I915_READ(BXT_PORT_PLL(port, 0));
  2120. hw_state->pll1 = I915_READ(BXT_PORT_PLL(port, 1));
  2121. hw_state->pll2 = I915_READ(BXT_PORT_PLL(port, 2));
  2122. hw_state->pll3 = I915_READ(BXT_PORT_PLL(port, 3));
  2123. hw_state->pll6 = I915_READ(BXT_PORT_PLL(port, 6));
  2124. hw_state->pll8 = I915_READ(BXT_PORT_PLL(port, 8));
  2125. hw_state->pll10 = I915_READ(BXT_PORT_PLL(port, 10));
  2126. /*
  2127. * While we write to the group register to program all lanes at once we
  2128. * can read only lane registers. We configure all lanes the same way, so
  2129. * here just read out lanes 0/1 and output a note if lanes 2/3 differ.
  2130. */
  2131. hw_state->pcsdw12 = I915_READ(BXT_PORT_PCS_DW12_LN01(port));
  2132. if (I915_READ(BXT_PORT_PCS_DW12_LN23(port) != hw_state->pcsdw12))
  2133. DRM_DEBUG_DRIVER("lane stagger config different for lane 01 (%08x) and 23 (%08x)\n",
  2134. hw_state->pcsdw12,
  2135. I915_READ(BXT_PORT_PCS_DW12_LN23(port)));
  2136. return true;
  2137. }
  2138. static void bxt_shared_dplls_init(struct drm_i915_private *dev_priv)
  2139. {
  2140. int i;
  2141. dev_priv->num_shared_dpll = 3;
  2142. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  2143. dev_priv->shared_dplls[i].id = i;
  2144. dev_priv->shared_dplls[i].name = bxt_ddi_pll_names[i];
  2145. dev_priv->shared_dplls[i].disable = bxt_ddi_pll_disable;
  2146. dev_priv->shared_dplls[i].enable = bxt_ddi_pll_enable;
  2147. dev_priv->shared_dplls[i].get_hw_state =
  2148. bxt_ddi_pll_get_hw_state;
  2149. }
  2150. }
  2151. void intel_ddi_pll_init(struct drm_device *dev)
  2152. {
  2153. struct drm_i915_private *dev_priv = dev->dev_private;
  2154. uint32_t val = I915_READ(LCPLL_CTL);
  2155. int cdclk_freq;
  2156. if (IS_SKYLAKE(dev))
  2157. skl_shared_dplls_init(dev_priv);
  2158. else if (IS_BROXTON(dev))
  2159. bxt_shared_dplls_init(dev_priv);
  2160. else
  2161. hsw_shared_dplls_init(dev_priv);
  2162. cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
  2163. DRM_DEBUG_KMS("CDCLK running at %dKHz\n", cdclk_freq);
  2164. if (IS_SKYLAKE(dev)) {
  2165. dev_priv->skl_boot_cdclk = cdclk_freq;
  2166. if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE))
  2167. DRM_ERROR("LCPLL1 is disabled\n");
  2168. else
  2169. intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
  2170. } else if (IS_BROXTON(dev)) {
  2171. broxton_init_cdclk(dev);
  2172. broxton_ddi_phy_init(dev);
  2173. } else {
  2174. /*
  2175. * The LCPLL register should be turned on by the BIOS. For now
  2176. * let's just check its state and print errors in case
  2177. * something is wrong. Don't even try to turn it on.
  2178. */
  2179. if (val & LCPLL_CD_SOURCE_FCLK)
  2180. DRM_ERROR("CDCLK source is not LCPLL\n");
  2181. if (val & LCPLL_PLL_DISABLE)
  2182. DRM_ERROR("LCPLL is disabled\n");
  2183. }
  2184. }
  2185. void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder)
  2186. {
  2187. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  2188. struct intel_dp *intel_dp = &intel_dig_port->dp;
  2189. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  2190. enum port port = intel_dig_port->port;
  2191. uint32_t val;
  2192. bool wait = false;
  2193. if (I915_READ(DP_TP_CTL(port)) & DP_TP_CTL_ENABLE) {
  2194. val = I915_READ(DDI_BUF_CTL(port));
  2195. if (val & DDI_BUF_CTL_ENABLE) {
  2196. val &= ~DDI_BUF_CTL_ENABLE;
  2197. I915_WRITE(DDI_BUF_CTL(port), val);
  2198. wait = true;
  2199. }
  2200. val = I915_READ(DP_TP_CTL(port));
  2201. val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
  2202. val |= DP_TP_CTL_LINK_TRAIN_PAT1;
  2203. I915_WRITE(DP_TP_CTL(port), val);
  2204. POSTING_READ(DP_TP_CTL(port));
  2205. if (wait)
  2206. intel_wait_ddi_buf_idle(dev_priv, port);
  2207. }
  2208. val = DP_TP_CTL_ENABLE |
  2209. DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
  2210. if (intel_dp->is_mst)
  2211. val |= DP_TP_CTL_MODE_MST;
  2212. else {
  2213. val |= DP_TP_CTL_MODE_SST;
  2214. if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
  2215. val |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
  2216. }
  2217. I915_WRITE(DP_TP_CTL(port), val);
  2218. POSTING_READ(DP_TP_CTL(port));
  2219. intel_dp->DP |= DDI_BUF_CTL_ENABLE;
  2220. I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP);
  2221. POSTING_READ(DDI_BUF_CTL(port));
  2222. udelay(600);
  2223. }
  2224. void intel_ddi_fdi_disable(struct drm_crtc *crtc)
  2225. {
  2226. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  2227. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  2228. uint32_t val;
  2229. intel_ddi_post_disable(intel_encoder);
  2230. val = I915_READ(_FDI_RXA_CTL);
  2231. val &= ~FDI_RX_ENABLE;
  2232. I915_WRITE(_FDI_RXA_CTL, val);
  2233. val = I915_READ(_FDI_RXA_MISC);
  2234. val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
  2235. val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
  2236. I915_WRITE(_FDI_RXA_MISC, val);
  2237. val = I915_READ(_FDI_RXA_CTL);
  2238. val &= ~FDI_PCDCLK;
  2239. I915_WRITE(_FDI_RXA_CTL, val);
  2240. val = I915_READ(_FDI_RXA_CTL);
  2241. val &= ~FDI_RX_PLL_ENABLE;
  2242. I915_WRITE(_FDI_RXA_CTL, val);
  2243. }
  2244. static void intel_ddi_hot_plug(struct intel_encoder *intel_encoder)
  2245. {
  2246. struct intel_digital_port *intel_dig_port = enc_to_dig_port(&intel_encoder->base);
  2247. int type = intel_dig_port->base.type;
  2248. if (type != INTEL_OUTPUT_DISPLAYPORT &&
  2249. type != INTEL_OUTPUT_EDP &&
  2250. type != INTEL_OUTPUT_UNKNOWN) {
  2251. return;
  2252. }
  2253. intel_dp_hot_plug(intel_encoder);
  2254. }
  2255. void intel_ddi_get_config(struct intel_encoder *encoder,
  2256. struct intel_crtc_state *pipe_config)
  2257. {
  2258. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  2259. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
  2260. enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
  2261. struct intel_hdmi *intel_hdmi;
  2262. u32 temp, flags = 0;
  2263. temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
  2264. if (temp & TRANS_DDI_PHSYNC)
  2265. flags |= DRM_MODE_FLAG_PHSYNC;
  2266. else
  2267. flags |= DRM_MODE_FLAG_NHSYNC;
  2268. if (temp & TRANS_DDI_PVSYNC)
  2269. flags |= DRM_MODE_FLAG_PVSYNC;
  2270. else
  2271. flags |= DRM_MODE_FLAG_NVSYNC;
  2272. pipe_config->base.adjusted_mode.flags |= flags;
  2273. switch (temp & TRANS_DDI_BPC_MASK) {
  2274. case TRANS_DDI_BPC_6:
  2275. pipe_config->pipe_bpp = 18;
  2276. break;
  2277. case TRANS_DDI_BPC_8:
  2278. pipe_config->pipe_bpp = 24;
  2279. break;
  2280. case TRANS_DDI_BPC_10:
  2281. pipe_config->pipe_bpp = 30;
  2282. break;
  2283. case TRANS_DDI_BPC_12:
  2284. pipe_config->pipe_bpp = 36;
  2285. break;
  2286. default:
  2287. break;
  2288. }
  2289. switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
  2290. case TRANS_DDI_MODE_SELECT_HDMI:
  2291. pipe_config->has_hdmi_sink = true;
  2292. intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  2293. if (intel_hdmi->infoframe_enabled(&encoder->base))
  2294. pipe_config->has_infoframe = true;
  2295. break;
  2296. case TRANS_DDI_MODE_SELECT_DVI:
  2297. case TRANS_DDI_MODE_SELECT_FDI:
  2298. break;
  2299. case TRANS_DDI_MODE_SELECT_DP_SST:
  2300. case TRANS_DDI_MODE_SELECT_DP_MST:
  2301. pipe_config->has_dp_encoder = true;
  2302. intel_dp_get_m_n(intel_crtc, pipe_config);
  2303. break;
  2304. default:
  2305. break;
  2306. }
  2307. if (intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO)) {
  2308. temp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
  2309. if (temp & AUDIO_OUTPUT_ENABLE(intel_crtc->pipe))
  2310. pipe_config->has_audio = true;
  2311. }
  2312. if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp_bpp &&
  2313. pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
  2314. /*
  2315. * This is a big fat ugly hack.
  2316. *
  2317. * Some machines in UEFI boot mode provide us a VBT that has 18
  2318. * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
  2319. * unknown we fail to light up. Yet the same BIOS boots up with
  2320. * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
  2321. * max, not what it tells us to use.
  2322. *
  2323. * Note: This will still be broken if the eDP panel is not lit
  2324. * up by the BIOS, and thus we can't get the mode at module
  2325. * load.
  2326. */
  2327. DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
  2328. pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
  2329. dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
  2330. }
  2331. intel_ddi_clock_get(encoder, pipe_config);
  2332. }
  2333. static void intel_ddi_destroy(struct drm_encoder *encoder)
  2334. {
  2335. /* HDMI has nothing special to destroy, so we can go with this. */
  2336. intel_dp_encoder_destroy(encoder);
  2337. }
  2338. static bool intel_ddi_compute_config(struct intel_encoder *encoder,
  2339. struct intel_crtc_state *pipe_config)
  2340. {
  2341. int type = encoder->type;
  2342. int port = intel_ddi_get_encoder_port(encoder);
  2343. WARN(type == INTEL_OUTPUT_UNKNOWN, "compute_config() on unknown output!\n");
  2344. if (port == PORT_A)
  2345. pipe_config->cpu_transcoder = TRANSCODER_EDP;
  2346. if (type == INTEL_OUTPUT_HDMI)
  2347. return intel_hdmi_compute_config(encoder, pipe_config);
  2348. else
  2349. return intel_dp_compute_config(encoder, pipe_config);
  2350. }
  2351. static const struct drm_encoder_funcs intel_ddi_funcs = {
  2352. .destroy = intel_ddi_destroy,
  2353. };
  2354. static struct intel_connector *
  2355. intel_ddi_init_dp_connector(struct intel_digital_port *intel_dig_port)
  2356. {
  2357. struct intel_connector *connector;
  2358. enum port port = intel_dig_port->port;
  2359. connector = intel_connector_alloc();
  2360. if (!connector)
  2361. return NULL;
  2362. intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
  2363. if (!intel_dp_init_connector(intel_dig_port, connector)) {
  2364. kfree(connector);
  2365. return NULL;
  2366. }
  2367. return connector;
  2368. }
  2369. static struct intel_connector *
  2370. intel_ddi_init_hdmi_connector(struct intel_digital_port *intel_dig_port)
  2371. {
  2372. struct intel_connector *connector;
  2373. enum port port = intel_dig_port->port;
  2374. connector = intel_connector_alloc();
  2375. if (!connector)
  2376. return NULL;
  2377. intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
  2378. intel_hdmi_init_connector(intel_dig_port, connector);
  2379. return connector;
  2380. }
  2381. void intel_ddi_init(struct drm_device *dev, enum port port)
  2382. {
  2383. struct drm_i915_private *dev_priv = dev->dev_private;
  2384. struct intel_digital_port *intel_dig_port;
  2385. struct intel_encoder *intel_encoder;
  2386. struct drm_encoder *encoder;
  2387. bool init_hdmi, init_dp;
  2388. init_hdmi = (dev_priv->vbt.ddi_port_info[port].supports_dvi ||
  2389. dev_priv->vbt.ddi_port_info[port].supports_hdmi);
  2390. init_dp = dev_priv->vbt.ddi_port_info[port].supports_dp;
  2391. if (!init_dp && !init_hdmi) {
  2392. DRM_DEBUG_KMS("VBT says port %c is not DVI/HDMI/DP compatible, assuming it is\n",
  2393. port_name(port));
  2394. init_hdmi = true;
  2395. init_dp = true;
  2396. }
  2397. intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
  2398. if (!intel_dig_port)
  2399. return;
  2400. intel_encoder = &intel_dig_port->base;
  2401. encoder = &intel_encoder->base;
  2402. drm_encoder_init(dev, encoder, &intel_ddi_funcs,
  2403. DRM_MODE_ENCODER_TMDS);
  2404. intel_encoder->compute_config = intel_ddi_compute_config;
  2405. intel_encoder->enable = intel_enable_ddi;
  2406. intel_encoder->pre_enable = intel_ddi_pre_enable;
  2407. intel_encoder->disable = intel_disable_ddi;
  2408. intel_encoder->post_disable = intel_ddi_post_disable;
  2409. intel_encoder->get_hw_state = intel_ddi_get_hw_state;
  2410. intel_encoder->get_config = intel_ddi_get_config;
  2411. intel_dig_port->port = port;
  2412. intel_dig_port->saved_port_bits = I915_READ(DDI_BUF_CTL(port)) &
  2413. (DDI_BUF_PORT_REVERSAL |
  2414. DDI_A_4_LANES);
  2415. intel_encoder->type = INTEL_OUTPUT_UNKNOWN;
  2416. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  2417. intel_encoder->cloneable = 0;
  2418. intel_encoder->hot_plug = intel_ddi_hot_plug;
  2419. if (init_dp) {
  2420. if (!intel_ddi_init_dp_connector(intel_dig_port))
  2421. goto err;
  2422. intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
  2423. dev_priv->hpd_irq_port[port] = intel_dig_port;
  2424. }
  2425. /* In theory we don't need the encoder->type check, but leave it just in
  2426. * case we have some really bad VBTs... */
  2427. if (intel_encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
  2428. if (!intel_ddi_init_hdmi_connector(intel_dig_port))
  2429. goto err;
  2430. }
  2431. return;
  2432. err:
  2433. drm_encoder_cleanup(encoder);
  2434. kfree(intel_dig_port);
  2435. }