tda998x_drv.c 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643
  1. /*
  2. * Copyright (C) 2012 Texas Instruments
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include <linux/component.h>
  18. #include <linux/hdmi.h>
  19. #include <linux/module.h>
  20. #include <linux/irq.h>
  21. #include <sound/asoundef.h>
  22. #include <drm/drmP.h>
  23. #include <drm/drm_crtc_helper.h>
  24. #include <drm/drm_encoder_slave.h>
  25. #include <drm/drm_edid.h>
  26. #include <drm/drm_of.h>
  27. #include <drm/i2c/tda998x.h>
  28. #define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
  29. struct tda998x_priv {
  30. struct i2c_client *cec;
  31. struct i2c_client *hdmi;
  32. struct mutex mutex;
  33. struct delayed_work dwork;
  34. uint16_t rev;
  35. uint8_t current_page;
  36. int dpms;
  37. bool is_hdmi_sink;
  38. u8 vip_cntrl_0;
  39. u8 vip_cntrl_1;
  40. u8 vip_cntrl_2;
  41. struct tda998x_encoder_params params;
  42. wait_queue_head_t wq_edid;
  43. volatile int wq_edid_wait;
  44. struct drm_encoder *encoder;
  45. };
  46. #define to_tda998x_priv(x) ((struct tda998x_priv *)to_encoder_slave(x)->slave_priv)
  47. /* The TDA9988 series of devices use a paged register scheme.. to simplify
  48. * things we encode the page # in upper bits of the register #. To read/
  49. * write a given register, we need to make sure CURPAGE register is set
  50. * appropriately. Which implies reads/writes are not atomic. Fun!
  51. */
  52. #define REG(page, addr) (((page) << 8) | (addr))
  53. #define REG2ADDR(reg) ((reg) & 0xff)
  54. #define REG2PAGE(reg) (((reg) >> 8) & 0xff)
  55. #define REG_CURPAGE 0xff /* write */
  56. /* Page 00h: General Control */
  57. #define REG_VERSION_LSB REG(0x00, 0x00) /* read */
  58. #define REG_MAIN_CNTRL0 REG(0x00, 0x01) /* read/write */
  59. # define MAIN_CNTRL0_SR (1 << 0)
  60. # define MAIN_CNTRL0_DECS (1 << 1)
  61. # define MAIN_CNTRL0_DEHS (1 << 2)
  62. # define MAIN_CNTRL0_CECS (1 << 3)
  63. # define MAIN_CNTRL0_CEHS (1 << 4)
  64. # define MAIN_CNTRL0_SCALER (1 << 7)
  65. #define REG_VERSION_MSB REG(0x00, 0x02) /* read */
  66. #define REG_SOFTRESET REG(0x00, 0x0a) /* write */
  67. # define SOFTRESET_AUDIO (1 << 0)
  68. # define SOFTRESET_I2C_MASTER (1 << 1)
  69. #define REG_DDC_DISABLE REG(0x00, 0x0b) /* read/write */
  70. #define REG_CCLK_ON REG(0x00, 0x0c) /* read/write */
  71. #define REG_I2C_MASTER REG(0x00, 0x0d) /* read/write */
  72. # define I2C_MASTER_DIS_MM (1 << 0)
  73. # define I2C_MASTER_DIS_FILT (1 << 1)
  74. # define I2C_MASTER_APP_STRT_LAT (1 << 2)
  75. #define REG_FEAT_POWERDOWN REG(0x00, 0x0e) /* read/write */
  76. # define FEAT_POWERDOWN_SPDIF (1 << 3)
  77. #define REG_INT_FLAGS_0 REG(0x00, 0x0f) /* read/write */
  78. #define REG_INT_FLAGS_1 REG(0x00, 0x10) /* read/write */
  79. #define REG_INT_FLAGS_2 REG(0x00, 0x11) /* read/write */
  80. # define INT_FLAGS_2_EDID_BLK_RD (1 << 1)
  81. #define REG_ENA_ACLK REG(0x00, 0x16) /* read/write */
  82. #define REG_ENA_VP_0 REG(0x00, 0x18) /* read/write */
  83. #define REG_ENA_VP_1 REG(0x00, 0x19) /* read/write */
  84. #define REG_ENA_VP_2 REG(0x00, 0x1a) /* read/write */
  85. #define REG_ENA_AP REG(0x00, 0x1e) /* read/write */
  86. #define REG_VIP_CNTRL_0 REG(0x00, 0x20) /* write */
  87. # define VIP_CNTRL_0_MIRR_A (1 << 7)
  88. # define VIP_CNTRL_0_SWAP_A(x) (((x) & 7) << 4)
  89. # define VIP_CNTRL_0_MIRR_B (1 << 3)
  90. # define VIP_CNTRL_0_SWAP_B(x) (((x) & 7) << 0)
  91. #define REG_VIP_CNTRL_1 REG(0x00, 0x21) /* write */
  92. # define VIP_CNTRL_1_MIRR_C (1 << 7)
  93. # define VIP_CNTRL_1_SWAP_C(x) (((x) & 7) << 4)
  94. # define VIP_CNTRL_1_MIRR_D (1 << 3)
  95. # define VIP_CNTRL_1_SWAP_D(x) (((x) & 7) << 0)
  96. #define REG_VIP_CNTRL_2 REG(0x00, 0x22) /* write */
  97. # define VIP_CNTRL_2_MIRR_E (1 << 7)
  98. # define VIP_CNTRL_2_SWAP_E(x) (((x) & 7) << 4)
  99. # define VIP_CNTRL_2_MIRR_F (1 << 3)
  100. # define VIP_CNTRL_2_SWAP_F(x) (((x) & 7) << 0)
  101. #define REG_VIP_CNTRL_3 REG(0x00, 0x23) /* write */
  102. # define VIP_CNTRL_3_X_TGL (1 << 0)
  103. # define VIP_CNTRL_3_H_TGL (1 << 1)
  104. # define VIP_CNTRL_3_V_TGL (1 << 2)
  105. # define VIP_CNTRL_3_EMB (1 << 3)
  106. # define VIP_CNTRL_3_SYNC_DE (1 << 4)
  107. # define VIP_CNTRL_3_SYNC_HS (1 << 5)
  108. # define VIP_CNTRL_3_DE_INT (1 << 6)
  109. # define VIP_CNTRL_3_EDGE (1 << 7)
  110. #define REG_VIP_CNTRL_4 REG(0x00, 0x24) /* write */
  111. # define VIP_CNTRL_4_BLC(x) (((x) & 3) << 0)
  112. # define VIP_CNTRL_4_BLANKIT(x) (((x) & 3) << 2)
  113. # define VIP_CNTRL_4_CCIR656 (1 << 4)
  114. # define VIP_CNTRL_4_656_ALT (1 << 5)
  115. # define VIP_CNTRL_4_TST_656 (1 << 6)
  116. # define VIP_CNTRL_4_TST_PAT (1 << 7)
  117. #define REG_VIP_CNTRL_5 REG(0x00, 0x25) /* write */
  118. # define VIP_CNTRL_5_CKCASE (1 << 0)
  119. # define VIP_CNTRL_5_SP_CNT(x) (((x) & 3) << 1)
  120. #define REG_MUX_AP REG(0x00, 0x26) /* read/write */
  121. # define MUX_AP_SELECT_I2S 0x64
  122. # define MUX_AP_SELECT_SPDIF 0x40
  123. #define REG_MUX_VP_VIP_OUT REG(0x00, 0x27) /* read/write */
  124. #define REG_MAT_CONTRL REG(0x00, 0x80) /* write */
  125. # define MAT_CONTRL_MAT_SC(x) (((x) & 3) << 0)
  126. # define MAT_CONTRL_MAT_BP (1 << 2)
  127. #define REG_VIDFORMAT REG(0x00, 0xa0) /* write */
  128. #define REG_REFPIX_MSB REG(0x00, 0xa1) /* write */
  129. #define REG_REFPIX_LSB REG(0x00, 0xa2) /* write */
  130. #define REG_REFLINE_MSB REG(0x00, 0xa3) /* write */
  131. #define REG_REFLINE_LSB REG(0x00, 0xa4) /* write */
  132. #define REG_NPIX_MSB REG(0x00, 0xa5) /* write */
  133. #define REG_NPIX_LSB REG(0x00, 0xa6) /* write */
  134. #define REG_NLINE_MSB REG(0x00, 0xa7) /* write */
  135. #define REG_NLINE_LSB REG(0x00, 0xa8) /* write */
  136. #define REG_VS_LINE_STRT_1_MSB REG(0x00, 0xa9) /* write */
  137. #define REG_VS_LINE_STRT_1_LSB REG(0x00, 0xaa) /* write */
  138. #define REG_VS_PIX_STRT_1_MSB REG(0x00, 0xab) /* write */
  139. #define REG_VS_PIX_STRT_1_LSB REG(0x00, 0xac) /* write */
  140. #define REG_VS_LINE_END_1_MSB REG(0x00, 0xad) /* write */
  141. #define REG_VS_LINE_END_1_LSB REG(0x00, 0xae) /* write */
  142. #define REG_VS_PIX_END_1_MSB REG(0x00, 0xaf) /* write */
  143. #define REG_VS_PIX_END_1_LSB REG(0x00, 0xb0) /* write */
  144. #define REG_VS_LINE_STRT_2_MSB REG(0x00, 0xb1) /* write */
  145. #define REG_VS_LINE_STRT_2_LSB REG(0x00, 0xb2) /* write */
  146. #define REG_VS_PIX_STRT_2_MSB REG(0x00, 0xb3) /* write */
  147. #define REG_VS_PIX_STRT_2_LSB REG(0x00, 0xb4) /* write */
  148. #define REG_VS_LINE_END_2_MSB REG(0x00, 0xb5) /* write */
  149. #define REG_VS_LINE_END_2_LSB REG(0x00, 0xb6) /* write */
  150. #define REG_VS_PIX_END_2_MSB REG(0x00, 0xb7) /* write */
  151. #define REG_VS_PIX_END_2_LSB REG(0x00, 0xb8) /* write */
  152. #define REG_HS_PIX_START_MSB REG(0x00, 0xb9) /* write */
  153. #define REG_HS_PIX_START_LSB REG(0x00, 0xba) /* write */
  154. #define REG_HS_PIX_STOP_MSB REG(0x00, 0xbb) /* write */
  155. #define REG_HS_PIX_STOP_LSB REG(0x00, 0xbc) /* write */
  156. #define REG_VWIN_START_1_MSB REG(0x00, 0xbd) /* write */
  157. #define REG_VWIN_START_1_LSB REG(0x00, 0xbe) /* write */
  158. #define REG_VWIN_END_1_MSB REG(0x00, 0xbf) /* write */
  159. #define REG_VWIN_END_1_LSB REG(0x00, 0xc0) /* write */
  160. #define REG_VWIN_START_2_MSB REG(0x00, 0xc1) /* write */
  161. #define REG_VWIN_START_2_LSB REG(0x00, 0xc2) /* write */
  162. #define REG_VWIN_END_2_MSB REG(0x00, 0xc3) /* write */
  163. #define REG_VWIN_END_2_LSB REG(0x00, 0xc4) /* write */
  164. #define REG_DE_START_MSB REG(0x00, 0xc5) /* write */
  165. #define REG_DE_START_LSB REG(0x00, 0xc6) /* write */
  166. #define REG_DE_STOP_MSB REG(0x00, 0xc7) /* write */
  167. #define REG_DE_STOP_LSB REG(0x00, 0xc8) /* write */
  168. #define REG_TBG_CNTRL_0 REG(0x00, 0xca) /* write */
  169. # define TBG_CNTRL_0_TOP_TGL (1 << 0)
  170. # define TBG_CNTRL_0_TOP_SEL (1 << 1)
  171. # define TBG_CNTRL_0_DE_EXT (1 << 2)
  172. # define TBG_CNTRL_0_TOP_EXT (1 << 3)
  173. # define TBG_CNTRL_0_FRAME_DIS (1 << 5)
  174. # define TBG_CNTRL_0_SYNC_MTHD (1 << 6)
  175. # define TBG_CNTRL_0_SYNC_ONCE (1 << 7)
  176. #define REG_TBG_CNTRL_1 REG(0x00, 0xcb) /* write */
  177. # define TBG_CNTRL_1_H_TGL (1 << 0)
  178. # define TBG_CNTRL_1_V_TGL (1 << 1)
  179. # define TBG_CNTRL_1_TGL_EN (1 << 2)
  180. # define TBG_CNTRL_1_X_EXT (1 << 3)
  181. # define TBG_CNTRL_1_H_EXT (1 << 4)
  182. # define TBG_CNTRL_1_V_EXT (1 << 5)
  183. # define TBG_CNTRL_1_DWIN_DIS (1 << 6)
  184. #define REG_ENABLE_SPACE REG(0x00, 0xd6) /* write */
  185. #define REG_HVF_CNTRL_0 REG(0x00, 0xe4) /* write */
  186. # define HVF_CNTRL_0_SM (1 << 7)
  187. # define HVF_CNTRL_0_RWB (1 << 6)
  188. # define HVF_CNTRL_0_PREFIL(x) (((x) & 3) << 2)
  189. # define HVF_CNTRL_0_INTPOL(x) (((x) & 3) << 0)
  190. #define REG_HVF_CNTRL_1 REG(0x00, 0xe5) /* write */
  191. # define HVF_CNTRL_1_FOR (1 << 0)
  192. # define HVF_CNTRL_1_YUVBLK (1 << 1)
  193. # define HVF_CNTRL_1_VQR(x) (((x) & 3) << 2)
  194. # define HVF_CNTRL_1_PAD(x) (((x) & 3) << 4)
  195. # define HVF_CNTRL_1_SEMI_PLANAR (1 << 6)
  196. #define REG_RPT_CNTRL REG(0x00, 0xf0) /* write */
  197. #define REG_I2S_FORMAT REG(0x00, 0xfc) /* read/write */
  198. # define I2S_FORMAT(x) (((x) & 3) << 0)
  199. #define REG_AIP_CLKSEL REG(0x00, 0xfd) /* write */
  200. # define AIP_CLKSEL_AIP_SPDIF (0 << 3)
  201. # define AIP_CLKSEL_AIP_I2S (1 << 3)
  202. # define AIP_CLKSEL_FS_ACLK (0 << 0)
  203. # define AIP_CLKSEL_FS_MCLK (1 << 0)
  204. # define AIP_CLKSEL_FS_FS64SPDIF (2 << 0)
  205. /* Page 02h: PLL settings */
  206. #define REG_PLL_SERIAL_1 REG(0x02, 0x00) /* read/write */
  207. # define PLL_SERIAL_1_SRL_FDN (1 << 0)
  208. # define PLL_SERIAL_1_SRL_IZ(x) (((x) & 3) << 1)
  209. # define PLL_SERIAL_1_SRL_MAN_IZ (1 << 6)
  210. #define REG_PLL_SERIAL_2 REG(0x02, 0x01) /* read/write */
  211. # define PLL_SERIAL_2_SRL_NOSC(x) ((x) << 0)
  212. # define PLL_SERIAL_2_SRL_PR(x) (((x) & 0xf) << 4)
  213. #define REG_PLL_SERIAL_3 REG(0x02, 0x02) /* read/write */
  214. # define PLL_SERIAL_3_SRL_CCIR (1 << 0)
  215. # define PLL_SERIAL_3_SRL_DE (1 << 2)
  216. # define PLL_SERIAL_3_SRL_PXIN_SEL (1 << 4)
  217. #define REG_SERIALIZER REG(0x02, 0x03) /* read/write */
  218. #define REG_BUFFER_OUT REG(0x02, 0x04) /* read/write */
  219. #define REG_PLL_SCG1 REG(0x02, 0x05) /* read/write */
  220. #define REG_PLL_SCG2 REG(0x02, 0x06) /* read/write */
  221. #define REG_PLL_SCGN1 REG(0x02, 0x07) /* read/write */
  222. #define REG_PLL_SCGN2 REG(0x02, 0x08) /* read/write */
  223. #define REG_PLL_SCGR1 REG(0x02, 0x09) /* read/write */
  224. #define REG_PLL_SCGR2 REG(0x02, 0x0a) /* read/write */
  225. #define REG_AUDIO_DIV REG(0x02, 0x0e) /* read/write */
  226. # define AUDIO_DIV_SERCLK_1 0
  227. # define AUDIO_DIV_SERCLK_2 1
  228. # define AUDIO_DIV_SERCLK_4 2
  229. # define AUDIO_DIV_SERCLK_8 3
  230. # define AUDIO_DIV_SERCLK_16 4
  231. # define AUDIO_DIV_SERCLK_32 5
  232. #define REG_SEL_CLK REG(0x02, 0x11) /* read/write */
  233. # define SEL_CLK_SEL_CLK1 (1 << 0)
  234. # define SEL_CLK_SEL_VRF_CLK(x) (((x) & 3) << 1)
  235. # define SEL_CLK_ENA_SC_CLK (1 << 3)
  236. #define REG_ANA_GENERAL REG(0x02, 0x12) /* read/write */
  237. /* Page 09h: EDID Control */
  238. #define REG_EDID_DATA_0 REG(0x09, 0x00) /* read */
  239. /* next 127 successive registers are the EDID block */
  240. #define REG_EDID_CTRL REG(0x09, 0xfa) /* read/write */
  241. #define REG_DDC_ADDR REG(0x09, 0xfb) /* read/write */
  242. #define REG_DDC_OFFS REG(0x09, 0xfc) /* read/write */
  243. #define REG_DDC_SEGM_ADDR REG(0x09, 0xfd) /* read/write */
  244. #define REG_DDC_SEGM REG(0x09, 0xfe) /* read/write */
  245. /* Page 10h: information frames and packets */
  246. #define REG_IF1_HB0 REG(0x10, 0x20) /* read/write */
  247. #define REG_IF2_HB0 REG(0x10, 0x40) /* read/write */
  248. #define REG_IF3_HB0 REG(0x10, 0x60) /* read/write */
  249. #define REG_IF4_HB0 REG(0x10, 0x80) /* read/write */
  250. #define REG_IF5_HB0 REG(0x10, 0xa0) /* read/write */
  251. /* Page 11h: audio settings and content info packets */
  252. #define REG_AIP_CNTRL_0 REG(0x11, 0x00) /* read/write */
  253. # define AIP_CNTRL_0_RST_FIFO (1 << 0)
  254. # define AIP_CNTRL_0_SWAP (1 << 1)
  255. # define AIP_CNTRL_0_LAYOUT (1 << 2)
  256. # define AIP_CNTRL_0_ACR_MAN (1 << 5)
  257. # define AIP_CNTRL_0_RST_CTS (1 << 6)
  258. #define REG_CA_I2S REG(0x11, 0x01) /* read/write */
  259. # define CA_I2S_CA_I2S(x) (((x) & 31) << 0)
  260. # define CA_I2S_HBR_CHSTAT (1 << 6)
  261. #define REG_LATENCY_RD REG(0x11, 0x04) /* read/write */
  262. #define REG_ACR_CTS_0 REG(0x11, 0x05) /* read/write */
  263. #define REG_ACR_CTS_1 REG(0x11, 0x06) /* read/write */
  264. #define REG_ACR_CTS_2 REG(0x11, 0x07) /* read/write */
  265. #define REG_ACR_N_0 REG(0x11, 0x08) /* read/write */
  266. #define REG_ACR_N_1 REG(0x11, 0x09) /* read/write */
  267. #define REG_ACR_N_2 REG(0x11, 0x0a) /* read/write */
  268. #define REG_CTS_N REG(0x11, 0x0c) /* read/write */
  269. # define CTS_N_K(x) (((x) & 7) << 0)
  270. # define CTS_N_M(x) (((x) & 3) << 4)
  271. #define REG_ENC_CNTRL REG(0x11, 0x0d) /* read/write */
  272. # define ENC_CNTRL_RST_ENC (1 << 0)
  273. # define ENC_CNTRL_RST_SEL (1 << 1)
  274. # define ENC_CNTRL_CTL_CODE(x) (((x) & 3) << 2)
  275. #define REG_DIP_FLAGS REG(0x11, 0x0e) /* read/write */
  276. # define DIP_FLAGS_ACR (1 << 0)
  277. # define DIP_FLAGS_GC (1 << 1)
  278. #define REG_DIP_IF_FLAGS REG(0x11, 0x0f) /* read/write */
  279. # define DIP_IF_FLAGS_IF1 (1 << 1)
  280. # define DIP_IF_FLAGS_IF2 (1 << 2)
  281. # define DIP_IF_FLAGS_IF3 (1 << 3)
  282. # define DIP_IF_FLAGS_IF4 (1 << 4)
  283. # define DIP_IF_FLAGS_IF5 (1 << 5)
  284. #define REG_CH_STAT_B(x) REG(0x11, 0x14 + (x)) /* read/write */
  285. /* Page 12h: HDCP and OTP */
  286. #define REG_TX3 REG(0x12, 0x9a) /* read/write */
  287. #define REG_TX4 REG(0x12, 0x9b) /* read/write */
  288. # define TX4_PD_RAM (1 << 1)
  289. #define REG_TX33 REG(0x12, 0xb8) /* read/write */
  290. # define TX33_HDMI (1 << 1)
  291. /* Page 13h: Gamut related metadata packets */
  292. /* CEC registers: (not paged)
  293. */
  294. #define REG_CEC_INTSTATUS 0xee /* read */
  295. # define CEC_INTSTATUS_CEC (1 << 0)
  296. # define CEC_INTSTATUS_HDMI (1 << 1)
  297. #define REG_CEC_FRO_IM_CLK_CTRL 0xfb /* read/write */
  298. # define CEC_FRO_IM_CLK_CTRL_GHOST_DIS (1 << 7)
  299. # define CEC_FRO_IM_CLK_CTRL_ENA_OTP (1 << 6)
  300. # define CEC_FRO_IM_CLK_CTRL_IMCLK_SEL (1 << 1)
  301. # define CEC_FRO_IM_CLK_CTRL_FRO_DIV (1 << 0)
  302. #define REG_CEC_RXSHPDINTENA 0xfc /* read/write */
  303. #define REG_CEC_RXSHPDINT 0xfd /* read */
  304. #define REG_CEC_RXSHPDLEV 0xfe /* read */
  305. # define CEC_RXSHPDLEV_RXSENS (1 << 0)
  306. # define CEC_RXSHPDLEV_HPD (1 << 1)
  307. #define REG_CEC_ENAMODS 0xff /* read/write */
  308. # define CEC_ENAMODS_DIS_FRO (1 << 6)
  309. # define CEC_ENAMODS_DIS_CCLK (1 << 5)
  310. # define CEC_ENAMODS_EN_RXSENS (1 << 2)
  311. # define CEC_ENAMODS_EN_HDMI (1 << 1)
  312. # define CEC_ENAMODS_EN_CEC (1 << 0)
  313. /* Device versions: */
  314. #define TDA9989N2 0x0101
  315. #define TDA19989 0x0201
  316. #define TDA19989N2 0x0202
  317. #define TDA19988 0x0301
  318. static void
  319. cec_write(struct tda998x_priv *priv, uint16_t addr, uint8_t val)
  320. {
  321. struct i2c_client *client = priv->cec;
  322. uint8_t buf[] = {addr, val};
  323. int ret;
  324. ret = i2c_master_send(client, buf, sizeof(buf));
  325. if (ret < 0)
  326. dev_err(&client->dev, "Error %d writing to cec:0x%x\n", ret, addr);
  327. }
  328. static uint8_t
  329. cec_read(struct tda998x_priv *priv, uint8_t addr)
  330. {
  331. struct i2c_client *client = priv->cec;
  332. uint8_t val;
  333. int ret;
  334. ret = i2c_master_send(client, &addr, sizeof(addr));
  335. if (ret < 0)
  336. goto fail;
  337. ret = i2c_master_recv(client, &val, sizeof(val));
  338. if (ret < 0)
  339. goto fail;
  340. return val;
  341. fail:
  342. dev_err(&client->dev, "Error %d reading from cec:0x%x\n", ret, addr);
  343. return 0;
  344. }
  345. static int
  346. set_page(struct tda998x_priv *priv, uint16_t reg)
  347. {
  348. if (REG2PAGE(reg) != priv->current_page) {
  349. struct i2c_client *client = priv->hdmi;
  350. uint8_t buf[] = {
  351. REG_CURPAGE, REG2PAGE(reg)
  352. };
  353. int ret = i2c_master_send(client, buf, sizeof(buf));
  354. if (ret < 0) {
  355. dev_err(&client->dev, "%s %04x err %d\n", __func__,
  356. reg, ret);
  357. return ret;
  358. }
  359. priv->current_page = REG2PAGE(reg);
  360. }
  361. return 0;
  362. }
  363. static int
  364. reg_read_range(struct tda998x_priv *priv, uint16_t reg, char *buf, int cnt)
  365. {
  366. struct i2c_client *client = priv->hdmi;
  367. uint8_t addr = REG2ADDR(reg);
  368. int ret;
  369. mutex_lock(&priv->mutex);
  370. ret = set_page(priv, reg);
  371. if (ret < 0)
  372. goto out;
  373. ret = i2c_master_send(client, &addr, sizeof(addr));
  374. if (ret < 0)
  375. goto fail;
  376. ret = i2c_master_recv(client, buf, cnt);
  377. if (ret < 0)
  378. goto fail;
  379. goto out;
  380. fail:
  381. dev_err(&client->dev, "Error %d reading from 0x%x\n", ret, reg);
  382. out:
  383. mutex_unlock(&priv->mutex);
  384. return ret;
  385. }
  386. static void
  387. reg_write_range(struct tda998x_priv *priv, uint16_t reg, uint8_t *p, int cnt)
  388. {
  389. struct i2c_client *client = priv->hdmi;
  390. uint8_t buf[cnt+1];
  391. int ret;
  392. buf[0] = REG2ADDR(reg);
  393. memcpy(&buf[1], p, cnt);
  394. mutex_lock(&priv->mutex);
  395. ret = set_page(priv, reg);
  396. if (ret < 0)
  397. goto out;
  398. ret = i2c_master_send(client, buf, cnt + 1);
  399. if (ret < 0)
  400. dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
  401. out:
  402. mutex_unlock(&priv->mutex);
  403. }
  404. static int
  405. reg_read(struct tda998x_priv *priv, uint16_t reg)
  406. {
  407. uint8_t val = 0;
  408. int ret;
  409. ret = reg_read_range(priv, reg, &val, sizeof(val));
  410. if (ret < 0)
  411. return ret;
  412. return val;
  413. }
  414. static void
  415. reg_write(struct tda998x_priv *priv, uint16_t reg, uint8_t val)
  416. {
  417. struct i2c_client *client = priv->hdmi;
  418. uint8_t buf[] = {REG2ADDR(reg), val};
  419. int ret;
  420. mutex_lock(&priv->mutex);
  421. ret = set_page(priv, reg);
  422. if (ret < 0)
  423. goto out;
  424. ret = i2c_master_send(client, buf, sizeof(buf));
  425. if (ret < 0)
  426. dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
  427. out:
  428. mutex_unlock(&priv->mutex);
  429. }
  430. static void
  431. reg_write16(struct tda998x_priv *priv, uint16_t reg, uint16_t val)
  432. {
  433. struct i2c_client *client = priv->hdmi;
  434. uint8_t buf[] = {REG2ADDR(reg), val >> 8, val};
  435. int ret;
  436. mutex_lock(&priv->mutex);
  437. ret = set_page(priv, reg);
  438. if (ret < 0)
  439. goto out;
  440. ret = i2c_master_send(client, buf, sizeof(buf));
  441. if (ret < 0)
  442. dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
  443. out:
  444. mutex_unlock(&priv->mutex);
  445. }
  446. static void
  447. reg_set(struct tda998x_priv *priv, uint16_t reg, uint8_t val)
  448. {
  449. int old_val;
  450. old_val = reg_read(priv, reg);
  451. if (old_val >= 0)
  452. reg_write(priv, reg, old_val | val);
  453. }
  454. static void
  455. reg_clear(struct tda998x_priv *priv, uint16_t reg, uint8_t val)
  456. {
  457. int old_val;
  458. old_val = reg_read(priv, reg);
  459. if (old_val >= 0)
  460. reg_write(priv, reg, old_val & ~val);
  461. }
  462. static void
  463. tda998x_reset(struct tda998x_priv *priv)
  464. {
  465. /* reset audio and i2c master: */
  466. reg_write(priv, REG_SOFTRESET, SOFTRESET_AUDIO | SOFTRESET_I2C_MASTER);
  467. msleep(50);
  468. reg_write(priv, REG_SOFTRESET, 0);
  469. msleep(50);
  470. /* reset transmitter: */
  471. reg_set(priv, REG_MAIN_CNTRL0, MAIN_CNTRL0_SR);
  472. reg_clear(priv, REG_MAIN_CNTRL0, MAIN_CNTRL0_SR);
  473. /* PLL registers common configuration */
  474. reg_write(priv, REG_PLL_SERIAL_1, 0x00);
  475. reg_write(priv, REG_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(1));
  476. reg_write(priv, REG_PLL_SERIAL_3, 0x00);
  477. reg_write(priv, REG_SERIALIZER, 0x00);
  478. reg_write(priv, REG_BUFFER_OUT, 0x00);
  479. reg_write(priv, REG_PLL_SCG1, 0x00);
  480. reg_write(priv, REG_AUDIO_DIV, AUDIO_DIV_SERCLK_8);
  481. reg_write(priv, REG_SEL_CLK, SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
  482. reg_write(priv, REG_PLL_SCGN1, 0xfa);
  483. reg_write(priv, REG_PLL_SCGN2, 0x00);
  484. reg_write(priv, REG_PLL_SCGR1, 0x5b);
  485. reg_write(priv, REG_PLL_SCGR2, 0x00);
  486. reg_write(priv, REG_PLL_SCG2, 0x10);
  487. /* Write the default value MUX register */
  488. reg_write(priv, REG_MUX_VP_VIP_OUT, 0x24);
  489. }
  490. /* handle HDMI connect/disconnect */
  491. static void tda998x_hpd(struct work_struct *work)
  492. {
  493. struct delayed_work *dwork = to_delayed_work(work);
  494. struct tda998x_priv *priv =
  495. container_of(dwork, struct tda998x_priv, dwork);
  496. if (priv->encoder && priv->encoder->dev)
  497. drm_kms_helper_hotplug_event(priv->encoder->dev);
  498. }
  499. /*
  500. * only 2 interrupts may occur: screen plug/unplug and EDID read
  501. */
  502. static irqreturn_t tda998x_irq_thread(int irq, void *data)
  503. {
  504. struct tda998x_priv *priv = data;
  505. u8 sta, cec, lvl, flag0, flag1, flag2;
  506. if (!priv)
  507. return IRQ_HANDLED;
  508. sta = cec_read(priv, REG_CEC_INTSTATUS);
  509. cec = cec_read(priv, REG_CEC_RXSHPDINT);
  510. lvl = cec_read(priv, REG_CEC_RXSHPDLEV);
  511. flag0 = reg_read(priv, REG_INT_FLAGS_0);
  512. flag1 = reg_read(priv, REG_INT_FLAGS_1);
  513. flag2 = reg_read(priv, REG_INT_FLAGS_2);
  514. DRM_DEBUG_DRIVER(
  515. "tda irq sta %02x cec %02x lvl %02x f0 %02x f1 %02x f2 %02x\n",
  516. sta, cec, lvl, flag0, flag1, flag2);
  517. if ((flag2 & INT_FLAGS_2_EDID_BLK_RD) && priv->wq_edid_wait) {
  518. priv->wq_edid_wait = 0;
  519. wake_up(&priv->wq_edid);
  520. } else if (cec != 0) { /* HPD change */
  521. schedule_delayed_work(&priv->dwork, HZ/10);
  522. }
  523. return IRQ_HANDLED;
  524. }
  525. static uint8_t tda998x_cksum(uint8_t *buf, size_t bytes)
  526. {
  527. int sum = 0;
  528. while (bytes--)
  529. sum -= *buf++;
  530. return sum;
  531. }
  532. #define HB(x) (x)
  533. #define PB(x) (HB(2) + 1 + (x))
  534. static void
  535. tda998x_write_if(struct tda998x_priv *priv, uint8_t bit, uint16_t addr,
  536. uint8_t *buf, size_t size)
  537. {
  538. buf[PB(0)] = tda998x_cksum(buf, size);
  539. reg_clear(priv, REG_DIP_IF_FLAGS, bit);
  540. reg_write_range(priv, addr, buf, size);
  541. reg_set(priv, REG_DIP_IF_FLAGS, bit);
  542. }
  543. static void
  544. tda998x_write_aif(struct tda998x_priv *priv, struct tda998x_encoder_params *p)
  545. {
  546. u8 buf[PB(HDMI_AUDIO_INFOFRAME_SIZE) + 1];
  547. memset(buf, 0, sizeof(buf));
  548. buf[HB(0)] = HDMI_INFOFRAME_TYPE_AUDIO;
  549. buf[HB(1)] = 0x01;
  550. buf[HB(2)] = HDMI_AUDIO_INFOFRAME_SIZE;
  551. buf[PB(1)] = p->audio_frame[1] & 0x07; /* CC */
  552. buf[PB(2)] = p->audio_frame[2] & 0x1c; /* SF */
  553. buf[PB(4)] = p->audio_frame[4];
  554. buf[PB(5)] = p->audio_frame[5] & 0xf8; /* DM_INH + LSV */
  555. tda998x_write_if(priv, DIP_IF_FLAGS_IF4, REG_IF4_HB0, buf,
  556. sizeof(buf));
  557. }
  558. static void
  559. tda998x_write_avi(struct tda998x_priv *priv, struct drm_display_mode *mode)
  560. {
  561. struct hdmi_avi_infoframe frame;
  562. u8 buf[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  563. ssize_t len;
  564. drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  565. frame.quantization_range = HDMI_QUANTIZATION_RANGE_FULL;
  566. len = hdmi_avi_infoframe_pack(&frame, buf, sizeof(buf));
  567. if (len < 0) {
  568. dev_err(&priv->hdmi->dev,
  569. "hdmi_avi_infoframe_pack() failed: %zd\n", len);
  570. return;
  571. }
  572. tda998x_write_if(priv, DIP_IF_FLAGS_IF2, REG_IF2_HB0, buf, len);
  573. }
  574. static void tda998x_audio_mute(struct tda998x_priv *priv, bool on)
  575. {
  576. if (on) {
  577. reg_set(priv, REG_SOFTRESET, SOFTRESET_AUDIO);
  578. reg_clear(priv, REG_SOFTRESET, SOFTRESET_AUDIO);
  579. reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
  580. } else {
  581. reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
  582. }
  583. }
  584. static void
  585. tda998x_configure_audio(struct tda998x_priv *priv,
  586. struct drm_display_mode *mode, struct tda998x_encoder_params *p)
  587. {
  588. uint8_t buf[6], clksel_aip, clksel_fs, cts_n, adiv;
  589. uint32_t n;
  590. /* Enable audio ports */
  591. reg_write(priv, REG_ENA_AP, p->audio_cfg);
  592. reg_write(priv, REG_ENA_ACLK, p->audio_clk_cfg);
  593. /* Set audio input source */
  594. switch (p->audio_format) {
  595. case AFMT_SPDIF:
  596. reg_write(priv, REG_MUX_AP, MUX_AP_SELECT_SPDIF);
  597. clksel_aip = AIP_CLKSEL_AIP_SPDIF;
  598. clksel_fs = AIP_CLKSEL_FS_FS64SPDIF;
  599. cts_n = CTS_N_M(3) | CTS_N_K(3);
  600. break;
  601. case AFMT_I2S:
  602. reg_write(priv, REG_MUX_AP, MUX_AP_SELECT_I2S);
  603. clksel_aip = AIP_CLKSEL_AIP_I2S;
  604. clksel_fs = AIP_CLKSEL_FS_ACLK;
  605. cts_n = CTS_N_M(3) | CTS_N_K(3);
  606. break;
  607. default:
  608. BUG();
  609. return;
  610. }
  611. reg_write(priv, REG_AIP_CLKSEL, clksel_aip);
  612. reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_LAYOUT |
  613. AIP_CNTRL_0_ACR_MAN); /* auto CTS */
  614. reg_write(priv, REG_CTS_N, cts_n);
  615. /*
  616. * Audio input somehow depends on HDMI line rate which is
  617. * related to pixclk. Testing showed that modes with pixclk
  618. * >100MHz need a larger divider while <40MHz need the default.
  619. * There is no detailed info in the datasheet, so we just
  620. * assume 100MHz requires larger divider.
  621. */
  622. adiv = AUDIO_DIV_SERCLK_8;
  623. if (mode->clock > 100000)
  624. adiv++; /* AUDIO_DIV_SERCLK_16 */
  625. /* S/PDIF asks for a larger divider */
  626. if (p->audio_format == AFMT_SPDIF)
  627. adiv++; /* AUDIO_DIV_SERCLK_16 or _32 */
  628. reg_write(priv, REG_AUDIO_DIV, adiv);
  629. /*
  630. * This is the approximate value of N, which happens to be
  631. * the recommended values for non-coherent clocks.
  632. */
  633. n = 128 * p->audio_sample_rate / 1000;
  634. /* Write the CTS and N values */
  635. buf[0] = 0x44;
  636. buf[1] = 0x42;
  637. buf[2] = 0x01;
  638. buf[3] = n;
  639. buf[4] = n >> 8;
  640. buf[5] = n >> 16;
  641. reg_write_range(priv, REG_ACR_CTS_0, buf, 6);
  642. /* Set CTS clock reference */
  643. reg_write(priv, REG_AIP_CLKSEL, clksel_aip | clksel_fs);
  644. /* Reset CTS generator */
  645. reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_CTS);
  646. reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_CTS);
  647. /* Write the channel status */
  648. buf[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
  649. buf[1] = 0x00;
  650. buf[2] = IEC958_AES3_CON_FS_NOTID;
  651. buf[3] = IEC958_AES4_CON_ORIGFS_NOTID |
  652. IEC958_AES4_CON_MAX_WORDLEN_24;
  653. reg_write_range(priv, REG_CH_STAT_B(0), buf, 4);
  654. tda998x_audio_mute(priv, true);
  655. msleep(20);
  656. tda998x_audio_mute(priv, false);
  657. /* Write the audio information packet */
  658. tda998x_write_aif(priv, p);
  659. }
  660. /* DRM encoder functions */
  661. static void tda998x_encoder_set_config(struct tda998x_priv *priv,
  662. const struct tda998x_encoder_params *p)
  663. {
  664. priv->vip_cntrl_0 = VIP_CNTRL_0_SWAP_A(p->swap_a) |
  665. (p->mirr_a ? VIP_CNTRL_0_MIRR_A : 0) |
  666. VIP_CNTRL_0_SWAP_B(p->swap_b) |
  667. (p->mirr_b ? VIP_CNTRL_0_MIRR_B : 0);
  668. priv->vip_cntrl_1 = VIP_CNTRL_1_SWAP_C(p->swap_c) |
  669. (p->mirr_c ? VIP_CNTRL_1_MIRR_C : 0) |
  670. VIP_CNTRL_1_SWAP_D(p->swap_d) |
  671. (p->mirr_d ? VIP_CNTRL_1_MIRR_D : 0);
  672. priv->vip_cntrl_2 = VIP_CNTRL_2_SWAP_E(p->swap_e) |
  673. (p->mirr_e ? VIP_CNTRL_2_MIRR_E : 0) |
  674. VIP_CNTRL_2_SWAP_F(p->swap_f) |
  675. (p->mirr_f ? VIP_CNTRL_2_MIRR_F : 0);
  676. priv->params = *p;
  677. }
  678. static void tda998x_encoder_dpms(struct tda998x_priv *priv, int mode)
  679. {
  680. /* we only care about on or off: */
  681. if (mode != DRM_MODE_DPMS_ON)
  682. mode = DRM_MODE_DPMS_OFF;
  683. if (mode == priv->dpms)
  684. return;
  685. switch (mode) {
  686. case DRM_MODE_DPMS_ON:
  687. /* enable video ports, audio will be enabled later */
  688. reg_write(priv, REG_ENA_VP_0, 0xff);
  689. reg_write(priv, REG_ENA_VP_1, 0xff);
  690. reg_write(priv, REG_ENA_VP_2, 0xff);
  691. /* set muxing after enabling ports: */
  692. reg_write(priv, REG_VIP_CNTRL_0, priv->vip_cntrl_0);
  693. reg_write(priv, REG_VIP_CNTRL_1, priv->vip_cntrl_1);
  694. reg_write(priv, REG_VIP_CNTRL_2, priv->vip_cntrl_2);
  695. break;
  696. case DRM_MODE_DPMS_OFF:
  697. /* disable video ports */
  698. reg_write(priv, REG_ENA_VP_0, 0x00);
  699. reg_write(priv, REG_ENA_VP_1, 0x00);
  700. reg_write(priv, REG_ENA_VP_2, 0x00);
  701. break;
  702. }
  703. priv->dpms = mode;
  704. }
  705. static void
  706. tda998x_encoder_save(struct drm_encoder *encoder)
  707. {
  708. DBG("");
  709. }
  710. static void
  711. tda998x_encoder_restore(struct drm_encoder *encoder)
  712. {
  713. DBG("");
  714. }
  715. static bool
  716. tda998x_encoder_mode_fixup(struct drm_encoder *encoder,
  717. const struct drm_display_mode *mode,
  718. struct drm_display_mode *adjusted_mode)
  719. {
  720. return true;
  721. }
  722. static int tda998x_encoder_mode_valid(struct tda998x_priv *priv,
  723. struct drm_display_mode *mode)
  724. {
  725. if (mode->clock > 150000)
  726. return MODE_CLOCK_HIGH;
  727. if (mode->htotal >= BIT(13))
  728. return MODE_BAD_HVALUE;
  729. if (mode->vtotal >= BIT(11))
  730. return MODE_BAD_VVALUE;
  731. return MODE_OK;
  732. }
  733. static void
  734. tda998x_encoder_mode_set(struct tda998x_priv *priv,
  735. struct drm_display_mode *mode,
  736. struct drm_display_mode *adjusted_mode)
  737. {
  738. uint16_t ref_pix, ref_line, n_pix, n_line;
  739. uint16_t hs_pix_s, hs_pix_e;
  740. uint16_t vs1_pix_s, vs1_pix_e, vs1_line_s, vs1_line_e;
  741. uint16_t vs2_pix_s, vs2_pix_e, vs2_line_s, vs2_line_e;
  742. uint16_t vwin1_line_s, vwin1_line_e;
  743. uint16_t vwin2_line_s, vwin2_line_e;
  744. uint16_t de_pix_s, de_pix_e;
  745. uint8_t reg, div, rep;
  746. /*
  747. * Internally TDA998x is using ITU-R BT.656 style sync but
  748. * we get VESA style sync. TDA998x is using a reference pixel
  749. * relative to ITU to sync to the input frame and for output
  750. * sync generation. Currently, we are using reference detection
  751. * from HS/VS, i.e. REFPIX/REFLINE denote frame start sync point
  752. * which is position of rising VS with coincident rising HS.
  753. *
  754. * Now there is some issues to take care of:
  755. * - HDMI data islands require sync-before-active
  756. * - TDA998x register values must be > 0 to be enabled
  757. * - REFLINE needs an additional offset of +1
  758. * - REFPIX needs an addtional offset of +1 for UYUV and +3 for RGB
  759. *
  760. * So we add +1 to all horizontal and vertical register values,
  761. * plus an additional +3 for REFPIX as we are using RGB input only.
  762. */
  763. n_pix = mode->htotal;
  764. n_line = mode->vtotal;
  765. hs_pix_e = mode->hsync_end - mode->hdisplay;
  766. hs_pix_s = mode->hsync_start - mode->hdisplay;
  767. de_pix_e = mode->htotal;
  768. de_pix_s = mode->htotal - mode->hdisplay;
  769. ref_pix = 3 + hs_pix_s;
  770. /*
  771. * Attached LCD controllers may generate broken sync. Allow
  772. * those to adjust the position of the rising VS edge by adding
  773. * HSKEW to ref_pix.
  774. */
  775. if (adjusted_mode->flags & DRM_MODE_FLAG_HSKEW)
  776. ref_pix += adjusted_mode->hskew;
  777. if ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0) {
  778. ref_line = 1 + mode->vsync_start - mode->vdisplay;
  779. vwin1_line_s = mode->vtotal - mode->vdisplay - 1;
  780. vwin1_line_e = vwin1_line_s + mode->vdisplay;
  781. vs1_pix_s = vs1_pix_e = hs_pix_s;
  782. vs1_line_s = mode->vsync_start - mode->vdisplay;
  783. vs1_line_e = vs1_line_s +
  784. mode->vsync_end - mode->vsync_start;
  785. vwin2_line_s = vwin2_line_e = 0;
  786. vs2_pix_s = vs2_pix_e = 0;
  787. vs2_line_s = vs2_line_e = 0;
  788. } else {
  789. ref_line = 1 + (mode->vsync_start - mode->vdisplay)/2;
  790. vwin1_line_s = (mode->vtotal - mode->vdisplay)/2;
  791. vwin1_line_e = vwin1_line_s + mode->vdisplay/2;
  792. vs1_pix_s = vs1_pix_e = hs_pix_s;
  793. vs1_line_s = (mode->vsync_start - mode->vdisplay)/2;
  794. vs1_line_e = vs1_line_s +
  795. (mode->vsync_end - mode->vsync_start)/2;
  796. vwin2_line_s = vwin1_line_s + mode->vtotal/2;
  797. vwin2_line_e = vwin2_line_s + mode->vdisplay/2;
  798. vs2_pix_s = vs2_pix_e = hs_pix_s + mode->htotal/2;
  799. vs2_line_s = vs1_line_s + mode->vtotal/2 ;
  800. vs2_line_e = vs2_line_s +
  801. (mode->vsync_end - mode->vsync_start)/2;
  802. }
  803. div = 148500 / mode->clock;
  804. if (div != 0) {
  805. div--;
  806. if (div > 3)
  807. div = 3;
  808. }
  809. /* mute the audio FIFO: */
  810. reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
  811. /* set HDMI HDCP mode off: */
  812. reg_write(priv, REG_TBG_CNTRL_1, TBG_CNTRL_1_DWIN_DIS);
  813. reg_clear(priv, REG_TX33, TX33_HDMI);
  814. reg_write(priv, REG_ENC_CNTRL, ENC_CNTRL_CTL_CODE(0));
  815. /* no pre-filter or interpolator: */
  816. reg_write(priv, REG_HVF_CNTRL_0, HVF_CNTRL_0_PREFIL(0) |
  817. HVF_CNTRL_0_INTPOL(0));
  818. reg_write(priv, REG_VIP_CNTRL_5, VIP_CNTRL_5_SP_CNT(0));
  819. reg_write(priv, REG_VIP_CNTRL_4, VIP_CNTRL_4_BLANKIT(0) |
  820. VIP_CNTRL_4_BLC(0));
  821. reg_clear(priv, REG_PLL_SERIAL_1, PLL_SERIAL_1_SRL_MAN_IZ);
  822. reg_clear(priv, REG_PLL_SERIAL_3, PLL_SERIAL_3_SRL_CCIR |
  823. PLL_SERIAL_3_SRL_DE);
  824. reg_write(priv, REG_SERIALIZER, 0);
  825. reg_write(priv, REG_HVF_CNTRL_1, HVF_CNTRL_1_VQR(0));
  826. /* TODO enable pixel repeat for pixel rates less than 25Msamp/s */
  827. rep = 0;
  828. reg_write(priv, REG_RPT_CNTRL, 0);
  829. reg_write(priv, REG_SEL_CLK, SEL_CLK_SEL_VRF_CLK(0) |
  830. SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
  831. reg_write(priv, REG_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(div) |
  832. PLL_SERIAL_2_SRL_PR(rep));
  833. /* set color matrix bypass flag: */
  834. reg_write(priv, REG_MAT_CONTRL, MAT_CONTRL_MAT_BP |
  835. MAT_CONTRL_MAT_SC(1));
  836. /* set BIAS tmds value: */
  837. reg_write(priv, REG_ANA_GENERAL, 0x09);
  838. /*
  839. * Sync on rising HSYNC/VSYNC
  840. */
  841. reg = VIP_CNTRL_3_SYNC_HS;
  842. /*
  843. * TDA19988 requires high-active sync at input stage,
  844. * so invert low-active sync provided by master encoder here
  845. */
  846. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  847. reg |= VIP_CNTRL_3_H_TGL;
  848. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  849. reg |= VIP_CNTRL_3_V_TGL;
  850. reg_write(priv, REG_VIP_CNTRL_3, reg);
  851. reg_write(priv, REG_VIDFORMAT, 0x00);
  852. reg_write16(priv, REG_REFPIX_MSB, ref_pix);
  853. reg_write16(priv, REG_REFLINE_MSB, ref_line);
  854. reg_write16(priv, REG_NPIX_MSB, n_pix);
  855. reg_write16(priv, REG_NLINE_MSB, n_line);
  856. reg_write16(priv, REG_VS_LINE_STRT_1_MSB, vs1_line_s);
  857. reg_write16(priv, REG_VS_PIX_STRT_1_MSB, vs1_pix_s);
  858. reg_write16(priv, REG_VS_LINE_END_1_MSB, vs1_line_e);
  859. reg_write16(priv, REG_VS_PIX_END_1_MSB, vs1_pix_e);
  860. reg_write16(priv, REG_VS_LINE_STRT_2_MSB, vs2_line_s);
  861. reg_write16(priv, REG_VS_PIX_STRT_2_MSB, vs2_pix_s);
  862. reg_write16(priv, REG_VS_LINE_END_2_MSB, vs2_line_e);
  863. reg_write16(priv, REG_VS_PIX_END_2_MSB, vs2_pix_e);
  864. reg_write16(priv, REG_HS_PIX_START_MSB, hs_pix_s);
  865. reg_write16(priv, REG_HS_PIX_STOP_MSB, hs_pix_e);
  866. reg_write16(priv, REG_VWIN_START_1_MSB, vwin1_line_s);
  867. reg_write16(priv, REG_VWIN_END_1_MSB, vwin1_line_e);
  868. reg_write16(priv, REG_VWIN_START_2_MSB, vwin2_line_s);
  869. reg_write16(priv, REG_VWIN_END_2_MSB, vwin2_line_e);
  870. reg_write16(priv, REG_DE_START_MSB, de_pix_s);
  871. reg_write16(priv, REG_DE_STOP_MSB, de_pix_e);
  872. if (priv->rev == TDA19988) {
  873. /* let incoming pixels fill the active space (if any) */
  874. reg_write(priv, REG_ENABLE_SPACE, 0x00);
  875. }
  876. /*
  877. * Always generate sync polarity relative to input sync and
  878. * revert input stage toggled sync at output stage
  879. */
  880. reg = TBG_CNTRL_1_DWIN_DIS | TBG_CNTRL_1_TGL_EN;
  881. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  882. reg |= TBG_CNTRL_1_H_TGL;
  883. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  884. reg |= TBG_CNTRL_1_V_TGL;
  885. reg_write(priv, REG_TBG_CNTRL_1, reg);
  886. /* must be last register set: */
  887. reg_write(priv, REG_TBG_CNTRL_0, 0);
  888. /* Only setup the info frames if the sink is HDMI */
  889. if (priv->is_hdmi_sink) {
  890. /* We need to turn HDMI HDCP stuff on to get audio through */
  891. reg &= ~TBG_CNTRL_1_DWIN_DIS;
  892. reg_write(priv, REG_TBG_CNTRL_1, reg);
  893. reg_write(priv, REG_ENC_CNTRL, ENC_CNTRL_CTL_CODE(1));
  894. reg_set(priv, REG_TX33, TX33_HDMI);
  895. tda998x_write_avi(priv, adjusted_mode);
  896. if (priv->params.audio_cfg)
  897. tda998x_configure_audio(priv, adjusted_mode,
  898. &priv->params);
  899. }
  900. }
  901. static enum drm_connector_status
  902. tda998x_encoder_detect(struct tda998x_priv *priv)
  903. {
  904. uint8_t val = cec_read(priv, REG_CEC_RXSHPDLEV);
  905. return (val & CEC_RXSHPDLEV_HPD) ? connector_status_connected :
  906. connector_status_disconnected;
  907. }
  908. static int read_edid_block(void *data, u8 *buf, unsigned int blk, size_t length)
  909. {
  910. struct tda998x_priv *priv = data;
  911. uint8_t offset, segptr;
  912. int ret, i;
  913. offset = (blk & 1) ? 128 : 0;
  914. segptr = blk / 2;
  915. reg_write(priv, REG_DDC_ADDR, 0xa0);
  916. reg_write(priv, REG_DDC_OFFS, offset);
  917. reg_write(priv, REG_DDC_SEGM_ADDR, 0x60);
  918. reg_write(priv, REG_DDC_SEGM, segptr);
  919. /* enable reading EDID: */
  920. priv->wq_edid_wait = 1;
  921. reg_write(priv, REG_EDID_CTRL, 0x1);
  922. /* flag must be cleared by sw: */
  923. reg_write(priv, REG_EDID_CTRL, 0x0);
  924. /* wait for block read to complete: */
  925. if (priv->hdmi->irq) {
  926. i = wait_event_timeout(priv->wq_edid,
  927. !priv->wq_edid_wait,
  928. msecs_to_jiffies(100));
  929. if (i < 0) {
  930. dev_err(&priv->hdmi->dev, "read edid wait err %d\n", i);
  931. return i;
  932. }
  933. } else {
  934. for (i = 100; i > 0; i--) {
  935. msleep(1);
  936. ret = reg_read(priv, REG_INT_FLAGS_2);
  937. if (ret < 0)
  938. return ret;
  939. if (ret & INT_FLAGS_2_EDID_BLK_RD)
  940. break;
  941. }
  942. }
  943. if (i == 0) {
  944. dev_err(&priv->hdmi->dev, "read edid timeout\n");
  945. return -ETIMEDOUT;
  946. }
  947. ret = reg_read_range(priv, REG_EDID_DATA_0, buf, length);
  948. if (ret != length) {
  949. dev_err(&priv->hdmi->dev, "failed to read edid block %d: %d\n",
  950. blk, ret);
  951. return ret;
  952. }
  953. return 0;
  954. }
  955. static int
  956. tda998x_encoder_get_modes(struct tda998x_priv *priv,
  957. struct drm_connector *connector)
  958. {
  959. struct edid *edid;
  960. int n;
  961. if (priv->rev == TDA19988)
  962. reg_clear(priv, REG_TX4, TX4_PD_RAM);
  963. edid = drm_do_get_edid(connector, read_edid_block, priv);
  964. if (priv->rev == TDA19988)
  965. reg_set(priv, REG_TX4, TX4_PD_RAM);
  966. if (!edid) {
  967. dev_warn(&priv->hdmi->dev, "failed to read EDID\n");
  968. return 0;
  969. }
  970. drm_mode_connector_update_edid_property(connector, edid);
  971. n = drm_add_edid_modes(connector, edid);
  972. priv->is_hdmi_sink = drm_detect_hdmi_monitor(edid);
  973. kfree(edid);
  974. return n;
  975. }
  976. static void tda998x_encoder_set_polling(struct tda998x_priv *priv,
  977. struct drm_connector *connector)
  978. {
  979. if (priv->hdmi->irq)
  980. connector->polled = DRM_CONNECTOR_POLL_HPD;
  981. else
  982. connector->polled = DRM_CONNECTOR_POLL_CONNECT |
  983. DRM_CONNECTOR_POLL_DISCONNECT;
  984. }
  985. static int
  986. tda998x_encoder_set_property(struct drm_encoder *encoder,
  987. struct drm_connector *connector,
  988. struct drm_property *property,
  989. uint64_t val)
  990. {
  991. DBG("");
  992. return 0;
  993. }
  994. static void tda998x_destroy(struct tda998x_priv *priv)
  995. {
  996. /* disable all IRQs and free the IRQ handler */
  997. cec_write(priv, REG_CEC_RXSHPDINTENA, 0);
  998. reg_clear(priv, REG_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
  999. if (priv->hdmi->irq) {
  1000. free_irq(priv->hdmi->irq, priv);
  1001. cancel_delayed_work_sync(&priv->dwork);
  1002. }
  1003. i2c_unregister_device(priv->cec);
  1004. }
  1005. /* Slave encoder support */
  1006. static void
  1007. tda998x_encoder_slave_set_config(struct drm_encoder *encoder, void *params)
  1008. {
  1009. tda998x_encoder_set_config(to_tda998x_priv(encoder), params);
  1010. }
  1011. static void tda998x_encoder_slave_destroy(struct drm_encoder *encoder)
  1012. {
  1013. struct tda998x_priv *priv = to_tda998x_priv(encoder);
  1014. tda998x_destroy(priv);
  1015. drm_i2c_encoder_destroy(encoder);
  1016. kfree(priv);
  1017. }
  1018. static void tda998x_encoder_slave_dpms(struct drm_encoder *encoder, int mode)
  1019. {
  1020. tda998x_encoder_dpms(to_tda998x_priv(encoder), mode);
  1021. }
  1022. static int tda998x_encoder_slave_mode_valid(struct drm_encoder *encoder,
  1023. struct drm_display_mode *mode)
  1024. {
  1025. return tda998x_encoder_mode_valid(to_tda998x_priv(encoder), mode);
  1026. }
  1027. static void
  1028. tda998x_encoder_slave_mode_set(struct drm_encoder *encoder,
  1029. struct drm_display_mode *mode,
  1030. struct drm_display_mode *adjusted_mode)
  1031. {
  1032. tda998x_encoder_mode_set(to_tda998x_priv(encoder), mode, adjusted_mode);
  1033. }
  1034. static enum drm_connector_status
  1035. tda998x_encoder_slave_detect(struct drm_encoder *encoder,
  1036. struct drm_connector *connector)
  1037. {
  1038. return tda998x_encoder_detect(to_tda998x_priv(encoder));
  1039. }
  1040. static int tda998x_encoder_slave_get_modes(struct drm_encoder *encoder,
  1041. struct drm_connector *connector)
  1042. {
  1043. return tda998x_encoder_get_modes(to_tda998x_priv(encoder), connector);
  1044. }
  1045. static int
  1046. tda998x_encoder_slave_create_resources(struct drm_encoder *encoder,
  1047. struct drm_connector *connector)
  1048. {
  1049. tda998x_encoder_set_polling(to_tda998x_priv(encoder), connector);
  1050. return 0;
  1051. }
  1052. static struct drm_encoder_slave_funcs tda998x_encoder_slave_funcs = {
  1053. .set_config = tda998x_encoder_slave_set_config,
  1054. .destroy = tda998x_encoder_slave_destroy,
  1055. .dpms = tda998x_encoder_slave_dpms,
  1056. .save = tda998x_encoder_save,
  1057. .restore = tda998x_encoder_restore,
  1058. .mode_fixup = tda998x_encoder_mode_fixup,
  1059. .mode_valid = tda998x_encoder_slave_mode_valid,
  1060. .mode_set = tda998x_encoder_slave_mode_set,
  1061. .detect = tda998x_encoder_slave_detect,
  1062. .get_modes = tda998x_encoder_slave_get_modes,
  1063. .create_resources = tda998x_encoder_slave_create_resources,
  1064. .set_property = tda998x_encoder_set_property,
  1065. };
  1066. /* I2C driver functions */
  1067. static int tda998x_create(struct i2c_client *client, struct tda998x_priv *priv)
  1068. {
  1069. struct device_node *np = client->dev.of_node;
  1070. u32 video;
  1071. int rev_lo, rev_hi, ret;
  1072. unsigned short cec_addr;
  1073. priv->vip_cntrl_0 = VIP_CNTRL_0_SWAP_A(2) | VIP_CNTRL_0_SWAP_B(3);
  1074. priv->vip_cntrl_1 = VIP_CNTRL_1_SWAP_C(0) | VIP_CNTRL_1_SWAP_D(1);
  1075. priv->vip_cntrl_2 = VIP_CNTRL_2_SWAP_E(4) | VIP_CNTRL_2_SWAP_F(5);
  1076. priv->current_page = 0xff;
  1077. priv->hdmi = client;
  1078. /* CEC I2C address bound to TDA998x I2C addr by configuration pins */
  1079. cec_addr = 0x34 + (client->addr & 0x03);
  1080. priv->cec = i2c_new_dummy(client->adapter, cec_addr);
  1081. if (!priv->cec)
  1082. return -ENODEV;
  1083. priv->dpms = DRM_MODE_DPMS_OFF;
  1084. mutex_init(&priv->mutex); /* protect the page access */
  1085. /* wake up the device: */
  1086. cec_write(priv, REG_CEC_ENAMODS,
  1087. CEC_ENAMODS_EN_RXSENS | CEC_ENAMODS_EN_HDMI);
  1088. tda998x_reset(priv);
  1089. /* read version: */
  1090. rev_lo = reg_read(priv, REG_VERSION_LSB);
  1091. rev_hi = reg_read(priv, REG_VERSION_MSB);
  1092. if (rev_lo < 0 || rev_hi < 0) {
  1093. ret = rev_lo < 0 ? rev_lo : rev_hi;
  1094. goto fail;
  1095. }
  1096. priv->rev = rev_lo | rev_hi << 8;
  1097. /* mask off feature bits: */
  1098. priv->rev &= ~0x30; /* not-hdcp and not-scalar bit */
  1099. switch (priv->rev) {
  1100. case TDA9989N2:
  1101. dev_info(&client->dev, "found TDA9989 n2");
  1102. break;
  1103. case TDA19989:
  1104. dev_info(&client->dev, "found TDA19989");
  1105. break;
  1106. case TDA19989N2:
  1107. dev_info(&client->dev, "found TDA19989 n2");
  1108. break;
  1109. case TDA19988:
  1110. dev_info(&client->dev, "found TDA19988");
  1111. break;
  1112. default:
  1113. dev_err(&client->dev, "found unsupported device: %04x\n",
  1114. priv->rev);
  1115. goto fail;
  1116. }
  1117. /* after reset, enable DDC: */
  1118. reg_write(priv, REG_DDC_DISABLE, 0x00);
  1119. /* set clock on DDC channel: */
  1120. reg_write(priv, REG_TX3, 39);
  1121. /* if necessary, disable multi-master: */
  1122. if (priv->rev == TDA19989)
  1123. reg_set(priv, REG_I2C_MASTER, I2C_MASTER_DIS_MM);
  1124. cec_write(priv, REG_CEC_FRO_IM_CLK_CTRL,
  1125. CEC_FRO_IM_CLK_CTRL_GHOST_DIS | CEC_FRO_IM_CLK_CTRL_IMCLK_SEL);
  1126. /* initialize the optional IRQ */
  1127. if (client->irq) {
  1128. int irqf_trigger;
  1129. /* init read EDID waitqueue and HDP work */
  1130. init_waitqueue_head(&priv->wq_edid);
  1131. INIT_DELAYED_WORK(&priv->dwork, tda998x_hpd);
  1132. /* clear pending interrupts */
  1133. reg_read(priv, REG_INT_FLAGS_0);
  1134. reg_read(priv, REG_INT_FLAGS_1);
  1135. reg_read(priv, REG_INT_FLAGS_2);
  1136. irqf_trigger =
  1137. irqd_get_trigger_type(irq_get_irq_data(client->irq));
  1138. ret = request_threaded_irq(client->irq, NULL,
  1139. tda998x_irq_thread,
  1140. irqf_trigger | IRQF_ONESHOT,
  1141. "tda998x", priv);
  1142. if (ret) {
  1143. dev_err(&client->dev,
  1144. "failed to request IRQ#%u: %d\n",
  1145. client->irq, ret);
  1146. goto fail;
  1147. }
  1148. /* enable HPD irq */
  1149. cec_write(priv, REG_CEC_RXSHPDINTENA, CEC_RXSHPDLEV_HPD);
  1150. }
  1151. /* enable EDID read irq: */
  1152. reg_set(priv, REG_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
  1153. if (!np)
  1154. return 0; /* non-DT */
  1155. /* get the optional video properties */
  1156. ret = of_property_read_u32(np, "video-ports", &video);
  1157. if (ret == 0) {
  1158. priv->vip_cntrl_0 = video >> 16;
  1159. priv->vip_cntrl_1 = video >> 8;
  1160. priv->vip_cntrl_2 = video;
  1161. }
  1162. return 0;
  1163. fail:
  1164. /* if encoder_init fails, the encoder slave is never registered,
  1165. * so cleanup here:
  1166. */
  1167. if (priv->cec)
  1168. i2c_unregister_device(priv->cec);
  1169. return -ENXIO;
  1170. }
  1171. static int tda998x_encoder_init(struct i2c_client *client,
  1172. struct drm_device *dev,
  1173. struct drm_encoder_slave *encoder_slave)
  1174. {
  1175. struct tda998x_priv *priv;
  1176. int ret;
  1177. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  1178. if (!priv)
  1179. return -ENOMEM;
  1180. priv->encoder = &encoder_slave->base;
  1181. ret = tda998x_create(client, priv);
  1182. if (ret) {
  1183. kfree(priv);
  1184. return ret;
  1185. }
  1186. encoder_slave->slave_priv = priv;
  1187. encoder_slave->slave_funcs = &tda998x_encoder_slave_funcs;
  1188. return 0;
  1189. }
  1190. struct tda998x_priv2 {
  1191. struct tda998x_priv base;
  1192. struct drm_encoder encoder;
  1193. struct drm_connector connector;
  1194. };
  1195. #define conn_to_tda998x_priv2(x) \
  1196. container_of(x, struct tda998x_priv2, connector);
  1197. #define enc_to_tda998x_priv2(x) \
  1198. container_of(x, struct tda998x_priv2, encoder);
  1199. static void tda998x_encoder2_dpms(struct drm_encoder *encoder, int mode)
  1200. {
  1201. struct tda998x_priv2 *priv = enc_to_tda998x_priv2(encoder);
  1202. tda998x_encoder_dpms(&priv->base, mode);
  1203. }
  1204. static void tda998x_encoder_prepare(struct drm_encoder *encoder)
  1205. {
  1206. tda998x_encoder2_dpms(encoder, DRM_MODE_DPMS_OFF);
  1207. }
  1208. static void tda998x_encoder_commit(struct drm_encoder *encoder)
  1209. {
  1210. tda998x_encoder2_dpms(encoder, DRM_MODE_DPMS_ON);
  1211. }
  1212. static void tda998x_encoder2_mode_set(struct drm_encoder *encoder,
  1213. struct drm_display_mode *mode,
  1214. struct drm_display_mode *adjusted_mode)
  1215. {
  1216. struct tda998x_priv2 *priv = enc_to_tda998x_priv2(encoder);
  1217. tda998x_encoder_mode_set(&priv->base, mode, adjusted_mode);
  1218. }
  1219. static const struct drm_encoder_helper_funcs tda998x_encoder_helper_funcs = {
  1220. .dpms = tda998x_encoder2_dpms,
  1221. .save = tda998x_encoder_save,
  1222. .restore = tda998x_encoder_restore,
  1223. .mode_fixup = tda998x_encoder_mode_fixup,
  1224. .prepare = tda998x_encoder_prepare,
  1225. .commit = tda998x_encoder_commit,
  1226. .mode_set = tda998x_encoder2_mode_set,
  1227. };
  1228. static void tda998x_encoder_destroy(struct drm_encoder *encoder)
  1229. {
  1230. struct tda998x_priv2 *priv = enc_to_tda998x_priv2(encoder);
  1231. tda998x_destroy(&priv->base);
  1232. drm_encoder_cleanup(encoder);
  1233. }
  1234. static const struct drm_encoder_funcs tda998x_encoder_funcs = {
  1235. .destroy = tda998x_encoder_destroy,
  1236. };
  1237. static int tda998x_connector_get_modes(struct drm_connector *connector)
  1238. {
  1239. struct tda998x_priv2 *priv = conn_to_tda998x_priv2(connector);
  1240. return tda998x_encoder_get_modes(&priv->base, connector);
  1241. }
  1242. static int tda998x_connector_mode_valid(struct drm_connector *connector,
  1243. struct drm_display_mode *mode)
  1244. {
  1245. struct tda998x_priv2 *priv = conn_to_tda998x_priv2(connector);
  1246. return tda998x_encoder_mode_valid(&priv->base, mode);
  1247. }
  1248. static struct drm_encoder *
  1249. tda998x_connector_best_encoder(struct drm_connector *connector)
  1250. {
  1251. struct tda998x_priv2 *priv = conn_to_tda998x_priv2(connector);
  1252. return &priv->encoder;
  1253. }
  1254. static
  1255. const struct drm_connector_helper_funcs tda998x_connector_helper_funcs = {
  1256. .get_modes = tda998x_connector_get_modes,
  1257. .mode_valid = tda998x_connector_mode_valid,
  1258. .best_encoder = tda998x_connector_best_encoder,
  1259. };
  1260. static enum drm_connector_status
  1261. tda998x_connector_detect(struct drm_connector *connector, bool force)
  1262. {
  1263. struct tda998x_priv2 *priv = conn_to_tda998x_priv2(connector);
  1264. return tda998x_encoder_detect(&priv->base);
  1265. }
  1266. static void tda998x_connector_destroy(struct drm_connector *connector)
  1267. {
  1268. drm_connector_unregister(connector);
  1269. drm_connector_cleanup(connector);
  1270. }
  1271. static const struct drm_connector_funcs tda998x_connector_funcs = {
  1272. .dpms = drm_helper_connector_dpms,
  1273. .fill_modes = drm_helper_probe_single_connector_modes,
  1274. .detect = tda998x_connector_detect,
  1275. .destroy = tda998x_connector_destroy,
  1276. };
  1277. static int tda998x_bind(struct device *dev, struct device *master, void *data)
  1278. {
  1279. struct tda998x_encoder_params *params = dev->platform_data;
  1280. struct i2c_client *client = to_i2c_client(dev);
  1281. struct drm_device *drm = data;
  1282. struct tda998x_priv2 *priv;
  1283. uint32_t crtcs = 0;
  1284. int ret;
  1285. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  1286. if (!priv)
  1287. return -ENOMEM;
  1288. dev_set_drvdata(dev, priv);
  1289. if (dev->of_node)
  1290. crtcs = drm_of_find_possible_crtcs(drm, dev->of_node);
  1291. /* If no CRTCs were found, fall back to our old behaviour */
  1292. if (crtcs == 0) {
  1293. dev_warn(dev, "Falling back to first CRTC\n");
  1294. crtcs = 1 << 0;
  1295. }
  1296. priv->base.encoder = &priv->encoder;
  1297. priv->connector.interlace_allowed = 1;
  1298. priv->encoder.possible_crtcs = crtcs;
  1299. ret = tda998x_create(client, &priv->base);
  1300. if (ret)
  1301. return ret;
  1302. if (!dev->of_node && params)
  1303. tda998x_encoder_set_config(&priv->base, params);
  1304. tda998x_encoder_set_polling(&priv->base, &priv->connector);
  1305. drm_encoder_helper_add(&priv->encoder, &tda998x_encoder_helper_funcs);
  1306. ret = drm_encoder_init(drm, &priv->encoder, &tda998x_encoder_funcs,
  1307. DRM_MODE_ENCODER_TMDS);
  1308. if (ret)
  1309. goto err_encoder;
  1310. drm_connector_helper_add(&priv->connector,
  1311. &tda998x_connector_helper_funcs);
  1312. ret = drm_connector_init(drm, &priv->connector,
  1313. &tda998x_connector_funcs,
  1314. DRM_MODE_CONNECTOR_HDMIA);
  1315. if (ret)
  1316. goto err_connector;
  1317. ret = drm_connector_register(&priv->connector);
  1318. if (ret)
  1319. goto err_sysfs;
  1320. priv->connector.encoder = &priv->encoder;
  1321. drm_mode_connector_attach_encoder(&priv->connector, &priv->encoder);
  1322. return 0;
  1323. err_sysfs:
  1324. drm_connector_cleanup(&priv->connector);
  1325. err_connector:
  1326. drm_encoder_cleanup(&priv->encoder);
  1327. err_encoder:
  1328. tda998x_destroy(&priv->base);
  1329. return ret;
  1330. }
  1331. static void tda998x_unbind(struct device *dev, struct device *master,
  1332. void *data)
  1333. {
  1334. struct tda998x_priv2 *priv = dev_get_drvdata(dev);
  1335. drm_connector_cleanup(&priv->connector);
  1336. drm_encoder_cleanup(&priv->encoder);
  1337. tda998x_destroy(&priv->base);
  1338. }
  1339. static const struct component_ops tda998x_ops = {
  1340. .bind = tda998x_bind,
  1341. .unbind = tda998x_unbind,
  1342. };
  1343. static int
  1344. tda998x_probe(struct i2c_client *client, const struct i2c_device_id *id)
  1345. {
  1346. return component_add(&client->dev, &tda998x_ops);
  1347. }
  1348. static int tda998x_remove(struct i2c_client *client)
  1349. {
  1350. component_del(&client->dev, &tda998x_ops);
  1351. return 0;
  1352. }
  1353. #ifdef CONFIG_OF
  1354. static const struct of_device_id tda998x_dt_ids[] = {
  1355. { .compatible = "nxp,tda998x", },
  1356. { }
  1357. };
  1358. MODULE_DEVICE_TABLE(of, tda998x_dt_ids);
  1359. #endif
  1360. static struct i2c_device_id tda998x_ids[] = {
  1361. { "tda998x", 0 },
  1362. { }
  1363. };
  1364. MODULE_DEVICE_TABLE(i2c, tda998x_ids);
  1365. static struct drm_i2c_encoder_driver tda998x_driver = {
  1366. .i2c_driver = {
  1367. .probe = tda998x_probe,
  1368. .remove = tda998x_remove,
  1369. .driver = {
  1370. .name = "tda998x",
  1371. .of_match_table = of_match_ptr(tda998x_dt_ids),
  1372. },
  1373. .id_table = tda998x_ids,
  1374. },
  1375. .encoder_init = tda998x_encoder_init,
  1376. };
  1377. /* Module initialization */
  1378. static int __init
  1379. tda998x_init(void)
  1380. {
  1381. DBG("");
  1382. return drm_i2c_encoder_register(THIS_MODULE, &tda998x_driver);
  1383. }
  1384. static void __exit
  1385. tda998x_exit(void)
  1386. {
  1387. DBG("");
  1388. drm_i2c_encoder_unregister(&tda998x_driver);
  1389. }
  1390. MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
  1391. MODULE_DESCRIPTION("NXP Semiconductors TDA998X HDMI Encoder");
  1392. MODULE_LICENSE("GPL");
  1393. module_init(tda998x_init);
  1394. module_exit(tda998x_exit);