exynos_drm_fimd.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <drm/drmP.h>
  15. #include <linux/kernel.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/clk.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/component.h>
  22. #include <linux/mfd/syscon.h>
  23. #include <linux/regmap.h>
  24. #include <video/of_display_timing.h>
  25. #include <video/of_videomode.h>
  26. #include <video/samsung_fimd.h>
  27. #include <drm/exynos_drm.h>
  28. #include "exynos_drm_drv.h"
  29. #include "exynos_drm_fbdev.h"
  30. #include "exynos_drm_crtc.h"
  31. #include "exynos_drm_plane.h"
  32. #include "exynos_drm_iommu.h"
  33. /*
  34. * FIMD stands for Fully Interactive Mobile Display and
  35. * as a display controller, it transfers contents drawn on memory
  36. * to a LCD Panel through Display Interfaces such as RGB or
  37. * CPU Interface.
  38. */
  39. #define FIMD_DEFAULT_FRAMERATE 60
  40. #define MIN_FB_WIDTH_FOR_16WORD_BURST 128
  41. /* position control register for hardware window 0, 2 ~ 4.*/
  42. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  43. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  44. /*
  45. * size control register for hardware windows 0 and alpha control register
  46. * for hardware windows 1 ~ 4
  47. */
  48. #define VIDOSD_C(win) (VIDOSD_BASE + 0x08 + (win) * 16)
  49. /* size control register for hardware windows 1 ~ 2. */
  50. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  51. #define VIDWnALPHA0(win) (VIDW_ALPHA + 0x00 + (win) * 8)
  52. #define VIDWnALPHA1(win) (VIDW_ALPHA + 0x04 + (win) * 8)
  53. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  54. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  55. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  56. /* color key control register for hardware window 1 ~ 4. */
  57. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + ((x - 1) * 8))
  58. /* color key value register for hardware window 1 ~ 4. */
  59. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + ((x - 1) * 8))
  60. /* I80 / RGB trigger control register */
  61. #define TRIGCON 0x1A4
  62. #define TRGMODE_I80_RGB_ENABLE_I80 (1 << 0)
  63. #define SWTRGCMD_I80_RGB_ENABLE (1 << 1)
  64. /* display mode change control register except exynos4 */
  65. #define VIDOUT_CON 0x000
  66. #define VIDOUT_CON_F_I80_LDI0 (0x2 << 8)
  67. /* I80 interface control for main LDI register */
  68. #define I80IFCONFAx(x) (0x1B0 + (x) * 4)
  69. #define I80IFCONFBx(x) (0x1B8 + (x) * 4)
  70. #define LCD_CS_SETUP(x) ((x) << 16)
  71. #define LCD_WR_SETUP(x) ((x) << 12)
  72. #define LCD_WR_ACTIVE(x) ((x) << 8)
  73. #define LCD_WR_HOLD(x) ((x) << 4)
  74. #define I80IFEN_ENABLE (1 << 0)
  75. /* FIMD has totally five hardware windows. */
  76. #define WINDOWS_NR 5
  77. struct fimd_driver_data {
  78. unsigned int timing_base;
  79. unsigned int lcdblk_offset;
  80. unsigned int lcdblk_vt_shift;
  81. unsigned int lcdblk_bypass_shift;
  82. unsigned int has_shadowcon:1;
  83. unsigned int has_clksel:1;
  84. unsigned int has_limited_fmt:1;
  85. unsigned int has_vidoutcon:1;
  86. unsigned int has_vtsel:1;
  87. };
  88. static struct fimd_driver_data s3c64xx_fimd_driver_data = {
  89. .timing_base = 0x0,
  90. .has_clksel = 1,
  91. .has_limited_fmt = 1,
  92. };
  93. static struct fimd_driver_data exynos3_fimd_driver_data = {
  94. .timing_base = 0x20000,
  95. .lcdblk_offset = 0x210,
  96. .lcdblk_bypass_shift = 1,
  97. .has_shadowcon = 1,
  98. .has_vidoutcon = 1,
  99. };
  100. static struct fimd_driver_data exynos4_fimd_driver_data = {
  101. .timing_base = 0x0,
  102. .lcdblk_offset = 0x210,
  103. .lcdblk_vt_shift = 10,
  104. .lcdblk_bypass_shift = 1,
  105. .has_shadowcon = 1,
  106. .has_vtsel = 1,
  107. };
  108. static struct fimd_driver_data exynos4415_fimd_driver_data = {
  109. .timing_base = 0x20000,
  110. .lcdblk_offset = 0x210,
  111. .lcdblk_vt_shift = 10,
  112. .lcdblk_bypass_shift = 1,
  113. .has_shadowcon = 1,
  114. .has_vidoutcon = 1,
  115. .has_vtsel = 1,
  116. };
  117. static struct fimd_driver_data exynos5_fimd_driver_data = {
  118. .timing_base = 0x20000,
  119. .lcdblk_offset = 0x214,
  120. .lcdblk_vt_shift = 24,
  121. .lcdblk_bypass_shift = 15,
  122. .has_shadowcon = 1,
  123. .has_vidoutcon = 1,
  124. .has_vtsel = 1,
  125. };
  126. struct fimd_context {
  127. struct device *dev;
  128. struct drm_device *drm_dev;
  129. struct exynos_drm_crtc *crtc;
  130. struct exynos_drm_plane planes[WINDOWS_NR];
  131. struct clk *bus_clk;
  132. struct clk *lcd_clk;
  133. void __iomem *regs;
  134. struct regmap *sysreg;
  135. unsigned int default_win;
  136. unsigned long irq_flags;
  137. u32 vidcon0;
  138. u32 vidcon1;
  139. u32 vidout_con;
  140. u32 i80ifcon;
  141. bool i80_if;
  142. bool suspended;
  143. int pipe;
  144. wait_queue_head_t wait_vsync_queue;
  145. atomic_t wait_vsync_event;
  146. atomic_t win_updated;
  147. atomic_t triggering;
  148. struct exynos_drm_panel_info panel;
  149. struct fimd_driver_data *driver_data;
  150. struct exynos_drm_display *display;
  151. };
  152. static const struct of_device_id fimd_driver_dt_match[] = {
  153. { .compatible = "samsung,s3c6400-fimd",
  154. .data = &s3c64xx_fimd_driver_data },
  155. { .compatible = "samsung,exynos3250-fimd",
  156. .data = &exynos3_fimd_driver_data },
  157. { .compatible = "samsung,exynos4210-fimd",
  158. .data = &exynos4_fimd_driver_data },
  159. { .compatible = "samsung,exynos4415-fimd",
  160. .data = &exynos4415_fimd_driver_data },
  161. { .compatible = "samsung,exynos5250-fimd",
  162. .data = &exynos5_fimd_driver_data },
  163. {},
  164. };
  165. MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
  166. static inline struct fimd_driver_data *drm_fimd_get_driver_data(
  167. struct platform_device *pdev)
  168. {
  169. const struct of_device_id *of_id =
  170. of_match_device(fimd_driver_dt_match, &pdev->dev);
  171. return (struct fimd_driver_data *)of_id->data;
  172. }
  173. static int fimd_enable_vblank(struct exynos_drm_crtc *crtc)
  174. {
  175. struct fimd_context *ctx = crtc->ctx;
  176. u32 val;
  177. if (ctx->suspended)
  178. return -EPERM;
  179. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  180. val = readl(ctx->regs + VIDINTCON0);
  181. val |= VIDINTCON0_INT_ENABLE;
  182. if (ctx->i80_if) {
  183. val |= VIDINTCON0_INT_I80IFDONE;
  184. val |= VIDINTCON0_INT_SYSMAINCON;
  185. val &= ~VIDINTCON0_INT_SYSSUBCON;
  186. } else {
  187. val |= VIDINTCON0_INT_FRAME;
  188. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  189. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  190. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  191. val |= VIDINTCON0_FRAMESEL1_NONE;
  192. }
  193. writel(val, ctx->regs + VIDINTCON0);
  194. }
  195. return 0;
  196. }
  197. static void fimd_disable_vblank(struct exynos_drm_crtc *crtc)
  198. {
  199. struct fimd_context *ctx = crtc->ctx;
  200. u32 val;
  201. if (ctx->suspended)
  202. return;
  203. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  204. val = readl(ctx->regs + VIDINTCON0);
  205. val &= ~VIDINTCON0_INT_ENABLE;
  206. if (ctx->i80_if) {
  207. val &= ~VIDINTCON0_INT_I80IFDONE;
  208. val &= ~VIDINTCON0_INT_SYSMAINCON;
  209. val &= ~VIDINTCON0_INT_SYSSUBCON;
  210. } else
  211. val &= ~VIDINTCON0_INT_FRAME;
  212. writel(val, ctx->regs + VIDINTCON0);
  213. }
  214. }
  215. static void fimd_wait_for_vblank(struct exynos_drm_crtc *crtc)
  216. {
  217. struct fimd_context *ctx = crtc->ctx;
  218. if (ctx->suspended)
  219. return;
  220. atomic_set(&ctx->wait_vsync_event, 1);
  221. /*
  222. * wait for FIMD to signal VSYNC interrupt or return after
  223. * timeout which is set to 50ms (refresh rate of 20).
  224. */
  225. if (!wait_event_timeout(ctx->wait_vsync_queue,
  226. !atomic_read(&ctx->wait_vsync_event),
  227. HZ/20))
  228. DRM_DEBUG_KMS("vblank wait timed out.\n");
  229. }
  230. static void fimd_enable_video_output(struct fimd_context *ctx, unsigned int win,
  231. bool enable)
  232. {
  233. u32 val = readl(ctx->regs + WINCON(win));
  234. if (enable)
  235. val |= WINCONx_ENWIN;
  236. else
  237. val &= ~WINCONx_ENWIN;
  238. writel(val, ctx->regs + WINCON(win));
  239. }
  240. static void fimd_enable_shadow_channel_path(struct fimd_context *ctx,
  241. unsigned int win,
  242. bool enable)
  243. {
  244. u32 val = readl(ctx->regs + SHADOWCON);
  245. if (enable)
  246. val |= SHADOWCON_CHx_ENABLE(win);
  247. else
  248. val &= ~SHADOWCON_CHx_ENABLE(win);
  249. writel(val, ctx->regs + SHADOWCON);
  250. }
  251. static void fimd_clear_channels(struct exynos_drm_crtc *crtc)
  252. {
  253. struct fimd_context *ctx = crtc->ctx;
  254. unsigned int win, ch_enabled = 0;
  255. DRM_DEBUG_KMS("%s\n", __FILE__);
  256. /* Hardware is in unknown state, so ensure it gets enabled properly */
  257. pm_runtime_get_sync(ctx->dev);
  258. clk_prepare_enable(ctx->bus_clk);
  259. clk_prepare_enable(ctx->lcd_clk);
  260. /* Check if any channel is enabled. */
  261. for (win = 0; win < WINDOWS_NR; win++) {
  262. u32 val = readl(ctx->regs + WINCON(win));
  263. if (val & WINCONx_ENWIN) {
  264. fimd_enable_video_output(ctx, win, false);
  265. if (ctx->driver_data->has_shadowcon)
  266. fimd_enable_shadow_channel_path(ctx, win,
  267. false);
  268. ch_enabled = 1;
  269. }
  270. }
  271. /* Wait for vsync, as disable channel takes effect at next vsync */
  272. if (ch_enabled) {
  273. int pipe = ctx->pipe;
  274. /* ensure that vblank interrupt won't be reported to core */
  275. ctx->suspended = false;
  276. ctx->pipe = -1;
  277. fimd_enable_vblank(ctx->crtc);
  278. fimd_wait_for_vblank(ctx->crtc);
  279. fimd_disable_vblank(ctx->crtc);
  280. ctx->suspended = true;
  281. ctx->pipe = pipe;
  282. }
  283. clk_disable_unprepare(ctx->lcd_clk);
  284. clk_disable_unprepare(ctx->bus_clk);
  285. pm_runtime_put(ctx->dev);
  286. }
  287. static void fimd_iommu_detach_devices(struct fimd_context *ctx)
  288. {
  289. /* detach this sub driver from iommu mapping if supported. */
  290. if (is_drm_iommu_supported(ctx->drm_dev))
  291. drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
  292. }
  293. static u32 fimd_calc_clkdiv(struct fimd_context *ctx,
  294. const struct drm_display_mode *mode)
  295. {
  296. unsigned long ideal_clk = mode->htotal * mode->vtotal * mode->vrefresh;
  297. u32 clkdiv;
  298. if (ctx->i80_if) {
  299. /*
  300. * The frame done interrupt should be occurred prior to the
  301. * next TE signal.
  302. */
  303. ideal_clk *= 2;
  304. }
  305. /* Find the clock divider value that gets us closest to ideal_clk */
  306. clkdiv = DIV_ROUND_UP(clk_get_rate(ctx->lcd_clk), ideal_clk);
  307. return (clkdiv < 0x100) ? clkdiv : 0xff;
  308. }
  309. static bool fimd_mode_fixup(struct exynos_drm_crtc *crtc,
  310. const struct drm_display_mode *mode,
  311. struct drm_display_mode *adjusted_mode)
  312. {
  313. if (adjusted_mode->vrefresh == 0)
  314. adjusted_mode->vrefresh = FIMD_DEFAULT_FRAMERATE;
  315. return true;
  316. }
  317. static void fimd_commit(struct exynos_drm_crtc *crtc)
  318. {
  319. struct fimd_context *ctx = crtc->ctx;
  320. struct drm_display_mode *mode = &crtc->base.state->adjusted_mode;
  321. struct fimd_driver_data *driver_data = ctx->driver_data;
  322. void *timing_base = ctx->regs + driver_data->timing_base;
  323. u32 val, clkdiv;
  324. if (ctx->suspended)
  325. return;
  326. /* nothing to do if we haven't set the mode yet */
  327. if (mode->htotal == 0 || mode->vtotal == 0)
  328. return;
  329. if (ctx->i80_if) {
  330. val = ctx->i80ifcon | I80IFEN_ENABLE;
  331. writel(val, timing_base + I80IFCONFAx(0));
  332. /* disable auto frame rate */
  333. writel(0, timing_base + I80IFCONFBx(0));
  334. /* set video type selection to I80 interface */
  335. if (driver_data->has_vtsel && ctx->sysreg &&
  336. regmap_update_bits(ctx->sysreg,
  337. driver_data->lcdblk_offset,
  338. 0x3 << driver_data->lcdblk_vt_shift,
  339. 0x1 << driver_data->lcdblk_vt_shift)) {
  340. DRM_ERROR("Failed to update sysreg for I80 i/f.\n");
  341. return;
  342. }
  343. } else {
  344. int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
  345. u32 vidcon1;
  346. /* setup polarity values */
  347. vidcon1 = ctx->vidcon1;
  348. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  349. vidcon1 |= VIDCON1_INV_VSYNC;
  350. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  351. vidcon1 |= VIDCON1_INV_HSYNC;
  352. writel(vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
  353. /* setup vertical timing values. */
  354. vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
  355. vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
  356. vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;
  357. val = VIDTCON0_VBPD(vbpd - 1) |
  358. VIDTCON0_VFPD(vfpd - 1) |
  359. VIDTCON0_VSPW(vsync_len - 1);
  360. writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
  361. /* setup horizontal timing values. */
  362. hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
  363. hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
  364. hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;
  365. val = VIDTCON1_HBPD(hbpd - 1) |
  366. VIDTCON1_HFPD(hfpd - 1) |
  367. VIDTCON1_HSPW(hsync_len - 1);
  368. writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
  369. }
  370. if (driver_data->has_vidoutcon)
  371. writel(ctx->vidout_con, timing_base + VIDOUT_CON);
  372. /* set bypass selection */
  373. if (ctx->sysreg && regmap_update_bits(ctx->sysreg,
  374. driver_data->lcdblk_offset,
  375. 0x1 << driver_data->lcdblk_bypass_shift,
  376. 0x1 << driver_data->lcdblk_bypass_shift)) {
  377. DRM_ERROR("Failed to update sysreg for bypass setting.\n");
  378. return;
  379. }
  380. /* setup horizontal and vertical display size. */
  381. val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
  382. VIDTCON2_HOZVAL(mode->hdisplay - 1) |
  383. VIDTCON2_LINEVAL_E(mode->vdisplay - 1) |
  384. VIDTCON2_HOZVAL_E(mode->hdisplay - 1);
  385. writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
  386. /*
  387. * fields of register with prefix '_F' would be updated
  388. * at vsync(same as dma start)
  389. */
  390. val = ctx->vidcon0;
  391. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  392. if (ctx->driver_data->has_clksel)
  393. val |= VIDCON0_CLKSEL_LCD;
  394. clkdiv = fimd_calc_clkdiv(ctx, mode);
  395. if (clkdiv > 1)
  396. val |= VIDCON0_CLKVAL_F(clkdiv - 1) | VIDCON0_CLKDIR;
  397. writel(val, ctx->regs + VIDCON0);
  398. }
  399. static void fimd_win_set_pixfmt(struct fimd_context *ctx, unsigned int win)
  400. {
  401. struct exynos_drm_plane *plane = &ctx->planes[win];
  402. unsigned long val;
  403. val = WINCONx_ENWIN;
  404. /*
  405. * In case of s3c64xx, window 0 doesn't support alpha channel.
  406. * So the request format is ARGB8888 then change it to XRGB8888.
  407. */
  408. if (ctx->driver_data->has_limited_fmt && !win) {
  409. if (plane->pixel_format == DRM_FORMAT_ARGB8888)
  410. plane->pixel_format = DRM_FORMAT_XRGB8888;
  411. }
  412. switch (plane->pixel_format) {
  413. case DRM_FORMAT_C8:
  414. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  415. val |= WINCONx_BURSTLEN_8WORD;
  416. val |= WINCONx_BYTSWP;
  417. break;
  418. case DRM_FORMAT_XRGB1555:
  419. val |= WINCON0_BPPMODE_16BPP_1555;
  420. val |= WINCONx_HAWSWP;
  421. val |= WINCONx_BURSTLEN_16WORD;
  422. break;
  423. case DRM_FORMAT_RGB565:
  424. val |= WINCON0_BPPMODE_16BPP_565;
  425. val |= WINCONx_HAWSWP;
  426. val |= WINCONx_BURSTLEN_16WORD;
  427. break;
  428. case DRM_FORMAT_XRGB8888:
  429. val |= WINCON0_BPPMODE_24BPP_888;
  430. val |= WINCONx_WSWP;
  431. val |= WINCONx_BURSTLEN_16WORD;
  432. break;
  433. case DRM_FORMAT_ARGB8888:
  434. val |= WINCON1_BPPMODE_25BPP_A1888
  435. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  436. val |= WINCONx_WSWP;
  437. val |= WINCONx_BURSTLEN_16WORD;
  438. break;
  439. default:
  440. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  441. val |= WINCON0_BPPMODE_24BPP_888;
  442. val |= WINCONx_WSWP;
  443. val |= WINCONx_BURSTLEN_16WORD;
  444. break;
  445. }
  446. DRM_DEBUG_KMS("bpp = %d\n", plane->bpp);
  447. /*
  448. * In case of exynos, setting dma-burst to 16Word causes permanent
  449. * tearing for very small buffers, e.g. cursor buffer. Burst Mode
  450. * switching which is based on plane size is not recommended as
  451. * plane size varies alot towards the end of the screen and rapid
  452. * movement causes unstable DMA which results into iommu crash/tear.
  453. */
  454. if (plane->fb_width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
  455. val &= ~WINCONx_BURSTLEN_MASK;
  456. val |= WINCONx_BURSTLEN_4WORD;
  457. }
  458. writel(val, ctx->regs + WINCON(win));
  459. /* hardware window 0 doesn't support alpha channel. */
  460. if (win != 0) {
  461. /* OSD alpha */
  462. val = VIDISD14C_ALPHA0_R(0xf) |
  463. VIDISD14C_ALPHA0_G(0xf) |
  464. VIDISD14C_ALPHA0_B(0xf) |
  465. VIDISD14C_ALPHA1_R(0xf) |
  466. VIDISD14C_ALPHA1_G(0xf) |
  467. VIDISD14C_ALPHA1_B(0xf);
  468. writel(val, ctx->regs + VIDOSD_C(win));
  469. val = VIDW_ALPHA_R(0xf) | VIDW_ALPHA_G(0xf) |
  470. VIDW_ALPHA_G(0xf);
  471. writel(val, ctx->regs + VIDWnALPHA0(win));
  472. writel(val, ctx->regs + VIDWnALPHA1(win));
  473. }
  474. }
  475. static void fimd_win_set_colkey(struct fimd_context *ctx, unsigned int win)
  476. {
  477. unsigned int keycon0 = 0, keycon1 = 0;
  478. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  479. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  480. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  481. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  482. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  483. }
  484. /**
  485. * shadow_protect_win() - disable updating values from shadow registers at vsync
  486. *
  487. * @win: window to protect registers for
  488. * @protect: 1 to protect (disable updates)
  489. */
  490. static void fimd_shadow_protect_win(struct fimd_context *ctx,
  491. unsigned int win, bool protect)
  492. {
  493. u32 reg, bits, val;
  494. if (ctx->driver_data->has_shadowcon) {
  495. reg = SHADOWCON;
  496. bits = SHADOWCON_WINx_PROTECT(win);
  497. } else {
  498. reg = PRTCON;
  499. bits = PRTCON_PROTECT;
  500. }
  501. val = readl(ctx->regs + reg);
  502. if (protect)
  503. val |= bits;
  504. else
  505. val &= ~bits;
  506. writel(val, ctx->regs + reg);
  507. }
  508. static void fimd_win_commit(struct exynos_drm_crtc *crtc, unsigned int win)
  509. {
  510. struct fimd_context *ctx = crtc->ctx;
  511. struct exynos_drm_plane *plane;
  512. dma_addr_t dma_addr;
  513. unsigned long val, size, offset;
  514. unsigned int last_x, last_y, buf_offsize, line_size;
  515. if (ctx->suspended)
  516. return;
  517. if (win < 0 || win >= WINDOWS_NR)
  518. return;
  519. plane = &ctx->planes[win];
  520. if (ctx->suspended)
  521. return;
  522. /*
  523. * SHADOWCON/PRTCON register is used for enabling timing.
  524. *
  525. * for example, once only width value of a register is set,
  526. * if the dma is started then fimd hardware could malfunction so
  527. * with protect window setting, the register fields with prefix '_F'
  528. * wouldn't be updated at vsync also but updated once unprotect window
  529. * is set.
  530. */
  531. /* protect windows */
  532. fimd_shadow_protect_win(ctx, win, true);
  533. offset = plane->src_x * (plane->bpp >> 3);
  534. offset += plane->src_y * plane->pitch;
  535. /* buffer start address */
  536. dma_addr = plane->dma_addr[0] + offset;
  537. val = (unsigned long)dma_addr;
  538. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  539. /* buffer end address */
  540. size = plane->pitch * plane->crtc_height;
  541. val = (unsigned long)(dma_addr + size);
  542. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  543. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  544. (unsigned long)dma_addr, val, size);
  545. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  546. plane->crtc_width, plane->crtc_height);
  547. /* buffer size */
  548. buf_offsize = plane->pitch - (plane->crtc_width * (plane->bpp >> 3));
  549. line_size = plane->crtc_width * (plane->bpp >> 3);
  550. val = VIDW_BUF_SIZE_OFFSET(buf_offsize) |
  551. VIDW_BUF_SIZE_PAGEWIDTH(line_size) |
  552. VIDW_BUF_SIZE_OFFSET_E(buf_offsize) |
  553. VIDW_BUF_SIZE_PAGEWIDTH_E(line_size);
  554. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  555. /* OSD position */
  556. val = VIDOSDxA_TOPLEFT_X(plane->crtc_x) |
  557. VIDOSDxA_TOPLEFT_Y(plane->crtc_y) |
  558. VIDOSDxA_TOPLEFT_X_E(plane->crtc_x) |
  559. VIDOSDxA_TOPLEFT_Y_E(plane->crtc_y);
  560. writel(val, ctx->regs + VIDOSD_A(win));
  561. last_x = plane->crtc_x + plane->crtc_width;
  562. if (last_x)
  563. last_x--;
  564. last_y = plane->crtc_y + plane->crtc_height;
  565. if (last_y)
  566. last_y--;
  567. val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
  568. VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);
  569. writel(val, ctx->regs + VIDOSD_B(win));
  570. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  571. plane->crtc_x, plane->crtc_y, last_x, last_y);
  572. /* OSD size */
  573. if (win != 3 && win != 4) {
  574. u32 offset = VIDOSD_D(win);
  575. if (win == 0)
  576. offset = VIDOSD_C(win);
  577. val = plane->crtc_width * plane->crtc_height;
  578. writel(val, ctx->regs + offset);
  579. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  580. }
  581. fimd_win_set_pixfmt(ctx, win);
  582. /* hardware window 0 doesn't support color key. */
  583. if (win != 0)
  584. fimd_win_set_colkey(ctx, win);
  585. fimd_enable_video_output(ctx, win, true);
  586. if (ctx->driver_data->has_shadowcon)
  587. fimd_enable_shadow_channel_path(ctx, win, true);
  588. /* Enable DMA channel and unprotect windows */
  589. fimd_shadow_protect_win(ctx, win, false);
  590. if (ctx->i80_if)
  591. atomic_set(&ctx->win_updated, 1);
  592. }
  593. static void fimd_win_disable(struct exynos_drm_crtc *crtc, unsigned int win)
  594. {
  595. struct fimd_context *ctx = crtc->ctx;
  596. struct exynos_drm_plane *plane;
  597. if (win < 0 || win >= WINDOWS_NR)
  598. return;
  599. plane = &ctx->planes[win];
  600. if (ctx->suspended)
  601. return;
  602. /* protect windows */
  603. fimd_shadow_protect_win(ctx, win, true);
  604. fimd_enable_video_output(ctx, win, false);
  605. if (ctx->driver_data->has_shadowcon)
  606. fimd_enable_shadow_channel_path(ctx, win, false);
  607. /* unprotect windows */
  608. fimd_shadow_protect_win(ctx, win, false);
  609. }
  610. static void fimd_enable(struct exynos_drm_crtc *crtc)
  611. {
  612. struct fimd_context *ctx = crtc->ctx;
  613. int ret;
  614. if (!ctx->suspended)
  615. return;
  616. ctx->suspended = false;
  617. pm_runtime_get_sync(ctx->dev);
  618. ret = clk_prepare_enable(ctx->bus_clk);
  619. if (ret < 0) {
  620. DRM_ERROR("Failed to prepare_enable the bus clk [%d]\n", ret);
  621. return;
  622. }
  623. ret = clk_prepare_enable(ctx->lcd_clk);
  624. if (ret < 0) {
  625. DRM_ERROR("Failed to prepare_enable the lcd clk [%d]\n", ret);
  626. return;
  627. }
  628. /* if vblank was enabled status, enable it again. */
  629. if (test_and_clear_bit(0, &ctx->irq_flags))
  630. fimd_enable_vblank(ctx->crtc);
  631. fimd_commit(ctx->crtc);
  632. }
  633. static void fimd_disable(struct exynos_drm_crtc *crtc)
  634. {
  635. struct fimd_context *ctx = crtc->ctx;
  636. int i;
  637. if (ctx->suspended)
  638. return;
  639. /*
  640. * We need to make sure that all windows are disabled before we
  641. * suspend that connector. Otherwise we might try to scan from
  642. * a destroyed buffer later.
  643. */
  644. for (i = 0; i < WINDOWS_NR; i++)
  645. fimd_win_disable(crtc, i);
  646. fimd_enable_vblank(crtc);
  647. fimd_wait_for_vblank(crtc);
  648. fimd_disable_vblank(crtc);
  649. writel(0, ctx->regs + VIDCON0);
  650. clk_disable_unprepare(ctx->lcd_clk);
  651. clk_disable_unprepare(ctx->bus_clk);
  652. pm_runtime_put_sync(ctx->dev);
  653. ctx->suspended = true;
  654. }
  655. static void fimd_trigger(struct device *dev)
  656. {
  657. struct fimd_context *ctx = dev_get_drvdata(dev);
  658. struct fimd_driver_data *driver_data = ctx->driver_data;
  659. void *timing_base = ctx->regs + driver_data->timing_base;
  660. u32 reg;
  661. /*
  662. * Skips triggering if in triggering state, because multiple triggering
  663. * requests can cause panel reset.
  664. */
  665. if (atomic_read(&ctx->triggering))
  666. return;
  667. /* Enters triggering mode */
  668. atomic_set(&ctx->triggering, 1);
  669. reg = readl(timing_base + TRIGCON);
  670. reg |= (TRGMODE_I80_RGB_ENABLE_I80 | SWTRGCMD_I80_RGB_ENABLE);
  671. writel(reg, timing_base + TRIGCON);
  672. /*
  673. * Exits triggering mode if vblank is not enabled yet, because when the
  674. * VIDINTCON0 register is not set, it can not exit from triggering mode.
  675. */
  676. if (!test_bit(0, &ctx->irq_flags))
  677. atomic_set(&ctx->triggering, 0);
  678. }
  679. static void fimd_te_handler(struct exynos_drm_crtc *crtc)
  680. {
  681. struct fimd_context *ctx = crtc->ctx;
  682. /* Checks the crtc is detached already from encoder */
  683. if (ctx->pipe < 0 || !ctx->drm_dev)
  684. return;
  685. /*
  686. * If there is a page flip request, triggers and handles the page flip
  687. * event so that current fb can be updated into panel GRAM.
  688. */
  689. if (atomic_add_unless(&ctx->win_updated, -1, 0))
  690. fimd_trigger(ctx->dev);
  691. /* Wakes up vsync event queue */
  692. if (atomic_read(&ctx->wait_vsync_event)) {
  693. atomic_set(&ctx->wait_vsync_event, 0);
  694. wake_up(&ctx->wait_vsync_queue);
  695. }
  696. if (test_bit(0, &ctx->irq_flags))
  697. drm_handle_vblank(ctx->drm_dev, ctx->pipe);
  698. }
  699. static void fimd_dp_clock_enable(struct exynos_drm_crtc *crtc, bool enable)
  700. {
  701. struct fimd_context *ctx = crtc->ctx;
  702. u32 val;
  703. /*
  704. * Only Exynos 5250, 5260, 5410 and 542x requires enabling DP/MIE
  705. * clock. On these SoCs the bootloader may enable it but any
  706. * power domain off/on will reset it to disable state.
  707. */
  708. if (ctx->driver_data != &exynos5_fimd_driver_data)
  709. return;
  710. val = enable ? DP_MIE_CLK_DP_ENABLE : DP_MIE_CLK_DISABLE;
  711. writel(DP_MIE_CLK_DP_ENABLE, ctx->regs + DP_MIE_CLKCON);
  712. }
  713. static const struct exynos_drm_crtc_ops fimd_crtc_ops = {
  714. .enable = fimd_enable,
  715. .disable = fimd_disable,
  716. .mode_fixup = fimd_mode_fixup,
  717. .commit = fimd_commit,
  718. .enable_vblank = fimd_enable_vblank,
  719. .disable_vblank = fimd_disable_vblank,
  720. .wait_for_vblank = fimd_wait_for_vblank,
  721. .win_commit = fimd_win_commit,
  722. .win_disable = fimd_win_disable,
  723. .te_handler = fimd_te_handler,
  724. .clock_enable = fimd_dp_clock_enable,
  725. .clear_channels = fimd_clear_channels,
  726. };
  727. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  728. {
  729. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  730. u32 val, clear_bit;
  731. val = readl(ctx->regs + VIDINTCON1);
  732. clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
  733. if (val & clear_bit)
  734. writel(clear_bit, ctx->regs + VIDINTCON1);
  735. /* check the crtc is detached already from encoder */
  736. if (ctx->pipe < 0 || !ctx->drm_dev)
  737. goto out;
  738. if (ctx->i80_if) {
  739. exynos_drm_crtc_finish_pageflip(ctx->drm_dev, ctx->pipe);
  740. /* Exits triggering mode */
  741. atomic_set(&ctx->triggering, 0);
  742. } else {
  743. drm_handle_vblank(ctx->drm_dev, ctx->pipe);
  744. exynos_drm_crtc_finish_pageflip(ctx->drm_dev, ctx->pipe);
  745. /* set wait vsync event to zero and wake up queue. */
  746. if (atomic_read(&ctx->wait_vsync_event)) {
  747. atomic_set(&ctx->wait_vsync_event, 0);
  748. wake_up(&ctx->wait_vsync_queue);
  749. }
  750. }
  751. out:
  752. return IRQ_HANDLED;
  753. }
  754. static int fimd_bind(struct device *dev, struct device *master, void *data)
  755. {
  756. struct fimd_context *ctx = dev_get_drvdata(dev);
  757. struct drm_device *drm_dev = data;
  758. struct exynos_drm_private *priv = drm_dev->dev_private;
  759. struct exynos_drm_plane *exynos_plane;
  760. enum drm_plane_type type;
  761. unsigned int zpos;
  762. int ret;
  763. ctx->drm_dev = drm_dev;
  764. ctx->pipe = priv->pipe++;
  765. for (zpos = 0; zpos < WINDOWS_NR; zpos++) {
  766. type = (zpos == ctx->default_win) ? DRM_PLANE_TYPE_PRIMARY :
  767. DRM_PLANE_TYPE_OVERLAY;
  768. ret = exynos_plane_init(drm_dev, &ctx->planes[zpos],
  769. 1 << ctx->pipe, type, zpos);
  770. if (ret)
  771. return ret;
  772. }
  773. exynos_plane = &ctx->planes[ctx->default_win];
  774. ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
  775. ctx->pipe, EXYNOS_DISPLAY_TYPE_LCD,
  776. &fimd_crtc_ops, ctx);
  777. if (IS_ERR(ctx->crtc))
  778. return PTR_ERR(ctx->crtc);
  779. if (ctx->display)
  780. exynos_drm_create_enc_conn(drm_dev, ctx->display);
  781. ret = drm_iommu_attach_device_if_possible(ctx->crtc, drm_dev, dev);
  782. if (ret)
  783. priv->pipe--;
  784. return ret;
  785. }
  786. static void fimd_unbind(struct device *dev, struct device *master,
  787. void *data)
  788. {
  789. struct fimd_context *ctx = dev_get_drvdata(dev);
  790. fimd_disable(ctx->crtc);
  791. fimd_iommu_detach_devices(ctx);
  792. if (ctx->display)
  793. exynos_dpi_remove(ctx->display);
  794. }
  795. static const struct component_ops fimd_component_ops = {
  796. .bind = fimd_bind,
  797. .unbind = fimd_unbind,
  798. };
  799. static int fimd_probe(struct platform_device *pdev)
  800. {
  801. struct device *dev = &pdev->dev;
  802. struct fimd_context *ctx;
  803. struct device_node *i80_if_timings;
  804. struct resource *res;
  805. int ret;
  806. if (!dev->of_node)
  807. return -ENODEV;
  808. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  809. if (!ctx)
  810. return -ENOMEM;
  811. ctx->dev = dev;
  812. ctx->suspended = true;
  813. ctx->driver_data = drm_fimd_get_driver_data(pdev);
  814. if (of_property_read_bool(dev->of_node, "samsung,invert-vden"))
  815. ctx->vidcon1 |= VIDCON1_INV_VDEN;
  816. if (of_property_read_bool(dev->of_node, "samsung,invert-vclk"))
  817. ctx->vidcon1 |= VIDCON1_INV_VCLK;
  818. i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
  819. if (i80_if_timings) {
  820. u32 val;
  821. ctx->i80_if = true;
  822. if (ctx->driver_data->has_vidoutcon)
  823. ctx->vidout_con |= VIDOUT_CON_F_I80_LDI0;
  824. else
  825. ctx->vidcon0 |= VIDCON0_VIDOUT_I80_LDI0;
  826. /*
  827. * The user manual describes that this "DSI_EN" bit is required
  828. * to enable I80 24-bit data interface.
  829. */
  830. ctx->vidcon0 |= VIDCON0_DSI_EN;
  831. if (of_property_read_u32(i80_if_timings, "cs-setup", &val))
  832. val = 0;
  833. ctx->i80ifcon = LCD_CS_SETUP(val);
  834. if (of_property_read_u32(i80_if_timings, "wr-setup", &val))
  835. val = 0;
  836. ctx->i80ifcon |= LCD_WR_SETUP(val);
  837. if (of_property_read_u32(i80_if_timings, "wr-active", &val))
  838. val = 1;
  839. ctx->i80ifcon |= LCD_WR_ACTIVE(val);
  840. if (of_property_read_u32(i80_if_timings, "wr-hold", &val))
  841. val = 0;
  842. ctx->i80ifcon |= LCD_WR_HOLD(val);
  843. }
  844. of_node_put(i80_if_timings);
  845. ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
  846. "samsung,sysreg");
  847. if (IS_ERR(ctx->sysreg)) {
  848. dev_warn(dev, "failed to get system register.\n");
  849. ctx->sysreg = NULL;
  850. }
  851. ctx->bus_clk = devm_clk_get(dev, "fimd");
  852. if (IS_ERR(ctx->bus_clk)) {
  853. dev_err(dev, "failed to get bus clock\n");
  854. return PTR_ERR(ctx->bus_clk);
  855. }
  856. ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
  857. if (IS_ERR(ctx->lcd_clk)) {
  858. dev_err(dev, "failed to get lcd clock\n");
  859. return PTR_ERR(ctx->lcd_clk);
  860. }
  861. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  862. ctx->regs = devm_ioremap_resource(dev, res);
  863. if (IS_ERR(ctx->regs))
  864. return PTR_ERR(ctx->regs);
  865. res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
  866. ctx->i80_if ? "lcd_sys" : "vsync");
  867. if (!res) {
  868. dev_err(dev, "irq request failed.\n");
  869. return -ENXIO;
  870. }
  871. ret = devm_request_irq(dev, res->start, fimd_irq_handler,
  872. 0, "drm_fimd", ctx);
  873. if (ret) {
  874. dev_err(dev, "irq request failed.\n");
  875. return ret;
  876. }
  877. init_waitqueue_head(&ctx->wait_vsync_queue);
  878. atomic_set(&ctx->wait_vsync_event, 0);
  879. platform_set_drvdata(pdev, ctx);
  880. ctx->display = exynos_dpi_probe(dev);
  881. if (IS_ERR(ctx->display)) {
  882. return PTR_ERR(ctx->display);
  883. }
  884. pm_runtime_enable(dev);
  885. ret = component_add(dev, &fimd_component_ops);
  886. if (ret)
  887. goto err_disable_pm_runtime;
  888. return ret;
  889. err_disable_pm_runtime:
  890. pm_runtime_disable(dev);
  891. return ret;
  892. }
  893. static int fimd_remove(struct platform_device *pdev)
  894. {
  895. pm_runtime_disable(&pdev->dev);
  896. component_del(&pdev->dev, &fimd_component_ops);
  897. return 0;
  898. }
  899. struct platform_driver fimd_driver = {
  900. .probe = fimd_probe,
  901. .remove = fimd_remove,
  902. .driver = {
  903. .name = "exynos4-fb",
  904. .owner = THIS_MODULE,
  905. .of_match_table = fimd_driver_dt_match,
  906. },
  907. };