ast_drv.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404
  1. /*
  2. * Copyright 2012 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the
  6. * "Software"), to deal in the Software without restriction, including
  7. * without limitation the rights to use, copy, modify, merge, publish,
  8. * distribute, sub license, and/or sell copies of the Software, and to
  9. * permit persons to whom the Software is furnished to do so, subject to
  10. * the following conditions:
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  16. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  17. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  18. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * The above copyright notice and this permission notice (including the
  21. * next paragraph) shall be included in all copies or substantial portions
  22. * of the Software.
  23. *
  24. */
  25. /*
  26. * Authors: Dave Airlie <airlied@redhat.com>
  27. */
  28. #ifndef __AST_DRV_H__
  29. #define __AST_DRV_H__
  30. #include <drm/drm_fb_helper.h>
  31. #include <drm/ttm/ttm_bo_api.h>
  32. #include <drm/ttm/ttm_bo_driver.h>
  33. #include <drm/ttm/ttm_placement.h>
  34. #include <drm/ttm/ttm_memory.h>
  35. #include <drm/ttm/ttm_module.h>
  36. #include <drm/drm_gem.h>
  37. #include <linux/i2c.h>
  38. #include <linux/i2c-algo-bit.h>
  39. #define DRIVER_AUTHOR "Dave Airlie"
  40. #define DRIVER_NAME "ast"
  41. #define DRIVER_DESC "AST"
  42. #define DRIVER_DATE "20120228"
  43. #define DRIVER_MAJOR 0
  44. #define DRIVER_MINOR 1
  45. #define DRIVER_PATCHLEVEL 0
  46. #define PCI_CHIP_AST2000 0x2000
  47. #define PCI_CHIP_AST2100 0x2010
  48. #define PCI_CHIP_AST1180 0x1180
  49. enum ast_chip {
  50. AST2000,
  51. AST2100,
  52. AST1100,
  53. AST2200,
  54. AST2150,
  55. AST2300,
  56. AST2400,
  57. AST1180,
  58. };
  59. enum ast_tx_chip {
  60. AST_TX_NONE,
  61. AST_TX_SIL164,
  62. AST_TX_ITE66121,
  63. AST_TX_DP501,
  64. };
  65. #define AST_DRAM_512Mx16 0
  66. #define AST_DRAM_1Gx16 1
  67. #define AST_DRAM_512Mx32 2
  68. #define AST_DRAM_1Gx32 3
  69. #define AST_DRAM_2Gx16 6
  70. #define AST_DRAM_4Gx16 7
  71. struct ast_fbdev;
  72. struct ast_private {
  73. struct drm_device *dev;
  74. void __iomem *regs;
  75. void __iomem *ioregs;
  76. enum ast_chip chip;
  77. bool vga2_clone;
  78. uint32_t dram_bus_width;
  79. uint32_t dram_type;
  80. uint32_t mclk;
  81. uint32_t vram_size;
  82. struct ast_fbdev *fbdev;
  83. int fb_mtrr;
  84. struct {
  85. struct drm_global_reference mem_global_ref;
  86. struct ttm_bo_global_ref bo_global_ref;
  87. struct ttm_bo_device bdev;
  88. } ttm;
  89. struct drm_gem_object *cursor_cache;
  90. uint64_t cursor_cache_gpu_addr;
  91. /* Acces to this cache is protected by the crtc->mutex of the only crtc
  92. * we have. */
  93. struct ttm_bo_kmap_obj cache_kmap;
  94. int next_cursor;
  95. bool support_wide_screen;
  96. enum ast_tx_chip tx_chip_type;
  97. u8 dp501_maxclk;
  98. u8 *dp501_fw_addr;
  99. const struct firmware *dp501_fw; /* dp501 fw */
  100. };
  101. int ast_driver_load(struct drm_device *dev, unsigned long flags);
  102. int ast_driver_unload(struct drm_device *dev);
  103. struct ast_gem_object;
  104. #define AST_IO_AR_PORT_WRITE (0x40)
  105. #define AST_IO_MISC_PORT_WRITE (0x42)
  106. #define AST_IO_VGA_ENABLE_PORT (0x43)
  107. #define AST_IO_SEQ_PORT (0x44)
  108. #define AST_IO_DAC_INDEX_READ (0x47)
  109. #define AST_IO_DAC_INDEX_WRITE (0x48)
  110. #define AST_IO_DAC_DATA (0x49)
  111. #define AST_IO_GR_PORT (0x4E)
  112. #define AST_IO_CRTC_PORT (0x54)
  113. #define AST_IO_INPUT_STATUS1_READ (0x5A)
  114. #define AST_IO_MISC_PORT_READ (0x4C)
  115. #define AST_IO_MM_OFFSET (0x380)
  116. #define __ast_read(x) \
  117. static inline u##x ast_read##x(struct ast_private *ast, u32 reg) { \
  118. u##x val = 0;\
  119. val = ioread##x(ast->regs + reg); \
  120. return val;\
  121. }
  122. __ast_read(8);
  123. __ast_read(16);
  124. __ast_read(32)
  125. #define __ast_io_read(x) \
  126. static inline u##x ast_io_read##x(struct ast_private *ast, u32 reg) { \
  127. u##x val = 0;\
  128. val = ioread##x(ast->ioregs + reg); \
  129. return val;\
  130. }
  131. __ast_io_read(8);
  132. __ast_io_read(16);
  133. __ast_io_read(32);
  134. #define __ast_write(x) \
  135. static inline void ast_write##x(struct ast_private *ast, u32 reg, u##x val) {\
  136. iowrite##x(val, ast->regs + reg);\
  137. }
  138. __ast_write(8);
  139. __ast_write(16);
  140. __ast_write(32);
  141. #define __ast_io_write(x) \
  142. static inline void ast_io_write##x(struct ast_private *ast, u32 reg, u##x val) {\
  143. iowrite##x(val, ast->ioregs + reg);\
  144. }
  145. __ast_io_write(8);
  146. __ast_io_write(16);
  147. #undef __ast_io_write
  148. static inline void ast_set_index_reg(struct ast_private *ast,
  149. uint32_t base, uint8_t index,
  150. uint8_t val)
  151. {
  152. ast_io_write16(ast, base, ((u16)val << 8) | index);
  153. }
  154. void ast_set_index_reg_mask(struct ast_private *ast,
  155. uint32_t base, uint8_t index,
  156. uint8_t mask, uint8_t val);
  157. uint8_t ast_get_index_reg(struct ast_private *ast,
  158. uint32_t base, uint8_t index);
  159. uint8_t ast_get_index_reg_mask(struct ast_private *ast,
  160. uint32_t base, uint8_t index, uint8_t mask);
  161. static inline void ast_open_key(struct ast_private *ast)
  162. {
  163. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x80, 0xA8);
  164. }
  165. #define AST_VIDMEM_SIZE_8M 0x00800000
  166. #define AST_VIDMEM_SIZE_16M 0x01000000
  167. #define AST_VIDMEM_SIZE_32M 0x02000000
  168. #define AST_VIDMEM_SIZE_64M 0x04000000
  169. #define AST_VIDMEM_SIZE_128M 0x08000000
  170. #define AST_VIDMEM_DEFAULT_SIZE AST_VIDMEM_SIZE_8M
  171. #define AST_MAX_HWC_WIDTH 64
  172. #define AST_MAX_HWC_HEIGHT 64
  173. #define AST_HWC_SIZE (AST_MAX_HWC_WIDTH*AST_MAX_HWC_HEIGHT*2)
  174. #define AST_HWC_SIGNATURE_SIZE 32
  175. #define AST_DEFAULT_HWC_NUM 2
  176. /* define for signature structure */
  177. #define AST_HWC_SIGNATURE_CHECKSUM 0x00
  178. #define AST_HWC_SIGNATURE_SizeX 0x04
  179. #define AST_HWC_SIGNATURE_SizeY 0x08
  180. #define AST_HWC_SIGNATURE_X 0x0C
  181. #define AST_HWC_SIGNATURE_Y 0x10
  182. #define AST_HWC_SIGNATURE_HOTSPOTX 0x14
  183. #define AST_HWC_SIGNATURE_HOTSPOTY 0x18
  184. struct ast_i2c_chan {
  185. struct i2c_adapter adapter;
  186. struct drm_device *dev;
  187. struct i2c_algo_bit_data bit;
  188. };
  189. struct ast_connector {
  190. struct drm_connector base;
  191. struct ast_i2c_chan *i2c;
  192. };
  193. struct ast_crtc {
  194. struct drm_crtc base;
  195. u8 lut_r[256], lut_g[256], lut_b[256];
  196. struct drm_gem_object *cursor_bo;
  197. uint64_t cursor_addr;
  198. int cursor_width, cursor_height;
  199. u8 offset_x, offset_y;
  200. };
  201. struct ast_encoder {
  202. struct drm_encoder base;
  203. };
  204. struct ast_framebuffer {
  205. struct drm_framebuffer base;
  206. struct drm_gem_object *obj;
  207. };
  208. struct ast_fbdev {
  209. struct drm_fb_helper helper;
  210. struct ast_framebuffer afb;
  211. struct list_head fbdev_list;
  212. void *sysram;
  213. int size;
  214. struct ttm_bo_kmap_obj mapping;
  215. int x1, y1, x2, y2; /* dirty rect */
  216. spinlock_t dirty_lock;
  217. };
  218. #define to_ast_crtc(x) container_of(x, struct ast_crtc, base)
  219. #define to_ast_connector(x) container_of(x, struct ast_connector, base)
  220. #define to_ast_encoder(x) container_of(x, struct ast_encoder, base)
  221. #define to_ast_framebuffer(x) container_of(x, struct ast_framebuffer, base)
  222. struct ast_vbios_stdtable {
  223. u8 misc;
  224. u8 seq[4];
  225. u8 crtc[25];
  226. u8 ar[20];
  227. u8 gr[9];
  228. };
  229. struct ast_vbios_enhtable {
  230. u32 ht;
  231. u32 hde;
  232. u32 hfp;
  233. u32 hsync;
  234. u32 vt;
  235. u32 vde;
  236. u32 vfp;
  237. u32 vsync;
  238. u32 dclk_index;
  239. u32 flags;
  240. u32 refresh_rate;
  241. u32 refresh_rate_index;
  242. u32 mode_id;
  243. };
  244. struct ast_vbios_dclk_info {
  245. u8 param1;
  246. u8 param2;
  247. u8 param3;
  248. };
  249. struct ast_vbios_mode_info {
  250. struct ast_vbios_stdtable *std_table;
  251. struct ast_vbios_enhtable *enh_table;
  252. };
  253. extern int ast_mode_init(struct drm_device *dev);
  254. extern void ast_mode_fini(struct drm_device *dev);
  255. int ast_framebuffer_init(struct drm_device *dev,
  256. struct ast_framebuffer *ast_fb,
  257. struct drm_mode_fb_cmd2 *mode_cmd,
  258. struct drm_gem_object *obj);
  259. int ast_fbdev_init(struct drm_device *dev);
  260. void ast_fbdev_fini(struct drm_device *dev);
  261. void ast_fbdev_set_suspend(struct drm_device *dev, int state);
  262. struct ast_bo {
  263. struct ttm_buffer_object bo;
  264. struct ttm_placement placement;
  265. struct ttm_bo_kmap_obj kmap;
  266. struct drm_gem_object gem;
  267. struct ttm_place placements[3];
  268. int pin_count;
  269. };
  270. #define gem_to_ast_bo(gobj) container_of((gobj), struct ast_bo, gem)
  271. static inline struct ast_bo *
  272. ast_bo(struct ttm_buffer_object *bo)
  273. {
  274. return container_of(bo, struct ast_bo, bo);
  275. }
  276. #define to_ast_obj(x) container_of(x, struct ast_gem_object, base)
  277. #define AST_MM_ALIGN_SHIFT 4
  278. #define AST_MM_ALIGN_MASK ((1 << AST_MM_ALIGN_SHIFT) - 1)
  279. extern int ast_dumb_create(struct drm_file *file,
  280. struct drm_device *dev,
  281. struct drm_mode_create_dumb *args);
  282. extern void ast_gem_free_object(struct drm_gem_object *obj);
  283. extern int ast_dumb_mmap_offset(struct drm_file *file,
  284. struct drm_device *dev,
  285. uint32_t handle,
  286. uint64_t *offset);
  287. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  288. int ast_mm_init(struct ast_private *ast);
  289. void ast_mm_fini(struct ast_private *ast);
  290. int ast_bo_create(struct drm_device *dev, int size, int align,
  291. uint32_t flags, struct ast_bo **pastbo);
  292. int ast_gem_create(struct drm_device *dev,
  293. u32 size, bool iskernel,
  294. struct drm_gem_object **obj);
  295. int ast_bo_pin(struct ast_bo *bo, u32 pl_flag, u64 *gpu_addr);
  296. int ast_bo_unpin(struct ast_bo *bo);
  297. static inline int ast_bo_reserve(struct ast_bo *bo, bool no_wait)
  298. {
  299. int ret;
  300. ret = ttm_bo_reserve(&bo->bo, true, no_wait, false, NULL);
  301. if (ret) {
  302. if (ret != -ERESTARTSYS && ret != -EBUSY)
  303. DRM_ERROR("reserve failed %p\n", bo);
  304. return ret;
  305. }
  306. return 0;
  307. }
  308. static inline void ast_bo_unreserve(struct ast_bo *bo)
  309. {
  310. ttm_bo_unreserve(&bo->bo);
  311. }
  312. void ast_ttm_placement(struct ast_bo *bo, int domain);
  313. int ast_bo_push_sysram(struct ast_bo *bo);
  314. int ast_mmap(struct file *filp, struct vm_area_struct *vma);
  315. /* ast post */
  316. void ast_enable_vga(struct drm_device *dev);
  317. void ast_enable_mmio(struct drm_device *dev);
  318. bool ast_is_vga_enabled(struct drm_device *dev);
  319. void ast_post_gpu(struct drm_device *dev);
  320. u32 ast_mindwm(struct ast_private *ast, u32 r);
  321. void ast_moutdwm(struct ast_private *ast, u32 r, u32 v);
  322. /* ast dp501 */
  323. int ast_load_dp501_microcode(struct drm_device *dev);
  324. void ast_set_dp501_video_output(struct drm_device *dev, u8 mode);
  325. bool ast_launch_m68k(struct drm_device *dev);
  326. bool ast_backup_fw(struct drm_device *dev, u8 *addr, u32 size);
  327. bool ast_dp501_read_edid(struct drm_device *dev, u8 *ediddata);
  328. u8 ast_get_dp501_max_clk(struct drm_device *dev);
  329. void ast_init_3rdtx(struct drm_device *dev);
  330. #endif