vi.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <linux/slab.h>
  25. #include <linux/module.h>
  26. #include "drmP.h"
  27. #include "amdgpu.h"
  28. #include "amdgpu_atombios.h"
  29. #include "amdgpu_ih.h"
  30. #include "amdgpu_uvd.h"
  31. #include "amdgpu_vce.h"
  32. #include "amdgpu_ucode.h"
  33. #include "atom.h"
  34. #include "gmc/gmc_8_1_d.h"
  35. #include "gmc/gmc_8_1_sh_mask.h"
  36. #include "oss/oss_3_0_d.h"
  37. #include "oss/oss_3_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "gca/gfx_8_0_d.h"
  41. #include "gca/gfx_8_0_sh_mask.h"
  42. #include "smu/smu_7_1_1_d.h"
  43. #include "smu/smu_7_1_1_sh_mask.h"
  44. #include "uvd/uvd_5_0_d.h"
  45. #include "uvd/uvd_5_0_sh_mask.h"
  46. #include "vce/vce_3_0_d.h"
  47. #include "vce/vce_3_0_sh_mask.h"
  48. #include "dce/dce_10_0_d.h"
  49. #include "dce/dce_10_0_sh_mask.h"
  50. #include "vid.h"
  51. #include "vi.h"
  52. #include "vi_dpm.h"
  53. #include "gmc_v8_0.h"
  54. #include "gfx_v8_0.h"
  55. #include "sdma_v2_4.h"
  56. #include "sdma_v3_0.h"
  57. #include "dce_v10_0.h"
  58. #include "dce_v11_0.h"
  59. #include "iceland_ih.h"
  60. #include "tonga_ih.h"
  61. #include "cz_ih.h"
  62. #include "uvd_v5_0.h"
  63. #include "uvd_v6_0.h"
  64. #include "vce_v3_0.h"
  65. /*
  66. * Indirect registers accessor
  67. */
  68. static u32 vi_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  69. {
  70. unsigned long flags;
  71. u32 r;
  72. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  73. WREG32(mmPCIE_INDEX, reg);
  74. (void)RREG32(mmPCIE_INDEX);
  75. r = RREG32(mmPCIE_DATA);
  76. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  77. return r;
  78. }
  79. static void vi_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  80. {
  81. unsigned long flags;
  82. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  83. WREG32(mmPCIE_INDEX, reg);
  84. (void)RREG32(mmPCIE_INDEX);
  85. WREG32(mmPCIE_DATA, v);
  86. (void)RREG32(mmPCIE_DATA);
  87. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  88. }
  89. static u32 vi_smc_rreg(struct amdgpu_device *adev, u32 reg)
  90. {
  91. unsigned long flags;
  92. u32 r;
  93. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  94. WREG32(mmSMC_IND_INDEX_0, (reg));
  95. r = RREG32(mmSMC_IND_DATA_0);
  96. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  97. return r;
  98. }
  99. static void vi_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  100. {
  101. unsigned long flags;
  102. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  103. WREG32(mmSMC_IND_INDEX_0, (reg));
  104. WREG32(mmSMC_IND_DATA_0, (v));
  105. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  106. }
  107. static u32 vi_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
  108. {
  109. unsigned long flags;
  110. u32 r;
  111. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  112. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  113. r = RREG32(mmUVD_CTX_DATA);
  114. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  115. return r;
  116. }
  117. static void vi_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  118. {
  119. unsigned long flags;
  120. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  121. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  122. WREG32(mmUVD_CTX_DATA, (v));
  123. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  124. }
  125. static u32 vi_didt_rreg(struct amdgpu_device *adev, u32 reg)
  126. {
  127. unsigned long flags;
  128. u32 r;
  129. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  130. WREG32(mmDIDT_IND_INDEX, (reg));
  131. r = RREG32(mmDIDT_IND_DATA);
  132. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  133. return r;
  134. }
  135. static void vi_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  136. {
  137. unsigned long flags;
  138. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  139. WREG32(mmDIDT_IND_INDEX, (reg));
  140. WREG32(mmDIDT_IND_DATA, (v));
  141. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  142. }
  143. static const u32 tonga_mgcg_cgcg_init[] =
  144. {
  145. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  146. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  147. mmPCIE_DATA, 0x000f0000, 0x00000000,
  148. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  149. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  150. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  151. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  152. };
  153. static const u32 iceland_mgcg_cgcg_init[] =
  154. {
  155. mmPCIE_INDEX, 0xffffffff, ixPCIE_CNTL2,
  156. mmPCIE_DATA, 0x000f0000, 0x00000000,
  157. mmSMC_IND_INDEX_4, 0xffffffff, ixCGTT_ROM_CLK_CTRL0,
  158. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  159. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  160. };
  161. static const u32 cz_mgcg_cgcg_init[] =
  162. {
  163. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  164. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  165. mmPCIE_DATA, 0x000f0000, 0x00000000,
  166. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  167. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  168. };
  169. static void vi_init_golden_registers(struct amdgpu_device *adev)
  170. {
  171. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  172. mutex_lock(&adev->grbm_idx_mutex);
  173. switch (adev->asic_type) {
  174. case CHIP_TOPAZ:
  175. amdgpu_program_register_sequence(adev,
  176. iceland_mgcg_cgcg_init,
  177. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  178. break;
  179. case CHIP_TONGA:
  180. amdgpu_program_register_sequence(adev,
  181. tonga_mgcg_cgcg_init,
  182. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  183. break;
  184. case CHIP_CARRIZO:
  185. amdgpu_program_register_sequence(adev,
  186. cz_mgcg_cgcg_init,
  187. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  188. break;
  189. default:
  190. break;
  191. }
  192. mutex_unlock(&adev->grbm_idx_mutex);
  193. }
  194. /**
  195. * vi_get_xclk - get the xclk
  196. *
  197. * @adev: amdgpu_device pointer
  198. *
  199. * Returns the reference clock used by the gfx engine
  200. * (VI).
  201. */
  202. static u32 vi_get_xclk(struct amdgpu_device *adev)
  203. {
  204. u32 reference_clock = adev->clock.spll.reference_freq;
  205. u32 tmp;
  206. if (adev->flags & AMDGPU_IS_APU)
  207. return reference_clock;
  208. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL_2);
  209. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL_2, MUX_TCLK_TO_XCLK))
  210. return 1000;
  211. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL);
  212. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL, XTALIN_DIVIDE))
  213. return reference_clock / 4;
  214. return reference_clock;
  215. }
  216. /**
  217. * vi_srbm_select - select specific register instances
  218. *
  219. * @adev: amdgpu_device pointer
  220. * @me: selected ME (micro engine)
  221. * @pipe: pipe
  222. * @queue: queue
  223. * @vmid: VMID
  224. *
  225. * Switches the currently active registers instances. Some
  226. * registers are instanced per VMID, others are instanced per
  227. * me/pipe/queue combination.
  228. */
  229. void vi_srbm_select(struct amdgpu_device *adev,
  230. u32 me, u32 pipe, u32 queue, u32 vmid)
  231. {
  232. u32 srbm_gfx_cntl = 0;
  233. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, PIPEID, pipe);
  234. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, MEID, me);
  235. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, VMID, vmid);
  236. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, QUEUEID, queue);
  237. WREG32(mmSRBM_GFX_CNTL, srbm_gfx_cntl);
  238. }
  239. static void vi_vga_set_state(struct amdgpu_device *adev, bool state)
  240. {
  241. /* todo */
  242. }
  243. static bool vi_read_disabled_bios(struct amdgpu_device *adev)
  244. {
  245. u32 bus_cntl;
  246. u32 d1vga_control = 0;
  247. u32 d2vga_control = 0;
  248. u32 vga_render_control = 0;
  249. u32 rom_cntl;
  250. bool r;
  251. bus_cntl = RREG32(mmBUS_CNTL);
  252. if (adev->mode_info.num_crtc) {
  253. d1vga_control = RREG32(mmD1VGA_CONTROL);
  254. d2vga_control = RREG32(mmD2VGA_CONTROL);
  255. vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  256. }
  257. rom_cntl = RREG32_SMC(ixROM_CNTL);
  258. /* enable the rom */
  259. WREG32(mmBUS_CNTL, (bus_cntl & ~BUS_CNTL__BIOS_ROM_DIS_MASK));
  260. if (adev->mode_info.num_crtc) {
  261. /* Disable VGA mode */
  262. WREG32(mmD1VGA_CONTROL,
  263. (d1vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
  264. D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
  265. WREG32(mmD2VGA_CONTROL,
  266. (d2vga_control & ~(D2VGA_CONTROL__D2VGA_MODE_ENABLE_MASK |
  267. D2VGA_CONTROL__D2VGA_TIMING_SELECT_MASK)));
  268. WREG32(mmVGA_RENDER_CONTROL,
  269. (vga_render_control & ~VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL_MASK));
  270. }
  271. WREG32_SMC(ixROM_CNTL, rom_cntl | ROM_CNTL__SCK_OVERWRITE_MASK);
  272. r = amdgpu_read_bios(adev);
  273. /* restore regs */
  274. WREG32(mmBUS_CNTL, bus_cntl);
  275. if (adev->mode_info.num_crtc) {
  276. WREG32(mmD1VGA_CONTROL, d1vga_control);
  277. WREG32(mmD2VGA_CONTROL, d2vga_control);
  278. WREG32(mmVGA_RENDER_CONTROL, vga_render_control);
  279. }
  280. WREG32_SMC(ixROM_CNTL, rom_cntl);
  281. return r;
  282. }
  283. static struct amdgpu_allowed_register_entry tonga_allowed_read_registers[] = {
  284. {mmGB_MACROTILE_MODE7, true},
  285. };
  286. static struct amdgpu_allowed_register_entry cz_allowed_read_registers[] = {
  287. {mmGB_TILE_MODE7, true},
  288. {mmGB_TILE_MODE12, true},
  289. {mmGB_TILE_MODE17, true},
  290. {mmGB_TILE_MODE23, true},
  291. {mmGB_MACROTILE_MODE7, true},
  292. };
  293. static struct amdgpu_allowed_register_entry vi_allowed_read_registers[] = {
  294. {mmGRBM_STATUS, false},
  295. {mmGB_ADDR_CONFIG, false},
  296. {mmMC_ARB_RAMCFG, false},
  297. {mmGB_TILE_MODE0, false},
  298. {mmGB_TILE_MODE1, false},
  299. {mmGB_TILE_MODE2, false},
  300. {mmGB_TILE_MODE3, false},
  301. {mmGB_TILE_MODE4, false},
  302. {mmGB_TILE_MODE5, false},
  303. {mmGB_TILE_MODE6, false},
  304. {mmGB_TILE_MODE7, false},
  305. {mmGB_TILE_MODE8, false},
  306. {mmGB_TILE_MODE9, false},
  307. {mmGB_TILE_MODE10, false},
  308. {mmGB_TILE_MODE11, false},
  309. {mmGB_TILE_MODE12, false},
  310. {mmGB_TILE_MODE13, false},
  311. {mmGB_TILE_MODE14, false},
  312. {mmGB_TILE_MODE15, false},
  313. {mmGB_TILE_MODE16, false},
  314. {mmGB_TILE_MODE17, false},
  315. {mmGB_TILE_MODE18, false},
  316. {mmGB_TILE_MODE19, false},
  317. {mmGB_TILE_MODE20, false},
  318. {mmGB_TILE_MODE21, false},
  319. {mmGB_TILE_MODE22, false},
  320. {mmGB_TILE_MODE23, false},
  321. {mmGB_TILE_MODE24, false},
  322. {mmGB_TILE_MODE25, false},
  323. {mmGB_TILE_MODE26, false},
  324. {mmGB_TILE_MODE27, false},
  325. {mmGB_TILE_MODE28, false},
  326. {mmGB_TILE_MODE29, false},
  327. {mmGB_TILE_MODE30, false},
  328. {mmGB_TILE_MODE31, false},
  329. {mmGB_MACROTILE_MODE0, false},
  330. {mmGB_MACROTILE_MODE1, false},
  331. {mmGB_MACROTILE_MODE2, false},
  332. {mmGB_MACROTILE_MODE3, false},
  333. {mmGB_MACROTILE_MODE4, false},
  334. {mmGB_MACROTILE_MODE5, false},
  335. {mmGB_MACROTILE_MODE6, false},
  336. {mmGB_MACROTILE_MODE7, false},
  337. {mmGB_MACROTILE_MODE8, false},
  338. {mmGB_MACROTILE_MODE9, false},
  339. {mmGB_MACROTILE_MODE10, false},
  340. {mmGB_MACROTILE_MODE11, false},
  341. {mmGB_MACROTILE_MODE12, false},
  342. {mmGB_MACROTILE_MODE13, false},
  343. {mmGB_MACROTILE_MODE14, false},
  344. {mmGB_MACROTILE_MODE15, false},
  345. {mmCC_RB_BACKEND_DISABLE, false, true},
  346. {mmGC_USER_RB_BACKEND_DISABLE, false, true},
  347. {mmGB_BACKEND_MAP, false, false},
  348. {mmPA_SC_RASTER_CONFIG, false, true},
  349. {mmPA_SC_RASTER_CONFIG_1, false, true},
  350. };
  351. static uint32_t vi_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
  352. u32 sh_num, u32 reg_offset)
  353. {
  354. uint32_t val;
  355. mutex_lock(&adev->grbm_idx_mutex);
  356. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  357. gfx_v8_0_select_se_sh(adev, se_num, sh_num);
  358. val = RREG32(reg_offset);
  359. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  360. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  361. mutex_unlock(&adev->grbm_idx_mutex);
  362. return val;
  363. }
  364. static int vi_read_register(struct amdgpu_device *adev, u32 se_num,
  365. u32 sh_num, u32 reg_offset, u32 *value)
  366. {
  367. struct amdgpu_allowed_register_entry *asic_register_table = NULL;
  368. struct amdgpu_allowed_register_entry *asic_register_entry;
  369. uint32_t size, i;
  370. *value = 0;
  371. switch (adev->asic_type) {
  372. case CHIP_TOPAZ:
  373. asic_register_table = tonga_allowed_read_registers;
  374. size = ARRAY_SIZE(tonga_allowed_read_registers);
  375. break;
  376. case CHIP_TONGA:
  377. case CHIP_CARRIZO:
  378. asic_register_table = cz_allowed_read_registers;
  379. size = ARRAY_SIZE(cz_allowed_read_registers);
  380. break;
  381. default:
  382. return -EINVAL;
  383. }
  384. if (asic_register_table) {
  385. for (i = 0; i < size; i++) {
  386. asic_register_entry = asic_register_table + i;
  387. if (reg_offset != asic_register_entry->reg_offset)
  388. continue;
  389. if (!asic_register_entry->untouched)
  390. *value = asic_register_entry->grbm_indexed ?
  391. vi_read_indexed_register(adev, se_num,
  392. sh_num, reg_offset) :
  393. RREG32(reg_offset);
  394. return 0;
  395. }
  396. }
  397. for (i = 0; i < ARRAY_SIZE(vi_allowed_read_registers); i++) {
  398. if (reg_offset != vi_allowed_read_registers[i].reg_offset)
  399. continue;
  400. if (!vi_allowed_read_registers[i].untouched)
  401. *value = vi_allowed_read_registers[i].grbm_indexed ?
  402. vi_read_indexed_register(adev, se_num,
  403. sh_num, reg_offset) :
  404. RREG32(reg_offset);
  405. return 0;
  406. }
  407. return -EINVAL;
  408. }
  409. static void vi_print_gpu_status_regs(struct amdgpu_device *adev)
  410. {
  411. dev_info(adev->dev, " GRBM_STATUS=0x%08X\n",
  412. RREG32(mmGRBM_STATUS));
  413. dev_info(adev->dev, " GRBM_STATUS2=0x%08X\n",
  414. RREG32(mmGRBM_STATUS2));
  415. dev_info(adev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  416. RREG32(mmGRBM_STATUS_SE0));
  417. dev_info(adev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  418. RREG32(mmGRBM_STATUS_SE1));
  419. dev_info(adev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  420. RREG32(mmGRBM_STATUS_SE2));
  421. dev_info(adev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  422. RREG32(mmGRBM_STATUS_SE3));
  423. dev_info(adev->dev, " SRBM_STATUS=0x%08X\n",
  424. RREG32(mmSRBM_STATUS));
  425. dev_info(adev->dev, " SRBM_STATUS2=0x%08X\n",
  426. RREG32(mmSRBM_STATUS2));
  427. dev_info(adev->dev, " SDMA0_STATUS_REG = 0x%08X\n",
  428. RREG32(mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET));
  429. dev_info(adev->dev, " SDMA1_STATUS_REG = 0x%08X\n",
  430. RREG32(mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET));
  431. dev_info(adev->dev, " CP_STAT = 0x%08x\n", RREG32(mmCP_STAT));
  432. dev_info(adev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  433. RREG32(mmCP_STALLED_STAT1));
  434. dev_info(adev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  435. RREG32(mmCP_STALLED_STAT2));
  436. dev_info(adev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  437. RREG32(mmCP_STALLED_STAT3));
  438. dev_info(adev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  439. RREG32(mmCP_CPF_BUSY_STAT));
  440. dev_info(adev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  441. RREG32(mmCP_CPF_STALLED_STAT1));
  442. dev_info(adev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(mmCP_CPF_STATUS));
  443. dev_info(adev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(mmCP_CPC_BUSY_STAT));
  444. dev_info(adev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  445. RREG32(mmCP_CPC_STALLED_STAT1));
  446. dev_info(adev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(mmCP_CPC_STATUS));
  447. }
  448. /**
  449. * vi_gpu_check_soft_reset - check which blocks are busy
  450. *
  451. * @adev: amdgpu_device pointer
  452. *
  453. * Check which blocks are busy and return the relevant reset
  454. * mask to be used by vi_gpu_soft_reset().
  455. * Returns a mask of the blocks to be reset.
  456. */
  457. u32 vi_gpu_check_soft_reset(struct amdgpu_device *adev)
  458. {
  459. u32 reset_mask = 0;
  460. u32 tmp;
  461. /* GRBM_STATUS */
  462. tmp = RREG32(mmGRBM_STATUS);
  463. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  464. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  465. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  466. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  467. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  468. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK))
  469. reset_mask |= AMDGPU_RESET_GFX;
  470. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK))
  471. reset_mask |= AMDGPU_RESET_CP;
  472. /* GRBM_STATUS2 */
  473. tmp = RREG32(mmGRBM_STATUS2);
  474. if (tmp & GRBM_STATUS2__RLC_BUSY_MASK)
  475. reset_mask |= AMDGPU_RESET_RLC;
  476. if (tmp & (GRBM_STATUS2__CPF_BUSY_MASK |
  477. GRBM_STATUS2__CPC_BUSY_MASK |
  478. GRBM_STATUS2__CPG_BUSY_MASK))
  479. reset_mask |= AMDGPU_RESET_CP;
  480. /* SRBM_STATUS2 */
  481. tmp = RREG32(mmSRBM_STATUS2);
  482. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK)
  483. reset_mask |= AMDGPU_RESET_DMA;
  484. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK)
  485. reset_mask |= AMDGPU_RESET_DMA1;
  486. /* SRBM_STATUS */
  487. tmp = RREG32(mmSRBM_STATUS);
  488. if (tmp & SRBM_STATUS__IH_BUSY_MASK)
  489. reset_mask |= AMDGPU_RESET_IH;
  490. if (tmp & SRBM_STATUS__SEM_BUSY_MASK)
  491. reset_mask |= AMDGPU_RESET_SEM;
  492. if (tmp & SRBM_STATUS__GRBM_RQ_PENDING_MASK)
  493. reset_mask |= AMDGPU_RESET_GRBM;
  494. if (adev->asic_type != CHIP_TOPAZ) {
  495. if (tmp & (SRBM_STATUS__UVD_RQ_PENDING_MASK |
  496. SRBM_STATUS__UVD_BUSY_MASK))
  497. reset_mask |= AMDGPU_RESET_UVD;
  498. }
  499. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  500. reset_mask |= AMDGPU_RESET_VMC;
  501. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  502. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK))
  503. reset_mask |= AMDGPU_RESET_MC;
  504. /* SDMA0_STATUS_REG */
  505. tmp = RREG32(mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET);
  506. if (!(tmp & SDMA0_STATUS_REG__IDLE_MASK))
  507. reset_mask |= AMDGPU_RESET_DMA;
  508. /* SDMA1_STATUS_REG */
  509. tmp = RREG32(mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET);
  510. if (!(tmp & SDMA0_STATUS_REG__IDLE_MASK))
  511. reset_mask |= AMDGPU_RESET_DMA1;
  512. #if 0
  513. /* VCE_STATUS */
  514. if (adev->asic_type != CHIP_TOPAZ) {
  515. tmp = RREG32(mmVCE_STATUS);
  516. if (tmp & VCE_STATUS__VCPU_REPORT_RB0_BUSY_MASK)
  517. reset_mask |= AMDGPU_RESET_VCE;
  518. if (tmp & VCE_STATUS__VCPU_REPORT_RB1_BUSY_MASK)
  519. reset_mask |= AMDGPU_RESET_VCE1;
  520. }
  521. if (adev->asic_type != CHIP_TOPAZ) {
  522. if (amdgpu_display_is_display_hung(adev))
  523. reset_mask |= AMDGPU_RESET_DISPLAY;
  524. }
  525. #endif
  526. /* Skip MC reset as it's mostly likely not hung, just busy */
  527. if (reset_mask & AMDGPU_RESET_MC) {
  528. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  529. reset_mask &= ~AMDGPU_RESET_MC;
  530. }
  531. return reset_mask;
  532. }
  533. /**
  534. * vi_gpu_soft_reset - soft reset GPU
  535. *
  536. * @adev: amdgpu_device pointer
  537. * @reset_mask: mask of which blocks to reset
  538. *
  539. * Soft reset the blocks specified in @reset_mask.
  540. */
  541. static void vi_gpu_soft_reset(struct amdgpu_device *adev, u32 reset_mask)
  542. {
  543. struct amdgpu_mode_mc_save save;
  544. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  545. u32 tmp;
  546. if (reset_mask == 0)
  547. return;
  548. dev_info(adev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  549. vi_print_gpu_status_regs(adev);
  550. dev_info(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  551. RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR));
  552. dev_info(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  553. RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS));
  554. /* disable CG/PG */
  555. /* stop the rlc */
  556. //XXX
  557. //gfx_v8_0_rlc_stop(adev);
  558. /* Disable GFX parsing/prefetching */
  559. tmp = RREG32(mmCP_ME_CNTL);
  560. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  561. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  562. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  563. WREG32(mmCP_ME_CNTL, tmp);
  564. /* Disable MEC parsing/prefetching */
  565. tmp = RREG32(mmCP_MEC_CNTL);
  566. tmp = REG_SET_FIELD(tmp, CP_MEC_CNTL, MEC_ME1_HALT, 1);
  567. tmp = REG_SET_FIELD(tmp, CP_MEC_CNTL, MEC_ME2_HALT, 1);
  568. WREG32(mmCP_MEC_CNTL, tmp);
  569. if (reset_mask & AMDGPU_RESET_DMA) {
  570. /* sdma0 */
  571. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  572. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 1);
  573. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  574. }
  575. if (reset_mask & AMDGPU_RESET_DMA1) {
  576. /* sdma1 */
  577. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  578. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 1);
  579. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  580. }
  581. gmc_v8_0_mc_stop(adev, &save);
  582. if (amdgpu_asic_wait_for_mc_idle(adev)) {
  583. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  584. }
  585. if (reset_mask & (AMDGPU_RESET_GFX | AMDGPU_RESET_COMPUTE | AMDGPU_RESET_CP)) {
  586. grbm_soft_reset =
  587. REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  588. grbm_soft_reset =
  589. REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  590. }
  591. if (reset_mask & AMDGPU_RESET_CP) {
  592. grbm_soft_reset =
  593. REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  594. srbm_soft_reset =
  595. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  596. }
  597. if (reset_mask & AMDGPU_RESET_DMA)
  598. srbm_soft_reset =
  599. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA, 1);
  600. if (reset_mask & AMDGPU_RESET_DMA1)
  601. srbm_soft_reset =
  602. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA1, 1);
  603. if (reset_mask & AMDGPU_RESET_DISPLAY)
  604. srbm_soft_reset =
  605. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_DC, 1);
  606. if (reset_mask & AMDGPU_RESET_RLC)
  607. grbm_soft_reset =
  608. REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  609. if (reset_mask & AMDGPU_RESET_SEM)
  610. srbm_soft_reset =
  611. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  612. if (reset_mask & AMDGPU_RESET_IH)
  613. srbm_soft_reset =
  614. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_IH, 1);
  615. if (reset_mask & AMDGPU_RESET_GRBM)
  616. srbm_soft_reset =
  617. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  618. if (reset_mask & AMDGPU_RESET_VMC)
  619. srbm_soft_reset =
  620. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  621. if (reset_mask & AMDGPU_RESET_UVD)
  622. srbm_soft_reset =
  623. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_UVD, 1);
  624. if (reset_mask & AMDGPU_RESET_VCE)
  625. srbm_soft_reset =
  626. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE0, 1);
  627. if (reset_mask & AMDGPU_RESET_VCE)
  628. srbm_soft_reset =
  629. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE1, 1);
  630. if (!(adev->flags & AMDGPU_IS_APU)) {
  631. if (reset_mask & AMDGPU_RESET_MC)
  632. srbm_soft_reset =
  633. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  634. }
  635. if (grbm_soft_reset) {
  636. tmp = RREG32(mmGRBM_SOFT_RESET);
  637. tmp |= grbm_soft_reset;
  638. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  639. WREG32(mmGRBM_SOFT_RESET, tmp);
  640. tmp = RREG32(mmGRBM_SOFT_RESET);
  641. udelay(50);
  642. tmp &= ~grbm_soft_reset;
  643. WREG32(mmGRBM_SOFT_RESET, tmp);
  644. tmp = RREG32(mmGRBM_SOFT_RESET);
  645. }
  646. if (srbm_soft_reset) {
  647. tmp = RREG32(mmSRBM_SOFT_RESET);
  648. tmp |= srbm_soft_reset;
  649. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  650. WREG32(mmSRBM_SOFT_RESET, tmp);
  651. tmp = RREG32(mmSRBM_SOFT_RESET);
  652. udelay(50);
  653. tmp &= ~srbm_soft_reset;
  654. WREG32(mmSRBM_SOFT_RESET, tmp);
  655. tmp = RREG32(mmSRBM_SOFT_RESET);
  656. }
  657. /* Wait a little for things to settle down */
  658. udelay(50);
  659. gmc_v8_0_mc_resume(adev, &save);
  660. udelay(50);
  661. vi_print_gpu_status_regs(adev);
  662. }
  663. static void vi_gpu_pci_config_reset(struct amdgpu_device *adev)
  664. {
  665. struct amdgpu_mode_mc_save save;
  666. u32 tmp, i;
  667. dev_info(adev->dev, "GPU pci config reset\n");
  668. /* disable dpm? */
  669. /* disable cg/pg */
  670. /* Disable GFX parsing/prefetching */
  671. tmp = RREG32(mmCP_ME_CNTL);
  672. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  673. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  674. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  675. WREG32(mmCP_ME_CNTL, tmp);
  676. /* Disable MEC parsing/prefetching */
  677. tmp = RREG32(mmCP_MEC_CNTL);
  678. tmp = REG_SET_FIELD(tmp, CP_MEC_CNTL, MEC_ME1_HALT, 1);
  679. tmp = REG_SET_FIELD(tmp, CP_MEC_CNTL, MEC_ME2_HALT, 1);
  680. WREG32(mmCP_MEC_CNTL, tmp);
  681. /* Disable GFX parsing/prefetching */
  682. WREG32(mmCP_ME_CNTL, CP_ME_CNTL__ME_HALT_MASK |
  683. CP_ME_CNTL__PFP_HALT_MASK | CP_ME_CNTL__CE_HALT_MASK);
  684. /* Disable MEC parsing/prefetching */
  685. WREG32(mmCP_MEC_CNTL,
  686. CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK);
  687. /* sdma0 */
  688. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  689. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 1);
  690. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  691. /* sdma1 */
  692. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  693. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 1);
  694. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  695. /* XXX other engines? */
  696. /* halt the rlc, disable cp internal ints */
  697. //XXX
  698. //gfx_v8_0_rlc_stop(adev);
  699. udelay(50);
  700. /* disable mem access */
  701. gmc_v8_0_mc_stop(adev, &save);
  702. if (amdgpu_asic_wait_for_mc_idle(adev)) {
  703. dev_warn(adev->dev, "Wait for MC idle timed out !\n");
  704. }
  705. /* disable BM */
  706. pci_clear_master(adev->pdev);
  707. /* reset */
  708. amdgpu_pci_config_reset(adev);
  709. udelay(100);
  710. /* wait for asic to come out of reset */
  711. for (i = 0; i < adev->usec_timeout; i++) {
  712. if (RREG32(mmCONFIG_MEMSIZE) != 0xffffffff)
  713. break;
  714. udelay(1);
  715. }
  716. }
  717. static void vi_set_bios_scratch_engine_hung(struct amdgpu_device *adev, bool hung)
  718. {
  719. u32 tmp = RREG32(mmBIOS_SCRATCH_3);
  720. if (hung)
  721. tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  722. else
  723. tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  724. WREG32(mmBIOS_SCRATCH_3, tmp);
  725. }
  726. /**
  727. * vi_asic_reset - soft reset GPU
  728. *
  729. * @adev: amdgpu_device pointer
  730. *
  731. * Look up which blocks are hung and attempt
  732. * to reset them.
  733. * Returns 0 for success.
  734. */
  735. static int vi_asic_reset(struct amdgpu_device *adev)
  736. {
  737. u32 reset_mask;
  738. reset_mask = vi_gpu_check_soft_reset(adev);
  739. if (reset_mask)
  740. vi_set_bios_scratch_engine_hung(adev, true);
  741. /* try soft reset */
  742. vi_gpu_soft_reset(adev, reset_mask);
  743. reset_mask = vi_gpu_check_soft_reset(adev);
  744. /* try pci config reset */
  745. if (reset_mask && amdgpu_hard_reset)
  746. vi_gpu_pci_config_reset(adev);
  747. reset_mask = vi_gpu_check_soft_reset(adev);
  748. if (!reset_mask)
  749. vi_set_bios_scratch_engine_hung(adev, false);
  750. return 0;
  751. }
  752. static int vi_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
  753. u32 cntl_reg, u32 status_reg)
  754. {
  755. int r, i;
  756. struct atom_clock_dividers dividers;
  757. uint32_t tmp;
  758. r = amdgpu_atombios_get_clock_dividers(adev,
  759. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  760. clock, false, &dividers);
  761. if (r)
  762. return r;
  763. tmp = RREG32_SMC(cntl_reg);
  764. tmp &= ~(CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK |
  765. CG_DCLK_CNTL__DCLK_DIVIDER_MASK);
  766. tmp |= dividers.post_divider;
  767. WREG32_SMC(cntl_reg, tmp);
  768. for (i = 0; i < 100; i++) {
  769. if (RREG32_SMC(status_reg) & CG_DCLK_STATUS__DCLK_STATUS_MASK)
  770. break;
  771. mdelay(10);
  772. }
  773. if (i == 100)
  774. return -ETIMEDOUT;
  775. return 0;
  776. }
  777. static int vi_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  778. {
  779. int r;
  780. r = vi_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
  781. if (r)
  782. return r;
  783. r = vi_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
  784. return 0;
  785. }
  786. static int vi_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
  787. {
  788. /* todo */
  789. return 0;
  790. }
  791. static void vi_pcie_gen3_enable(struct amdgpu_device *adev)
  792. {
  793. u32 mask;
  794. int ret;
  795. if (amdgpu_pcie_gen2 == 0)
  796. return;
  797. if (adev->flags & AMDGPU_IS_APU)
  798. return;
  799. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  800. if (ret != 0)
  801. return;
  802. if (!(mask & (DRM_PCIE_SPEED_50 | DRM_PCIE_SPEED_80)))
  803. return;
  804. /* todo */
  805. }
  806. static void vi_program_aspm(struct amdgpu_device *adev)
  807. {
  808. if (amdgpu_aspm == 0)
  809. return;
  810. /* todo */
  811. }
  812. static void vi_enable_doorbell_aperture(struct amdgpu_device *adev,
  813. bool enable)
  814. {
  815. u32 tmp;
  816. /* not necessary on CZ */
  817. if (adev->flags & AMDGPU_IS_APU)
  818. return;
  819. tmp = RREG32(mmBIF_DOORBELL_APER_EN);
  820. if (enable)
  821. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 1);
  822. else
  823. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 0);
  824. WREG32(mmBIF_DOORBELL_APER_EN, tmp);
  825. }
  826. /* topaz has no DCE, UVD, VCE */
  827. static const struct amdgpu_ip_block_version topaz_ip_blocks[] =
  828. {
  829. /* ORDER MATTERS! */
  830. {
  831. .type = AMD_IP_BLOCK_TYPE_COMMON,
  832. .major = 2,
  833. .minor = 0,
  834. .rev = 0,
  835. .funcs = &vi_common_ip_funcs,
  836. },
  837. {
  838. .type = AMD_IP_BLOCK_TYPE_GMC,
  839. .major = 8,
  840. .minor = 0,
  841. .rev = 0,
  842. .funcs = &gmc_v8_0_ip_funcs,
  843. },
  844. {
  845. .type = AMD_IP_BLOCK_TYPE_IH,
  846. .major = 2,
  847. .minor = 4,
  848. .rev = 0,
  849. .funcs = &iceland_ih_ip_funcs,
  850. },
  851. {
  852. .type = AMD_IP_BLOCK_TYPE_SMC,
  853. .major = 7,
  854. .minor = 1,
  855. .rev = 0,
  856. .funcs = &iceland_dpm_ip_funcs,
  857. },
  858. {
  859. .type = AMD_IP_BLOCK_TYPE_GFX,
  860. .major = 8,
  861. .minor = 0,
  862. .rev = 0,
  863. .funcs = &gfx_v8_0_ip_funcs,
  864. },
  865. {
  866. .type = AMD_IP_BLOCK_TYPE_SDMA,
  867. .major = 2,
  868. .minor = 4,
  869. .rev = 0,
  870. .funcs = &sdma_v2_4_ip_funcs,
  871. },
  872. };
  873. static const struct amdgpu_ip_block_version tonga_ip_blocks[] =
  874. {
  875. /* ORDER MATTERS! */
  876. {
  877. .type = AMD_IP_BLOCK_TYPE_COMMON,
  878. .major = 2,
  879. .minor = 0,
  880. .rev = 0,
  881. .funcs = &vi_common_ip_funcs,
  882. },
  883. {
  884. .type = AMD_IP_BLOCK_TYPE_GMC,
  885. .major = 8,
  886. .minor = 0,
  887. .rev = 0,
  888. .funcs = &gmc_v8_0_ip_funcs,
  889. },
  890. {
  891. .type = AMD_IP_BLOCK_TYPE_IH,
  892. .major = 3,
  893. .minor = 0,
  894. .rev = 0,
  895. .funcs = &tonga_ih_ip_funcs,
  896. },
  897. {
  898. .type = AMD_IP_BLOCK_TYPE_SMC,
  899. .major = 7,
  900. .minor = 1,
  901. .rev = 0,
  902. .funcs = &tonga_dpm_ip_funcs,
  903. },
  904. {
  905. .type = AMD_IP_BLOCK_TYPE_DCE,
  906. .major = 10,
  907. .minor = 0,
  908. .rev = 0,
  909. .funcs = &dce_v10_0_ip_funcs,
  910. },
  911. {
  912. .type = AMD_IP_BLOCK_TYPE_GFX,
  913. .major = 8,
  914. .minor = 0,
  915. .rev = 0,
  916. .funcs = &gfx_v8_0_ip_funcs,
  917. },
  918. {
  919. .type = AMD_IP_BLOCK_TYPE_SDMA,
  920. .major = 3,
  921. .minor = 0,
  922. .rev = 0,
  923. .funcs = &sdma_v3_0_ip_funcs,
  924. },
  925. {
  926. .type = AMD_IP_BLOCK_TYPE_UVD,
  927. .major = 5,
  928. .minor = 0,
  929. .rev = 0,
  930. .funcs = &uvd_v5_0_ip_funcs,
  931. },
  932. {
  933. .type = AMD_IP_BLOCK_TYPE_VCE,
  934. .major = 3,
  935. .minor = 0,
  936. .rev = 0,
  937. .funcs = &vce_v3_0_ip_funcs,
  938. },
  939. };
  940. static const struct amdgpu_ip_block_version cz_ip_blocks[] =
  941. {
  942. /* ORDER MATTERS! */
  943. {
  944. .type = AMD_IP_BLOCK_TYPE_COMMON,
  945. .major = 2,
  946. .minor = 0,
  947. .rev = 0,
  948. .funcs = &vi_common_ip_funcs,
  949. },
  950. {
  951. .type = AMD_IP_BLOCK_TYPE_GMC,
  952. .major = 8,
  953. .minor = 0,
  954. .rev = 0,
  955. .funcs = &gmc_v8_0_ip_funcs,
  956. },
  957. {
  958. .type = AMD_IP_BLOCK_TYPE_IH,
  959. .major = 3,
  960. .minor = 0,
  961. .rev = 0,
  962. .funcs = &cz_ih_ip_funcs,
  963. },
  964. {
  965. .type = AMD_IP_BLOCK_TYPE_SMC,
  966. .major = 8,
  967. .minor = 0,
  968. .rev = 0,
  969. .funcs = &cz_dpm_ip_funcs,
  970. },
  971. {
  972. .type = AMD_IP_BLOCK_TYPE_DCE,
  973. .major = 11,
  974. .minor = 0,
  975. .rev = 0,
  976. .funcs = &dce_v11_0_ip_funcs,
  977. },
  978. {
  979. .type = AMD_IP_BLOCK_TYPE_GFX,
  980. .major = 8,
  981. .minor = 0,
  982. .rev = 0,
  983. .funcs = &gfx_v8_0_ip_funcs,
  984. },
  985. {
  986. .type = AMD_IP_BLOCK_TYPE_SDMA,
  987. .major = 3,
  988. .minor = 0,
  989. .rev = 0,
  990. .funcs = &sdma_v3_0_ip_funcs,
  991. },
  992. {
  993. .type = AMD_IP_BLOCK_TYPE_UVD,
  994. .major = 6,
  995. .minor = 0,
  996. .rev = 0,
  997. .funcs = &uvd_v6_0_ip_funcs,
  998. },
  999. {
  1000. .type = AMD_IP_BLOCK_TYPE_VCE,
  1001. .major = 3,
  1002. .minor = 0,
  1003. .rev = 0,
  1004. .funcs = &vce_v3_0_ip_funcs,
  1005. },
  1006. };
  1007. int vi_set_ip_blocks(struct amdgpu_device *adev)
  1008. {
  1009. switch (adev->asic_type) {
  1010. case CHIP_TOPAZ:
  1011. adev->ip_blocks = topaz_ip_blocks;
  1012. adev->num_ip_blocks = ARRAY_SIZE(topaz_ip_blocks);
  1013. break;
  1014. case CHIP_TONGA:
  1015. adev->ip_blocks = tonga_ip_blocks;
  1016. adev->num_ip_blocks = ARRAY_SIZE(tonga_ip_blocks);
  1017. break;
  1018. case CHIP_CARRIZO:
  1019. adev->ip_blocks = cz_ip_blocks;
  1020. adev->num_ip_blocks = ARRAY_SIZE(cz_ip_blocks);
  1021. break;
  1022. default:
  1023. /* FIXME: not supported yet */
  1024. return -EINVAL;
  1025. }
  1026. return 0;
  1027. }
  1028. static uint32_t vi_get_rev_id(struct amdgpu_device *adev)
  1029. {
  1030. if (adev->asic_type == CHIP_TOPAZ)
  1031. return (RREG32(mmPCIE_EFUSE4) & PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID_MASK)
  1032. >> PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID__SHIFT;
  1033. else
  1034. return (RREG32(mmCC_DRM_ID_STRAPS) & CC_DRM_ID_STRAPS__ATI_REV_ID_MASK)
  1035. >> CC_DRM_ID_STRAPS__ATI_REV_ID__SHIFT;
  1036. }
  1037. static const struct amdgpu_asic_funcs vi_asic_funcs =
  1038. {
  1039. .read_disabled_bios = &vi_read_disabled_bios,
  1040. .read_register = &vi_read_register,
  1041. .reset = &vi_asic_reset,
  1042. .set_vga_state = &vi_vga_set_state,
  1043. .get_xclk = &vi_get_xclk,
  1044. .set_uvd_clocks = &vi_set_uvd_clocks,
  1045. .set_vce_clocks = &vi_set_vce_clocks,
  1046. .get_cu_info = &gfx_v8_0_get_cu_info,
  1047. /* these should be moved to their own ip modules */
  1048. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  1049. .wait_for_mc_idle = &gmc_v8_0_mc_wait_for_idle,
  1050. };
  1051. static int vi_common_early_init(void *handle)
  1052. {
  1053. bool smc_enabled = false;
  1054. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1055. adev->smc_rreg = &vi_smc_rreg;
  1056. adev->smc_wreg = &vi_smc_wreg;
  1057. adev->pcie_rreg = &vi_pcie_rreg;
  1058. adev->pcie_wreg = &vi_pcie_wreg;
  1059. adev->uvd_ctx_rreg = &vi_uvd_ctx_rreg;
  1060. adev->uvd_ctx_wreg = &vi_uvd_ctx_wreg;
  1061. adev->didt_rreg = &vi_didt_rreg;
  1062. adev->didt_wreg = &vi_didt_wreg;
  1063. adev->asic_funcs = &vi_asic_funcs;
  1064. if (amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_SMC) &&
  1065. (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_SMC)))
  1066. smc_enabled = true;
  1067. adev->rev_id = vi_get_rev_id(adev);
  1068. adev->external_rev_id = 0xFF;
  1069. switch (adev->asic_type) {
  1070. case CHIP_TOPAZ:
  1071. adev->has_uvd = false;
  1072. adev->cg_flags = 0;
  1073. adev->pg_flags = 0;
  1074. adev->external_rev_id = 0x1;
  1075. if (amdgpu_smc_load_fw && smc_enabled)
  1076. adev->firmware.smu_load = true;
  1077. break;
  1078. case CHIP_TONGA:
  1079. adev->has_uvd = true;
  1080. adev->cg_flags = 0;
  1081. adev->pg_flags = 0;
  1082. adev->external_rev_id = adev->rev_id + 0x14;
  1083. if (amdgpu_smc_load_fw && smc_enabled)
  1084. adev->firmware.smu_load = true;
  1085. break;
  1086. case CHIP_CARRIZO:
  1087. adev->has_uvd = true;
  1088. adev->cg_flags = 0;
  1089. adev->pg_flags = AMDGPU_PG_SUPPORT_UVD | AMDGPU_PG_SUPPORT_VCE;
  1090. adev->external_rev_id = adev->rev_id + 0x1;
  1091. if (amdgpu_smc_load_fw && smc_enabled)
  1092. adev->firmware.smu_load = true;
  1093. break;
  1094. default:
  1095. /* FIXME: not supported yet */
  1096. return -EINVAL;
  1097. }
  1098. return 0;
  1099. }
  1100. static int vi_common_sw_init(void *handle)
  1101. {
  1102. return 0;
  1103. }
  1104. static int vi_common_sw_fini(void *handle)
  1105. {
  1106. return 0;
  1107. }
  1108. static int vi_common_hw_init(void *handle)
  1109. {
  1110. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1111. /* move the golden regs per IP block */
  1112. vi_init_golden_registers(adev);
  1113. /* enable pcie gen2/3 link */
  1114. vi_pcie_gen3_enable(adev);
  1115. /* enable aspm */
  1116. vi_program_aspm(adev);
  1117. /* enable the doorbell aperture */
  1118. vi_enable_doorbell_aperture(adev, true);
  1119. return 0;
  1120. }
  1121. static int vi_common_hw_fini(void *handle)
  1122. {
  1123. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1124. /* enable the doorbell aperture */
  1125. vi_enable_doorbell_aperture(adev, false);
  1126. return 0;
  1127. }
  1128. static int vi_common_suspend(void *handle)
  1129. {
  1130. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1131. return vi_common_hw_fini(adev);
  1132. }
  1133. static int vi_common_resume(void *handle)
  1134. {
  1135. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1136. return vi_common_hw_init(adev);
  1137. }
  1138. static bool vi_common_is_idle(void *handle)
  1139. {
  1140. return true;
  1141. }
  1142. static int vi_common_wait_for_idle(void *handle)
  1143. {
  1144. return 0;
  1145. }
  1146. static void vi_common_print_status(void *handle)
  1147. {
  1148. return;
  1149. }
  1150. static int vi_common_soft_reset(void *handle)
  1151. {
  1152. return 0;
  1153. }
  1154. static int vi_common_set_clockgating_state(void *handle,
  1155. enum amd_clockgating_state state)
  1156. {
  1157. return 0;
  1158. }
  1159. static int vi_common_set_powergating_state(void *handle,
  1160. enum amd_powergating_state state)
  1161. {
  1162. return 0;
  1163. }
  1164. const struct amd_ip_funcs vi_common_ip_funcs = {
  1165. .early_init = vi_common_early_init,
  1166. .late_init = NULL,
  1167. .sw_init = vi_common_sw_init,
  1168. .sw_fini = vi_common_sw_fini,
  1169. .hw_init = vi_common_hw_init,
  1170. .hw_fini = vi_common_hw_fini,
  1171. .suspend = vi_common_suspend,
  1172. .resume = vi_common_resume,
  1173. .is_idle = vi_common_is_idle,
  1174. .wait_for_idle = vi_common_wait_for_idle,
  1175. .soft_reset = vi_common_soft_reset,
  1176. .print_status = vi_common_print_status,
  1177. .set_clockgating_state = vi_common_set_clockgating_state,
  1178. .set_powergating_state = vi_common_set_powergating_state,
  1179. };