gfx_v8_0.c 141 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vid.h"
  29. #include "amdgpu_ucode.h"
  30. #include "clearstate_vi.h"
  31. #include "gmc/gmc_8_2_d.h"
  32. #include "gmc/gmc_8_2_sh_mask.h"
  33. #include "oss/oss_3_0_d.h"
  34. #include "oss/oss_3_0_sh_mask.h"
  35. #include "bif/bif_5_0_d.h"
  36. #include "bif/bif_5_0_sh_mask.h"
  37. #include "gca/gfx_8_0_d.h"
  38. #include "gca/gfx_8_0_enum.h"
  39. #include "gca/gfx_8_0_sh_mask.h"
  40. #include "gca/gfx_8_0_enum.h"
  41. #include "uvd/uvd_5_0_d.h"
  42. #include "uvd/uvd_5_0_sh_mask.h"
  43. #include "dce/dce_10_0_d.h"
  44. #include "dce/dce_10_0_sh_mask.h"
  45. #define GFX8_NUM_GFX_RINGS 1
  46. #define GFX8_NUM_COMPUTE_RINGS 8
  47. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  48. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  49. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  50. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  51. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  52. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  53. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  54. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  55. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  56. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  57. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  58. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  59. /*(DEBLOBBED)*/
  60. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  61. {
  62. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  63. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  64. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  65. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  66. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  67. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  68. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  69. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  70. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  71. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  72. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  73. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  74. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  75. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  76. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  77. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  78. };
  79. static const u32 golden_settings_tonga_a11[] =
  80. {
  81. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  82. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  83. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  84. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  85. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  86. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  87. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  88. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  89. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  90. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  91. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  92. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  93. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  94. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  95. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  96. };
  97. static const u32 tonga_golden_common_all[] =
  98. {
  99. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  100. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  101. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  102. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  103. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  104. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  105. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  106. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  107. };
  108. static const u32 tonga_mgcg_cgcg_init[] =
  109. {
  110. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  111. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  112. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  113. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  114. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  115. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  116. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  117. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  118. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  119. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  120. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  121. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  122. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  123. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  124. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  125. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  126. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  127. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  128. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  129. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  130. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  131. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  132. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  133. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  134. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  135. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  136. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  137. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  138. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  139. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  140. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  141. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  142. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  143. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  144. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  145. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  146. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  147. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  148. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  149. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  150. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  151. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  152. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  153. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  154. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  155. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  156. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  157. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  158. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  159. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  160. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  161. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  162. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  163. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  164. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  165. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  166. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  167. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  168. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  169. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  170. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  171. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  172. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  173. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  174. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  175. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  176. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  177. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  178. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  179. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  180. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  181. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  182. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  183. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  184. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  185. };
  186. static const u32 golden_settings_iceland_a11[] =
  187. {
  188. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  189. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  190. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  191. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  192. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  193. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  194. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  195. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  196. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  197. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  198. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  199. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  200. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  201. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  202. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  203. };
  204. static const u32 iceland_golden_common_all[] =
  205. {
  206. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  207. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  208. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  209. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  210. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  211. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  212. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  213. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  214. };
  215. static const u32 iceland_mgcg_cgcg_init[] =
  216. {
  217. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  218. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  219. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  220. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  221. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  222. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  223. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  224. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  225. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  226. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  227. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  228. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  229. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  230. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  231. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  232. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  233. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  234. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  235. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  236. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  237. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  238. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  239. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  240. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  241. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  242. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  243. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  244. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  245. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  246. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  247. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  248. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  249. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  250. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  251. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  252. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  253. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  254. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  255. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  256. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  257. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  258. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  259. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  260. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  261. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  262. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  263. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  264. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  265. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  266. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  267. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  268. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  269. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  270. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  271. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  272. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  273. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  274. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  275. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  276. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  277. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  278. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  279. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  280. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  281. };
  282. static const u32 cz_golden_settings_a11[] =
  283. {
  284. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  285. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  286. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  287. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  288. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  289. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  290. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  291. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  292. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  293. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  294. };
  295. static const u32 cz_golden_common_all[] =
  296. {
  297. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  298. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  299. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  300. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  301. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  302. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  303. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  304. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  305. };
  306. static const u32 cz_mgcg_cgcg_init[] =
  307. {
  308. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  309. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  310. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  311. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  312. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  313. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  314. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  315. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  316. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  317. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  318. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  319. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  320. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  321. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  322. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  323. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  324. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  325. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  326. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  327. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  328. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  329. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  330. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  331. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  332. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  333. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  334. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  335. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  336. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  337. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  338. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  339. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  340. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  341. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  342. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  343. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  344. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  345. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  346. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  347. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  348. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  349. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  350. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  351. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  352. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  353. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  354. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  355. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  356. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  357. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  358. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  359. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  360. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  361. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  362. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  363. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  364. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  365. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  366. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  367. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  368. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  369. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  370. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  371. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  372. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  373. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  374. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  375. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  376. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  377. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  378. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  379. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  380. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  381. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  382. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  383. };
  384. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  385. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  386. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  387. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  388. {
  389. switch (adev->asic_type) {
  390. case CHIP_TOPAZ:
  391. amdgpu_program_register_sequence(adev,
  392. iceland_mgcg_cgcg_init,
  393. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  394. amdgpu_program_register_sequence(adev,
  395. golden_settings_iceland_a11,
  396. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  397. amdgpu_program_register_sequence(adev,
  398. iceland_golden_common_all,
  399. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  400. break;
  401. case CHIP_TONGA:
  402. amdgpu_program_register_sequence(adev,
  403. tonga_mgcg_cgcg_init,
  404. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  405. amdgpu_program_register_sequence(adev,
  406. golden_settings_tonga_a11,
  407. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  408. amdgpu_program_register_sequence(adev,
  409. tonga_golden_common_all,
  410. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  411. break;
  412. case CHIP_CARRIZO:
  413. amdgpu_program_register_sequence(adev,
  414. cz_mgcg_cgcg_init,
  415. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  416. amdgpu_program_register_sequence(adev,
  417. cz_golden_settings_a11,
  418. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  419. amdgpu_program_register_sequence(adev,
  420. cz_golden_common_all,
  421. (const u32)ARRAY_SIZE(cz_golden_common_all));
  422. break;
  423. default:
  424. break;
  425. }
  426. }
  427. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  428. {
  429. int i;
  430. adev->gfx.scratch.num_reg = 7;
  431. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  432. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  433. adev->gfx.scratch.free[i] = true;
  434. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  435. }
  436. }
  437. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  438. {
  439. struct amdgpu_device *adev = ring->adev;
  440. uint32_t scratch;
  441. uint32_t tmp = 0;
  442. unsigned i;
  443. int r;
  444. r = amdgpu_gfx_scratch_get(adev, &scratch);
  445. if (r) {
  446. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  447. return r;
  448. }
  449. WREG32(scratch, 0xCAFEDEAD);
  450. r = amdgpu_ring_lock(ring, 3);
  451. if (r) {
  452. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  453. ring->idx, r);
  454. amdgpu_gfx_scratch_free(adev, scratch);
  455. return r;
  456. }
  457. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  458. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  459. amdgpu_ring_write(ring, 0xDEADBEEF);
  460. amdgpu_ring_unlock_commit(ring);
  461. for (i = 0; i < adev->usec_timeout; i++) {
  462. tmp = RREG32(scratch);
  463. if (tmp == 0xDEADBEEF)
  464. break;
  465. DRM_UDELAY(1);
  466. }
  467. if (i < adev->usec_timeout) {
  468. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  469. ring->idx, i);
  470. } else {
  471. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  472. ring->idx, scratch, tmp);
  473. r = -EINVAL;
  474. }
  475. amdgpu_gfx_scratch_free(adev, scratch);
  476. return r;
  477. }
  478. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring)
  479. {
  480. struct amdgpu_device *adev = ring->adev;
  481. struct amdgpu_ib ib;
  482. uint32_t scratch;
  483. uint32_t tmp = 0;
  484. unsigned i;
  485. int r;
  486. r = amdgpu_gfx_scratch_get(adev, &scratch);
  487. if (r) {
  488. DRM_ERROR("amdgpu: failed to get scratch reg (%d).\n", r);
  489. return r;
  490. }
  491. WREG32(scratch, 0xCAFEDEAD);
  492. r = amdgpu_ib_get(ring, NULL, 256, &ib);
  493. if (r) {
  494. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  495. amdgpu_gfx_scratch_free(adev, scratch);
  496. return r;
  497. }
  498. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  499. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  500. ib.ptr[2] = 0xDEADBEEF;
  501. ib.length_dw = 3;
  502. r = amdgpu_ib_schedule(adev, 1, &ib, AMDGPU_FENCE_OWNER_UNDEFINED);
  503. if (r) {
  504. amdgpu_gfx_scratch_free(adev, scratch);
  505. amdgpu_ib_free(adev, &ib);
  506. DRM_ERROR("amdgpu: failed to schedule ib (%d).\n", r);
  507. return r;
  508. }
  509. r = amdgpu_fence_wait(ib.fence, false);
  510. if (r) {
  511. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  512. amdgpu_gfx_scratch_free(adev, scratch);
  513. amdgpu_ib_free(adev, &ib);
  514. return r;
  515. }
  516. for (i = 0; i < adev->usec_timeout; i++) {
  517. tmp = RREG32(scratch);
  518. if (tmp == 0xDEADBEEF)
  519. break;
  520. DRM_UDELAY(1);
  521. }
  522. if (i < adev->usec_timeout) {
  523. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  524. ib.fence->ring->idx, i);
  525. } else {
  526. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  527. scratch, tmp);
  528. r = -EINVAL;
  529. }
  530. amdgpu_gfx_scratch_free(adev, scratch);
  531. amdgpu_ib_free(adev, &ib);
  532. return r;
  533. }
  534. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  535. {
  536. const char *chip_name;
  537. char fw_name[30];
  538. int err;
  539. struct amdgpu_firmware_info *info = NULL;
  540. const struct common_firmware_header *header = NULL;
  541. DRM_DEBUG("\n");
  542. switch (adev->asic_type) {
  543. case CHIP_TOPAZ:
  544. chip_name = "topaz";
  545. break;
  546. case CHIP_TONGA:
  547. chip_name = "tonga";
  548. break;
  549. case CHIP_CARRIZO:
  550. chip_name = "carrizo";
  551. break;
  552. default:
  553. BUG();
  554. }
  555. snprintf(fw_name, sizeof(fw_name), "/*(DEBLOBBED)*/", chip_name);
  556. err = reject_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  557. if (err)
  558. goto out;
  559. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  560. if (err)
  561. goto out;
  562. snprintf(fw_name, sizeof(fw_name), "/*(DEBLOBBED)*/", chip_name);
  563. err = reject_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  564. if (err)
  565. goto out;
  566. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  567. if (err)
  568. goto out;
  569. snprintf(fw_name, sizeof(fw_name), "/*(DEBLOBBED)*/", chip_name);
  570. err = reject_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  571. if (err)
  572. goto out;
  573. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  574. if (err)
  575. goto out;
  576. snprintf(fw_name, sizeof(fw_name), "/*(DEBLOBBED)*/", chip_name);
  577. err = reject_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  578. if (err)
  579. goto out;
  580. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  581. snprintf(fw_name, sizeof(fw_name), "/*(DEBLOBBED)*/", chip_name);
  582. err = reject_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  583. if (err)
  584. goto out;
  585. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  586. if (err)
  587. goto out;
  588. snprintf(fw_name, sizeof(fw_name), "/*(DEBLOBBED)*/", chip_name);
  589. err = reject_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  590. if (!err) {
  591. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  592. if (err)
  593. goto out;
  594. } else {
  595. err = 0;
  596. adev->gfx.mec2_fw = NULL;
  597. }
  598. if (adev->firmware.smu_load) {
  599. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  600. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  601. info->fw = adev->gfx.pfp_fw;
  602. header = (const struct common_firmware_header *)info->fw->data;
  603. adev->firmware.fw_size +=
  604. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  605. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  606. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  607. info->fw = adev->gfx.me_fw;
  608. header = (const struct common_firmware_header *)info->fw->data;
  609. adev->firmware.fw_size +=
  610. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  611. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  612. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  613. info->fw = adev->gfx.ce_fw;
  614. header = (const struct common_firmware_header *)info->fw->data;
  615. adev->firmware.fw_size +=
  616. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  617. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  618. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  619. info->fw = adev->gfx.rlc_fw;
  620. header = (const struct common_firmware_header *)info->fw->data;
  621. adev->firmware.fw_size +=
  622. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  623. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  624. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  625. info->fw = adev->gfx.mec_fw;
  626. header = (const struct common_firmware_header *)info->fw->data;
  627. adev->firmware.fw_size +=
  628. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  629. if (adev->gfx.mec2_fw) {
  630. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  631. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  632. info->fw = adev->gfx.mec2_fw;
  633. header = (const struct common_firmware_header *)info->fw->data;
  634. adev->firmware.fw_size +=
  635. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  636. }
  637. }
  638. out:
  639. if (err) {
  640. dev_err(adev->dev,
  641. "gfx8: Failed to load firmware \"%s\"\n",
  642. fw_name);
  643. release_firmware(adev->gfx.pfp_fw);
  644. adev->gfx.pfp_fw = NULL;
  645. release_firmware(adev->gfx.me_fw);
  646. adev->gfx.me_fw = NULL;
  647. release_firmware(adev->gfx.ce_fw);
  648. adev->gfx.ce_fw = NULL;
  649. release_firmware(adev->gfx.rlc_fw);
  650. adev->gfx.rlc_fw = NULL;
  651. release_firmware(adev->gfx.mec_fw);
  652. adev->gfx.mec_fw = NULL;
  653. release_firmware(adev->gfx.mec2_fw);
  654. adev->gfx.mec2_fw = NULL;
  655. }
  656. return err;
  657. }
  658. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  659. {
  660. int r;
  661. if (adev->gfx.mec.hpd_eop_obj) {
  662. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  663. if (unlikely(r != 0))
  664. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  665. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  666. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  667. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  668. adev->gfx.mec.hpd_eop_obj = NULL;
  669. }
  670. }
  671. #define MEC_HPD_SIZE 2048
  672. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  673. {
  674. int r;
  675. u32 *hpd;
  676. /*
  677. * we assign only 1 pipe because all other pipes will
  678. * be handled by KFD
  679. */
  680. adev->gfx.mec.num_mec = 1;
  681. adev->gfx.mec.num_pipe = 1;
  682. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  683. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  684. r = amdgpu_bo_create(adev,
  685. adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
  686. PAGE_SIZE, true,
  687. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  688. &adev->gfx.mec.hpd_eop_obj);
  689. if (r) {
  690. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  691. return r;
  692. }
  693. }
  694. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  695. if (unlikely(r != 0)) {
  696. gfx_v8_0_mec_fini(adev);
  697. return r;
  698. }
  699. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  700. &adev->gfx.mec.hpd_eop_gpu_addr);
  701. if (r) {
  702. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  703. gfx_v8_0_mec_fini(adev);
  704. return r;
  705. }
  706. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  707. if (r) {
  708. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  709. gfx_v8_0_mec_fini(adev);
  710. return r;
  711. }
  712. memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
  713. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  714. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  715. return 0;
  716. }
  717. static int gfx_v8_0_sw_init(void *handle)
  718. {
  719. int i, r;
  720. struct amdgpu_ring *ring;
  721. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  722. /* EOP Event */
  723. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  724. if (r)
  725. return r;
  726. /* Privileged reg */
  727. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  728. if (r)
  729. return r;
  730. /* Privileged inst */
  731. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  732. if (r)
  733. return r;
  734. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  735. gfx_v8_0_scratch_init(adev);
  736. r = gfx_v8_0_init_microcode(adev);
  737. if (r) {
  738. DRM_ERROR("Failed to load gfx firmware!\n");
  739. return r;
  740. }
  741. r = gfx_v8_0_mec_init(adev);
  742. if (r) {
  743. DRM_ERROR("Failed to init MEC BOs!\n");
  744. return r;
  745. }
  746. r = amdgpu_wb_get(adev, &adev->gfx.ce_sync_offs);
  747. if (r) {
  748. DRM_ERROR("(%d) gfx.ce_sync_offs wb alloc failed\n", r);
  749. return r;
  750. }
  751. /* set up the gfx ring */
  752. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  753. ring = &adev->gfx.gfx_ring[i];
  754. ring->ring_obj = NULL;
  755. sprintf(ring->name, "gfx");
  756. /* no gfx doorbells on iceland */
  757. if (adev->asic_type != CHIP_TOPAZ) {
  758. ring->use_doorbell = true;
  759. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  760. }
  761. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  762. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  763. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP,
  764. AMDGPU_RING_TYPE_GFX);
  765. if (r)
  766. return r;
  767. }
  768. /* set up the compute queues */
  769. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  770. unsigned irq_type;
  771. /* max 32 queues per MEC */
  772. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  773. DRM_ERROR("Too many (%d) compute rings!\n", i);
  774. break;
  775. }
  776. ring = &adev->gfx.compute_ring[i];
  777. ring->ring_obj = NULL;
  778. ring->use_doorbell = true;
  779. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  780. ring->me = 1; /* first MEC */
  781. ring->pipe = i / 8;
  782. ring->queue = i % 8;
  783. sprintf(ring->name, "comp %d.%d.%d", ring->me, ring->pipe, ring->queue);
  784. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  785. /* type-2 packets are deprecated on MEC, use type-3 instead */
  786. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  787. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  788. &adev->gfx.eop_irq, irq_type,
  789. AMDGPU_RING_TYPE_COMPUTE);
  790. if (r)
  791. return r;
  792. }
  793. /* reserve GDS, GWS and OA resource for gfx */
  794. r = amdgpu_bo_create(adev, adev->gds.mem.gfx_partition_size,
  795. PAGE_SIZE, true,
  796. AMDGPU_GEM_DOMAIN_GDS, 0,
  797. NULL, &adev->gds.gds_gfx_bo);
  798. if (r)
  799. return r;
  800. r = amdgpu_bo_create(adev, adev->gds.gws.gfx_partition_size,
  801. PAGE_SIZE, true,
  802. AMDGPU_GEM_DOMAIN_GWS, 0,
  803. NULL, &adev->gds.gws_gfx_bo);
  804. if (r)
  805. return r;
  806. r = amdgpu_bo_create(adev, adev->gds.oa.gfx_partition_size,
  807. PAGE_SIZE, true,
  808. AMDGPU_GEM_DOMAIN_OA, 0,
  809. NULL, &adev->gds.oa_gfx_bo);
  810. if (r)
  811. return r;
  812. adev->gfx.ce_ram_size = 0x8000;
  813. return 0;
  814. }
  815. static int gfx_v8_0_sw_fini(void *handle)
  816. {
  817. int i;
  818. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  819. amdgpu_bo_unref(&adev->gds.oa_gfx_bo);
  820. amdgpu_bo_unref(&adev->gds.gws_gfx_bo);
  821. amdgpu_bo_unref(&adev->gds.gds_gfx_bo);
  822. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  823. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  824. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  825. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  826. amdgpu_wb_free(adev, adev->gfx.ce_sync_offs);
  827. gfx_v8_0_mec_fini(adev);
  828. return 0;
  829. }
  830. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  831. {
  832. const u32 num_tile_mode_states = 32;
  833. const u32 num_secondary_tile_mode_states = 16;
  834. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  835. switch (adev->gfx.config.mem_row_size_in_kb) {
  836. case 1:
  837. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  838. break;
  839. case 2:
  840. default:
  841. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  842. break;
  843. case 4:
  844. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  845. break;
  846. }
  847. switch (adev->asic_type) {
  848. case CHIP_TOPAZ:
  849. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  850. switch (reg_offset) {
  851. case 0:
  852. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  853. PIPE_CONFIG(ADDR_SURF_P2) |
  854. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  855. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  856. break;
  857. case 1:
  858. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  859. PIPE_CONFIG(ADDR_SURF_P2) |
  860. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  861. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  862. break;
  863. case 2:
  864. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  865. PIPE_CONFIG(ADDR_SURF_P2) |
  866. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  867. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  868. break;
  869. case 3:
  870. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  871. PIPE_CONFIG(ADDR_SURF_P2) |
  872. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  873. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  874. break;
  875. case 4:
  876. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  877. PIPE_CONFIG(ADDR_SURF_P2) |
  878. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  879. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  880. break;
  881. case 5:
  882. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  883. PIPE_CONFIG(ADDR_SURF_P2) |
  884. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  885. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  886. break;
  887. case 6:
  888. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  889. PIPE_CONFIG(ADDR_SURF_P2) |
  890. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  891. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  892. break;
  893. case 8:
  894. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  895. PIPE_CONFIG(ADDR_SURF_P2));
  896. break;
  897. case 9:
  898. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  899. PIPE_CONFIG(ADDR_SURF_P2) |
  900. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  901. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  902. break;
  903. case 10:
  904. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  905. PIPE_CONFIG(ADDR_SURF_P2) |
  906. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  907. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  908. break;
  909. case 11:
  910. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  911. PIPE_CONFIG(ADDR_SURF_P2) |
  912. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  913. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  914. break;
  915. case 13:
  916. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  917. PIPE_CONFIG(ADDR_SURF_P2) |
  918. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  919. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  920. break;
  921. case 14:
  922. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  923. PIPE_CONFIG(ADDR_SURF_P2) |
  924. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  925. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  926. break;
  927. case 15:
  928. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  929. PIPE_CONFIG(ADDR_SURF_P2) |
  930. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  931. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  932. break;
  933. case 16:
  934. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  935. PIPE_CONFIG(ADDR_SURF_P2) |
  936. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  937. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  938. break;
  939. case 18:
  940. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  941. PIPE_CONFIG(ADDR_SURF_P2) |
  942. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  943. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  944. break;
  945. case 19:
  946. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  947. PIPE_CONFIG(ADDR_SURF_P2) |
  948. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  949. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  950. break;
  951. case 20:
  952. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  953. PIPE_CONFIG(ADDR_SURF_P2) |
  954. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  955. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  956. break;
  957. case 21:
  958. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  959. PIPE_CONFIG(ADDR_SURF_P2) |
  960. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  961. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  962. break;
  963. case 22:
  964. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  965. PIPE_CONFIG(ADDR_SURF_P2) |
  966. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  967. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  968. break;
  969. case 24:
  970. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  971. PIPE_CONFIG(ADDR_SURF_P2) |
  972. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  973. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  974. break;
  975. case 25:
  976. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  977. PIPE_CONFIG(ADDR_SURF_P2) |
  978. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  979. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  980. break;
  981. case 26:
  982. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  983. PIPE_CONFIG(ADDR_SURF_P2) |
  984. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  985. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  986. break;
  987. case 27:
  988. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  989. PIPE_CONFIG(ADDR_SURF_P2) |
  990. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  991. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  992. break;
  993. case 28:
  994. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  995. PIPE_CONFIG(ADDR_SURF_P2) |
  996. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  997. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  998. break;
  999. case 29:
  1000. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1001. PIPE_CONFIG(ADDR_SURF_P2) |
  1002. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1003. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1004. break;
  1005. case 7:
  1006. case 12:
  1007. case 17:
  1008. case 23:
  1009. /* unused idx */
  1010. continue;
  1011. default:
  1012. gb_tile_moden = 0;
  1013. break;
  1014. };
  1015. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1016. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1017. }
  1018. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1019. switch (reg_offset) {
  1020. case 0:
  1021. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1022. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1023. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1024. NUM_BANKS(ADDR_SURF_8_BANK));
  1025. break;
  1026. case 1:
  1027. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1028. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1029. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1030. NUM_BANKS(ADDR_SURF_8_BANK));
  1031. break;
  1032. case 2:
  1033. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1034. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1035. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1036. NUM_BANKS(ADDR_SURF_8_BANK));
  1037. break;
  1038. case 3:
  1039. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1040. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1041. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1042. NUM_BANKS(ADDR_SURF_8_BANK));
  1043. break;
  1044. case 4:
  1045. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1046. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1047. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1048. NUM_BANKS(ADDR_SURF_8_BANK));
  1049. break;
  1050. case 5:
  1051. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1052. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1053. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1054. NUM_BANKS(ADDR_SURF_8_BANK));
  1055. break;
  1056. case 6:
  1057. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1058. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1059. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1060. NUM_BANKS(ADDR_SURF_8_BANK));
  1061. break;
  1062. case 8:
  1063. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1064. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1065. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1066. NUM_BANKS(ADDR_SURF_16_BANK));
  1067. break;
  1068. case 9:
  1069. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1070. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1071. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1072. NUM_BANKS(ADDR_SURF_16_BANK));
  1073. break;
  1074. case 10:
  1075. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1076. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1077. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1078. NUM_BANKS(ADDR_SURF_16_BANK));
  1079. break;
  1080. case 11:
  1081. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1082. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1083. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1084. NUM_BANKS(ADDR_SURF_16_BANK));
  1085. break;
  1086. case 12:
  1087. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1088. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1089. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1090. NUM_BANKS(ADDR_SURF_16_BANK));
  1091. break;
  1092. case 13:
  1093. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1094. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1095. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1096. NUM_BANKS(ADDR_SURF_16_BANK));
  1097. break;
  1098. case 14:
  1099. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1100. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1101. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1102. NUM_BANKS(ADDR_SURF_8_BANK));
  1103. break;
  1104. case 7:
  1105. /* unused idx */
  1106. continue;
  1107. default:
  1108. gb_tile_moden = 0;
  1109. break;
  1110. };
  1111. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  1112. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  1113. }
  1114. case CHIP_TONGA:
  1115. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1116. switch (reg_offset) {
  1117. case 0:
  1118. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1119. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1120. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1121. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1122. break;
  1123. case 1:
  1124. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1125. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1126. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1127. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1128. break;
  1129. case 2:
  1130. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1131. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1132. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1133. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1134. break;
  1135. case 3:
  1136. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1137. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1138. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1139. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1140. break;
  1141. case 4:
  1142. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1143. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1144. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1145. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1146. break;
  1147. case 5:
  1148. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1149. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1150. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1151. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1152. break;
  1153. case 6:
  1154. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1155. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1156. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1157. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1158. break;
  1159. case 7:
  1160. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1161. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1162. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1163. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1164. break;
  1165. case 8:
  1166. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1167. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  1168. break;
  1169. case 9:
  1170. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1171. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1172. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1173. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1174. break;
  1175. case 10:
  1176. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1177. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1178. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1179. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1180. break;
  1181. case 11:
  1182. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1183. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1184. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1185. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1186. break;
  1187. case 12:
  1188. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1189. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1190. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1191. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1192. break;
  1193. case 13:
  1194. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1195. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1196. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1197. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1198. break;
  1199. case 14:
  1200. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1201. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1202. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1203. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1204. break;
  1205. case 15:
  1206. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1207. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1208. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1209. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1210. break;
  1211. case 16:
  1212. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1213. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1214. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1215. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1216. break;
  1217. case 17:
  1218. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1219. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1220. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1221. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1222. break;
  1223. case 18:
  1224. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1225. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1226. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1227. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1228. break;
  1229. case 19:
  1230. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1231. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1232. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1233. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1234. break;
  1235. case 20:
  1236. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1237. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1238. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1239. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1240. break;
  1241. case 21:
  1242. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1243. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1244. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1245. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1246. break;
  1247. case 22:
  1248. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1249. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1250. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1251. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1252. break;
  1253. case 23:
  1254. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1255. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1256. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1257. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1258. break;
  1259. case 24:
  1260. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1261. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1262. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1263. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1264. break;
  1265. case 25:
  1266. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1267. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1268. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1269. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1270. break;
  1271. case 26:
  1272. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1273. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1274. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1275. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1276. break;
  1277. case 27:
  1278. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1279. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1280. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1281. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1282. break;
  1283. case 28:
  1284. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1285. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1286. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1287. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1288. break;
  1289. case 29:
  1290. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1291. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1292. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1293. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1294. break;
  1295. case 30:
  1296. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1297. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1298. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1299. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1300. break;
  1301. default:
  1302. gb_tile_moden = 0;
  1303. break;
  1304. };
  1305. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1306. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1307. }
  1308. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1309. switch (reg_offset) {
  1310. case 0:
  1311. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1312. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1313. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1314. NUM_BANKS(ADDR_SURF_16_BANK));
  1315. break;
  1316. case 1:
  1317. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1318. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1319. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1320. NUM_BANKS(ADDR_SURF_16_BANK));
  1321. break;
  1322. case 2:
  1323. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1324. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1325. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1326. NUM_BANKS(ADDR_SURF_16_BANK));
  1327. break;
  1328. case 3:
  1329. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1330. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1331. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1332. NUM_BANKS(ADDR_SURF_16_BANK));
  1333. break;
  1334. case 4:
  1335. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1336. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1337. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1338. NUM_BANKS(ADDR_SURF_16_BANK));
  1339. break;
  1340. case 5:
  1341. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1342. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1343. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1344. NUM_BANKS(ADDR_SURF_16_BANK));
  1345. break;
  1346. case 6:
  1347. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1348. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1349. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1350. NUM_BANKS(ADDR_SURF_16_BANK));
  1351. break;
  1352. case 8:
  1353. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1354. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1355. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1356. NUM_BANKS(ADDR_SURF_16_BANK));
  1357. break;
  1358. case 9:
  1359. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1360. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1361. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1362. NUM_BANKS(ADDR_SURF_16_BANK));
  1363. break;
  1364. case 10:
  1365. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1366. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1367. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1368. NUM_BANKS(ADDR_SURF_16_BANK));
  1369. break;
  1370. case 11:
  1371. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1372. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1373. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1374. NUM_BANKS(ADDR_SURF_16_BANK));
  1375. break;
  1376. case 12:
  1377. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1378. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1379. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1380. NUM_BANKS(ADDR_SURF_8_BANK));
  1381. break;
  1382. case 13:
  1383. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1384. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1385. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1386. NUM_BANKS(ADDR_SURF_4_BANK));
  1387. break;
  1388. case 14:
  1389. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1390. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1391. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1392. NUM_BANKS(ADDR_SURF_4_BANK));
  1393. break;
  1394. case 7:
  1395. /* unused idx */
  1396. continue;
  1397. default:
  1398. gb_tile_moden = 0;
  1399. break;
  1400. };
  1401. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  1402. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  1403. }
  1404. break;
  1405. case CHIP_CARRIZO:
  1406. default:
  1407. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1408. switch (reg_offset) {
  1409. case 0:
  1410. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1411. PIPE_CONFIG(ADDR_SURF_P2) |
  1412. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1413. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1414. break;
  1415. case 1:
  1416. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1417. PIPE_CONFIG(ADDR_SURF_P2) |
  1418. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1419. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1420. break;
  1421. case 2:
  1422. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1423. PIPE_CONFIG(ADDR_SURF_P2) |
  1424. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1425. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1426. break;
  1427. case 3:
  1428. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1429. PIPE_CONFIG(ADDR_SURF_P2) |
  1430. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1431. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1432. break;
  1433. case 4:
  1434. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1435. PIPE_CONFIG(ADDR_SURF_P2) |
  1436. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1437. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1438. break;
  1439. case 5:
  1440. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1441. PIPE_CONFIG(ADDR_SURF_P2) |
  1442. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1443. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1444. break;
  1445. case 6:
  1446. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1447. PIPE_CONFIG(ADDR_SURF_P2) |
  1448. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1449. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1450. break;
  1451. case 8:
  1452. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1453. PIPE_CONFIG(ADDR_SURF_P2));
  1454. break;
  1455. case 9:
  1456. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1457. PIPE_CONFIG(ADDR_SURF_P2) |
  1458. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1459. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1460. break;
  1461. case 10:
  1462. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1463. PIPE_CONFIG(ADDR_SURF_P2) |
  1464. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1465. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1466. break;
  1467. case 11:
  1468. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1469. PIPE_CONFIG(ADDR_SURF_P2) |
  1470. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1471. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1472. break;
  1473. case 13:
  1474. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1475. PIPE_CONFIG(ADDR_SURF_P2) |
  1476. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1477. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1478. break;
  1479. case 14:
  1480. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1481. PIPE_CONFIG(ADDR_SURF_P2) |
  1482. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1483. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1484. break;
  1485. case 15:
  1486. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1487. PIPE_CONFIG(ADDR_SURF_P2) |
  1488. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1489. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1490. break;
  1491. case 16:
  1492. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1493. PIPE_CONFIG(ADDR_SURF_P2) |
  1494. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1495. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1496. break;
  1497. case 18:
  1498. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1499. PIPE_CONFIG(ADDR_SURF_P2) |
  1500. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1501. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1502. break;
  1503. case 19:
  1504. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1505. PIPE_CONFIG(ADDR_SURF_P2) |
  1506. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1507. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1508. break;
  1509. case 20:
  1510. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1511. PIPE_CONFIG(ADDR_SURF_P2) |
  1512. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1513. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1514. break;
  1515. case 21:
  1516. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1517. PIPE_CONFIG(ADDR_SURF_P2) |
  1518. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1519. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1520. break;
  1521. case 22:
  1522. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1523. PIPE_CONFIG(ADDR_SURF_P2) |
  1524. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1525. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1526. break;
  1527. case 24:
  1528. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1529. PIPE_CONFIG(ADDR_SURF_P2) |
  1530. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1531. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1532. break;
  1533. case 25:
  1534. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1535. PIPE_CONFIG(ADDR_SURF_P2) |
  1536. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1537. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1538. break;
  1539. case 26:
  1540. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1541. PIPE_CONFIG(ADDR_SURF_P2) |
  1542. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1543. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1544. break;
  1545. case 27:
  1546. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1547. PIPE_CONFIG(ADDR_SURF_P2) |
  1548. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1549. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1550. break;
  1551. case 28:
  1552. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1553. PIPE_CONFIG(ADDR_SURF_P2) |
  1554. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1555. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1556. break;
  1557. case 29:
  1558. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1559. PIPE_CONFIG(ADDR_SURF_P2) |
  1560. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1561. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1562. break;
  1563. case 7:
  1564. case 12:
  1565. case 17:
  1566. case 23:
  1567. /* unused idx */
  1568. continue;
  1569. default:
  1570. gb_tile_moden = 0;
  1571. break;
  1572. };
  1573. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1574. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1575. }
  1576. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1577. switch (reg_offset) {
  1578. case 0:
  1579. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1580. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1581. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1582. NUM_BANKS(ADDR_SURF_8_BANK));
  1583. break;
  1584. case 1:
  1585. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1586. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1587. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1588. NUM_BANKS(ADDR_SURF_8_BANK));
  1589. break;
  1590. case 2:
  1591. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1592. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1593. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1594. NUM_BANKS(ADDR_SURF_8_BANK));
  1595. break;
  1596. case 3:
  1597. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1598. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1599. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1600. NUM_BANKS(ADDR_SURF_8_BANK));
  1601. break;
  1602. case 4:
  1603. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1604. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1605. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1606. NUM_BANKS(ADDR_SURF_8_BANK));
  1607. break;
  1608. case 5:
  1609. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1610. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1611. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1612. NUM_BANKS(ADDR_SURF_8_BANK));
  1613. break;
  1614. case 6:
  1615. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1616. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1617. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1618. NUM_BANKS(ADDR_SURF_8_BANK));
  1619. break;
  1620. case 8:
  1621. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1622. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1623. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1624. NUM_BANKS(ADDR_SURF_16_BANK));
  1625. break;
  1626. case 9:
  1627. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1628. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1629. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1630. NUM_BANKS(ADDR_SURF_16_BANK));
  1631. break;
  1632. case 10:
  1633. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1634. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1635. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1636. NUM_BANKS(ADDR_SURF_16_BANK));
  1637. break;
  1638. case 11:
  1639. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1640. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1641. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1642. NUM_BANKS(ADDR_SURF_16_BANK));
  1643. break;
  1644. case 12:
  1645. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1646. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1647. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1648. NUM_BANKS(ADDR_SURF_16_BANK));
  1649. break;
  1650. case 13:
  1651. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1652. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1653. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1654. NUM_BANKS(ADDR_SURF_16_BANK));
  1655. break;
  1656. case 14:
  1657. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1658. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1659. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1660. NUM_BANKS(ADDR_SURF_8_BANK));
  1661. break;
  1662. case 7:
  1663. /* unused idx */
  1664. continue;
  1665. default:
  1666. gb_tile_moden = 0;
  1667. break;
  1668. };
  1669. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  1670. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  1671. }
  1672. }
  1673. }
  1674. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  1675. {
  1676. u32 i, mask = 0;
  1677. for (i = 0; i < bit_width; i++) {
  1678. mask <<= 1;
  1679. mask |= 1;
  1680. }
  1681. return mask;
  1682. }
  1683. void gfx_v8_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num)
  1684. {
  1685. u32 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1686. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) {
  1687. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1688. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1689. } else if (se_num == 0xffffffff) {
  1690. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1691. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1692. } else if (sh_num == 0xffffffff) {
  1693. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1694. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1695. } else {
  1696. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1697. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1698. }
  1699. WREG32(mmGRBM_GFX_INDEX, data);
  1700. }
  1701. static u32 gfx_v8_0_get_rb_disabled(struct amdgpu_device *adev,
  1702. u32 max_rb_num_per_se,
  1703. u32 sh_per_se)
  1704. {
  1705. u32 data, mask;
  1706. data = RREG32(mmCC_RB_BACKEND_DISABLE);
  1707. if (data & 1)
  1708. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1709. else
  1710. data = 0;
  1711. data |= RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  1712. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1713. mask = gfx_v8_0_create_bitmask(max_rb_num_per_se / sh_per_se);
  1714. return data & mask;
  1715. }
  1716. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev,
  1717. u32 se_num, u32 sh_per_se,
  1718. u32 max_rb_num_per_se)
  1719. {
  1720. int i, j;
  1721. u32 data, mask;
  1722. u32 disabled_rbs = 0;
  1723. u32 enabled_rbs = 0;
  1724. mutex_lock(&adev->grbm_idx_mutex);
  1725. for (i = 0; i < se_num; i++) {
  1726. for (j = 0; j < sh_per_se; j++) {
  1727. gfx_v8_0_select_se_sh(adev, i, j);
  1728. data = gfx_v8_0_get_rb_disabled(adev,
  1729. max_rb_num_per_se, sh_per_se);
  1730. disabled_rbs |= data << ((i * sh_per_se + j) *
  1731. RB_BITMAP_WIDTH_PER_SH);
  1732. }
  1733. }
  1734. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  1735. mutex_unlock(&adev->grbm_idx_mutex);
  1736. mask = 1;
  1737. for (i = 0; i < max_rb_num_per_se * se_num; i++) {
  1738. if (!(disabled_rbs & mask))
  1739. enabled_rbs |= mask;
  1740. mask <<= 1;
  1741. }
  1742. adev->gfx.config.backend_enable_mask = enabled_rbs;
  1743. mutex_lock(&adev->grbm_idx_mutex);
  1744. for (i = 0; i < se_num; i++) {
  1745. gfx_v8_0_select_se_sh(adev, i, 0xffffffff);
  1746. data = 0;
  1747. for (j = 0; j < sh_per_se; j++) {
  1748. switch (enabled_rbs & 3) {
  1749. case 0:
  1750. if (j == 0)
  1751. data |= (RASTER_CONFIG_RB_MAP_3 <<
  1752. PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT);
  1753. else
  1754. data |= (RASTER_CONFIG_RB_MAP_0 <<
  1755. PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT);
  1756. break;
  1757. case 1:
  1758. data |= (RASTER_CONFIG_RB_MAP_0 <<
  1759. (i * sh_per_se + j) * 2);
  1760. break;
  1761. case 2:
  1762. data |= (RASTER_CONFIG_RB_MAP_3 <<
  1763. (i * sh_per_se + j) * 2);
  1764. break;
  1765. case 3:
  1766. default:
  1767. data |= (RASTER_CONFIG_RB_MAP_2 <<
  1768. (i * sh_per_se + j) * 2);
  1769. break;
  1770. }
  1771. enabled_rbs >>= 2;
  1772. }
  1773. WREG32(mmPA_SC_RASTER_CONFIG, data);
  1774. }
  1775. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  1776. mutex_unlock(&adev->grbm_idx_mutex);
  1777. }
  1778. /**
  1779. * gmc_v8_0_init_compute_vmid - gart enable
  1780. *
  1781. * @rdev: amdgpu_device pointer
  1782. *
  1783. * Initialize compute vmid sh_mem registers
  1784. *
  1785. */
  1786. #define DEFAULT_SH_MEM_BASES (0x6000)
  1787. #define FIRST_COMPUTE_VMID (8)
  1788. #define LAST_COMPUTE_VMID (16)
  1789. static void gmc_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  1790. {
  1791. int i;
  1792. uint32_t sh_mem_config;
  1793. uint32_t sh_mem_bases;
  1794. /*
  1795. * Configure apertures:
  1796. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1797. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1798. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1799. */
  1800. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1801. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  1802. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  1803. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1804. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  1805. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  1806. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  1807. mutex_lock(&adev->srbm_mutex);
  1808. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1809. vi_srbm_select(adev, 0, 0, 0, i);
  1810. /* CP and shaders */
  1811. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  1812. WREG32(mmSH_MEM_APE1_BASE, 1);
  1813. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  1814. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  1815. }
  1816. vi_srbm_select(adev, 0, 0, 0, 0);
  1817. mutex_unlock(&adev->srbm_mutex);
  1818. }
  1819. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  1820. {
  1821. u32 gb_addr_config;
  1822. u32 mc_shared_chmap, mc_arb_ramcfg;
  1823. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1824. u32 tmp;
  1825. int i;
  1826. switch (adev->asic_type) {
  1827. case CHIP_TOPAZ:
  1828. adev->gfx.config.max_shader_engines = 1;
  1829. adev->gfx.config.max_tile_pipes = 2;
  1830. adev->gfx.config.max_cu_per_sh = 6;
  1831. adev->gfx.config.max_sh_per_se = 1;
  1832. adev->gfx.config.max_backends_per_se = 2;
  1833. adev->gfx.config.max_texture_channel_caches = 2;
  1834. adev->gfx.config.max_gprs = 256;
  1835. adev->gfx.config.max_gs_threads = 32;
  1836. adev->gfx.config.max_hw_contexts = 8;
  1837. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1838. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1839. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1840. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1841. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1842. break;
  1843. case CHIP_TONGA:
  1844. adev->gfx.config.max_shader_engines = 4;
  1845. adev->gfx.config.max_tile_pipes = 8;
  1846. adev->gfx.config.max_cu_per_sh = 8;
  1847. adev->gfx.config.max_sh_per_se = 1;
  1848. adev->gfx.config.max_backends_per_se = 2;
  1849. adev->gfx.config.max_texture_channel_caches = 8;
  1850. adev->gfx.config.max_gprs = 256;
  1851. adev->gfx.config.max_gs_threads = 32;
  1852. adev->gfx.config.max_hw_contexts = 8;
  1853. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1854. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1855. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1856. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1857. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1858. break;
  1859. case CHIP_CARRIZO:
  1860. adev->gfx.config.max_shader_engines = 1;
  1861. adev->gfx.config.max_tile_pipes = 2;
  1862. adev->gfx.config.max_sh_per_se = 1;
  1863. switch (adev->pdev->revision) {
  1864. case 0xc4:
  1865. case 0x84:
  1866. case 0xc8:
  1867. case 0xcc:
  1868. /* B10 */
  1869. adev->gfx.config.max_cu_per_sh = 8;
  1870. adev->gfx.config.max_backends_per_se = 2;
  1871. break;
  1872. case 0xc5:
  1873. case 0x81:
  1874. case 0x85:
  1875. case 0xc9:
  1876. case 0xcd:
  1877. /* B8 */
  1878. adev->gfx.config.max_cu_per_sh = 6;
  1879. adev->gfx.config.max_backends_per_se = 2;
  1880. break;
  1881. case 0xc6:
  1882. case 0xca:
  1883. case 0xce:
  1884. /* B6 */
  1885. adev->gfx.config.max_cu_per_sh = 6;
  1886. adev->gfx.config.max_backends_per_se = 2;
  1887. break;
  1888. case 0xc7:
  1889. case 0x87:
  1890. case 0xcb:
  1891. default:
  1892. /* B4 */
  1893. adev->gfx.config.max_cu_per_sh = 4;
  1894. adev->gfx.config.max_backends_per_se = 1;
  1895. break;
  1896. }
  1897. adev->gfx.config.max_texture_channel_caches = 2;
  1898. adev->gfx.config.max_gprs = 256;
  1899. adev->gfx.config.max_gs_threads = 32;
  1900. adev->gfx.config.max_hw_contexts = 8;
  1901. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1902. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1903. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1904. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1905. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1906. break;
  1907. default:
  1908. adev->gfx.config.max_shader_engines = 2;
  1909. adev->gfx.config.max_tile_pipes = 4;
  1910. adev->gfx.config.max_cu_per_sh = 2;
  1911. adev->gfx.config.max_sh_per_se = 1;
  1912. adev->gfx.config.max_backends_per_se = 2;
  1913. adev->gfx.config.max_texture_channel_caches = 4;
  1914. adev->gfx.config.max_gprs = 256;
  1915. adev->gfx.config.max_gs_threads = 32;
  1916. adev->gfx.config.max_hw_contexts = 8;
  1917. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1918. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1919. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1920. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1921. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1922. break;
  1923. }
  1924. tmp = RREG32(mmGRBM_CNTL);
  1925. tmp = REG_SET_FIELD(tmp, GRBM_CNTL, READ_TIMEOUT, 0xff);
  1926. WREG32(mmGRBM_CNTL, tmp);
  1927. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1928. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1929. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1930. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1931. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1932. if (adev->flags & AMDGPU_IS_APU) {
  1933. /* Get memory bank mapping mode. */
  1934. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1935. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1936. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1937. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1938. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1939. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1940. /* Validate settings in case only one DIMM installed. */
  1941. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1942. dimm00_addr_map = 0;
  1943. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1944. dimm01_addr_map = 0;
  1945. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1946. dimm10_addr_map = 0;
  1947. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1948. dimm11_addr_map = 0;
  1949. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1950. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1951. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1952. adev->gfx.config.mem_row_size_in_kb = 2;
  1953. else
  1954. adev->gfx.config.mem_row_size_in_kb = 1;
  1955. } else {
  1956. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1957. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1958. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1959. adev->gfx.config.mem_row_size_in_kb = 4;
  1960. }
  1961. adev->gfx.config.shader_engine_tile_size = 32;
  1962. adev->gfx.config.num_gpus = 1;
  1963. adev->gfx.config.multi_gpu_tile_size = 64;
  1964. /* fix up row size */
  1965. switch (adev->gfx.config.mem_row_size_in_kb) {
  1966. case 1:
  1967. default:
  1968. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1969. break;
  1970. case 2:
  1971. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1972. break;
  1973. case 4:
  1974. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1975. break;
  1976. }
  1977. adev->gfx.config.gb_addr_config = gb_addr_config;
  1978. WREG32(mmGB_ADDR_CONFIG, gb_addr_config);
  1979. WREG32(mmHDP_ADDR_CONFIG, gb_addr_config);
  1980. WREG32(mmDMIF_ADDR_CALC, gb_addr_config);
  1981. WREG32(mmSDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET,
  1982. gb_addr_config & 0x70);
  1983. WREG32(mmSDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET,
  1984. gb_addr_config & 0x70);
  1985. WREG32(mmUVD_UDEC_ADDR_CONFIG, gb_addr_config);
  1986. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  1987. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  1988. gfx_v8_0_tiling_mode_table_init(adev);
  1989. gfx_v8_0_setup_rb(adev, adev->gfx.config.max_shader_engines,
  1990. adev->gfx.config.max_sh_per_se,
  1991. adev->gfx.config.max_backends_per_se);
  1992. /* XXX SH_MEM regs */
  1993. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1994. mutex_lock(&adev->srbm_mutex);
  1995. for (i = 0; i < 16; i++) {
  1996. vi_srbm_select(adev, 0, 0, 0, i);
  1997. /* CP and shaders */
  1998. if (i == 0) {
  1999. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  2000. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  2001. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  2002. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  2003. WREG32(mmSH_MEM_CONFIG, tmp);
  2004. } else {
  2005. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  2006. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_NC);
  2007. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  2008. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  2009. WREG32(mmSH_MEM_CONFIG, tmp);
  2010. }
  2011. WREG32(mmSH_MEM_APE1_BASE, 1);
  2012. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  2013. WREG32(mmSH_MEM_BASES, 0);
  2014. }
  2015. vi_srbm_select(adev, 0, 0, 0, 0);
  2016. mutex_unlock(&adev->srbm_mutex);
  2017. gmc_v8_0_init_compute_vmid(adev);
  2018. mutex_lock(&adev->grbm_idx_mutex);
  2019. /*
  2020. * making sure that the following register writes will be broadcasted
  2021. * to all the shaders
  2022. */
  2023. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2024. WREG32(mmPA_SC_FIFO_SIZE,
  2025. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  2026. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  2027. (adev->gfx.config.sc_prim_fifo_size_backend <<
  2028. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  2029. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  2030. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  2031. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  2032. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  2033. mutex_unlock(&adev->grbm_idx_mutex);
  2034. }
  2035. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  2036. {
  2037. u32 i, j, k;
  2038. u32 mask;
  2039. mutex_lock(&adev->grbm_idx_mutex);
  2040. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  2041. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  2042. gfx_v8_0_select_se_sh(adev, i, j);
  2043. for (k = 0; k < adev->usec_timeout; k++) {
  2044. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  2045. break;
  2046. udelay(1);
  2047. }
  2048. }
  2049. }
  2050. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2051. mutex_unlock(&adev->grbm_idx_mutex);
  2052. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  2053. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  2054. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  2055. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  2056. for (k = 0; k < adev->usec_timeout; k++) {
  2057. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  2058. break;
  2059. udelay(1);
  2060. }
  2061. }
  2062. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  2063. bool enable)
  2064. {
  2065. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  2066. if (enable) {
  2067. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, 1);
  2068. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, 1);
  2069. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, 1);
  2070. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, 1);
  2071. } else {
  2072. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, 0);
  2073. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, 0);
  2074. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, 0);
  2075. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, 0);
  2076. }
  2077. WREG32(mmCP_INT_CNTL_RING0, tmp);
  2078. }
  2079. void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  2080. {
  2081. u32 tmp = RREG32(mmRLC_CNTL);
  2082. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  2083. WREG32(mmRLC_CNTL, tmp);
  2084. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  2085. gfx_v8_0_wait_for_rlc_serdes(adev);
  2086. }
  2087. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  2088. {
  2089. u32 tmp = RREG32(mmGRBM_SOFT_RESET);
  2090. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2091. WREG32(mmGRBM_SOFT_RESET, tmp);
  2092. udelay(50);
  2093. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  2094. WREG32(mmGRBM_SOFT_RESET, tmp);
  2095. udelay(50);
  2096. }
  2097. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  2098. {
  2099. u32 tmp = RREG32(mmRLC_CNTL);
  2100. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 1);
  2101. WREG32(mmRLC_CNTL, tmp);
  2102. /* carrizo do enable cp interrupt after cp inited */
  2103. if (adev->asic_type != CHIP_CARRIZO)
  2104. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  2105. udelay(50);
  2106. }
  2107. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  2108. {
  2109. const struct rlc_firmware_header_v2_0 *hdr;
  2110. const __le32 *fw_data;
  2111. unsigned i, fw_size;
  2112. if (!adev->gfx.rlc_fw)
  2113. return -EINVAL;
  2114. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  2115. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  2116. adev->gfx.rlc_fw_version = le32_to_cpu(hdr->header.ucode_version);
  2117. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  2118. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2119. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  2120. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  2121. for (i = 0; i < fw_size; i++)
  2122. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  2123. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  2124. return 0;
  2125. }
  2126. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  2127. {
  2128. int r;
  2129. gfx_v8_0_rlc_stop(adev);
  2130. /* disable CG */
  2131. WREG32(mmRLC_CGCG_CGLS_CTRL, 0);
  2132. /* disable PG */
  2133. WREG32(mmRLC_PG_CNTL, 0);
  2134. gfx_v8_0_rlc_reset(adev);
  2135. if (!adev->firmware.smu_load) {
  2136. /* legacy rlc firmware loading */
  2137. r = gfx_v8_0_rlc_load_microcode(adev);
  2138. if (r)
  2139. return r;
  2140. } else {
  2141. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2142. AMDGPU_UCODE_ID_RLC_G);
  2143. if (r)
  2144. return -EINVAL;
  2145. }
  2146. gfx_v8_0_rlc_start(adev);
  2147. return 0;
  2148. }
  2149. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  2150. {
  2151. int i;
  2152. u32 tmp = RREG32(mmCP_ME_CNTL);
  2153. if (enable) {
  2154. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  2155. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  2156. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  2157. } else {
  2158. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  2159. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  2160. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  2161. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2162. adev->gfx.gfx_ring[i].ready = false;
  2163. }
  2164. WREG32(mmCP_ME_CNTL, tmp);
  2165. udelay(50);
  2166. }
  2167. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  2168. {
  2169. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  2170. const struct gfx_firmware_header_v1_0 *ce_hdr;
  2171. const struct gfx_firmware_header_v1_0 *me_hdr;
  2172. const __le32 *fw_data;
  2173. unsigned i, fw_size;
  2174. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  2175. return -EINVAL;
  2176. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  2177. adev->gfx.pfp_fw->data;
  2178. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  2179. adev->gfx.ce_fw->data;
  2180. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  2181. adev->gfx.me_fw->data;
  2182. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  2183. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  2184. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  2185. adev->gfx.pfp_fw_version = le32_to_cpu(pfp_hdr->header.ucode_version);
  2186. adev->gfx.ce_fw_version = le32_to_cpu(ce_hdr->header.ucode_version);
  2187. adev->gfx.me_fw_version = le32_to_cpu(me_hdr->header.ucode_version);
  2188. adev->gfx.me_feature_version = le32_to_cpu(me_hdr->ucode_feature_version);
  2189. adev->gfx.ce_feature_version = le32_to_cpu(ce_hdr->ucode_feature_version);
  2190. adev->gfx.pfp_feature_version = le32_to_cpu(pfp_hdr->ucode_feature_version);
  2191. gfx_v8_0_cp_gfx_enable(adev, false);
  2192. /* PFP */
  2193. fw_data = (const __le32 *)
  2194. (adev->gfx.pfp_fw->data +
  2195. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  2196. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  2197. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  2198. for (i = 0; i < fw_size; i++)
  2199. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  2200. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  2201. /* CE */
  2202. fw_data = (const __le32 *)
  2203. (adev->gfx.ce_fw->data +
  2204. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  2205. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  2206. WREG32(mmCP_CE_UCODE_ADDR, 0);
  2207. for (i = 0; i < fw_size; i++)
  2208. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  2209. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  2210. /* ME */
  2211. fw_data = (const __le32 *)
  2212. (adev->gfx.me_fw->data +
  2213. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  2214. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  2215. WREG32(mmCP_ME_RAM_WADDR, 0);
  2216. for (i = 0; i < fw_size; i++)
  2217. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  2218. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  2219. return 0;
  2220. }
  2221. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  2222. {
  2223. u32 count = 0;
  2224. const struct cs_section_def *sect = NULL;
  2225. const struct cs_extent_def *ext = NULL;
  2226. /* begin clear state */
  2227. count += 2;
  2228. /* context control state */
  2229. count += 3;
  2230. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  2231. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2232. if (sect->id == SECT_CONTEXT)
  2233. count += 2 + ext->reg_count;
  2234. else
  2235. return 0;
  2236. }
  2237. }
  2238. /* pa_sc_raster_config/pa_sc_raster_config1 */
  2239. count += 4;
  2240. /* end clear state */
  2241. count += 2;
  2242. /* clear state */
  2243. count += 2;
  2244. return count;
  2245. }
  2246. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  2247. {
  2248. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  2249. const struct cs_section_def *sect = NULL;
  2250. const struct cs_extent_def *ext = NULL;
  2251. int r, i;
  2252. /* init the CP */
  2253. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  2254. WREG32(mmCP_ENDIAN_SWAP, 0);
  2255. WREG32(mmCP_DEVICE_ID, 1);
  2256. gfx_v8_0_cp_gfx_enable(adev, true);
  2257. r = amdgpu_ring_lock(ring, gfx_v8_0_get_csb_size(adev) + 4);
  2258. if (r) {
  2259. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  2260. return r;
  2261. }
  2262. /* clear state buffer */
  2263. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2264. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2265. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2266. amdgpu_ring_write(ring, 0x80000000);
  2267. amdgpu_ring_write(ring, 0x80000000);
  2268. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  2269. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2270. if (sect->id == SECT_CONTEXT) {
  2271. amdgpu_ring_write(ring,
  2272. PACKET3(PACKET3_SET_CONTEXT_REG,
  2273. ext->reg_count));
  2274. amdgpu_ring_write(ring,
  2275. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  2276. for (i = 0; i < ext->reg_count; i++)
  2277. amdgpu_ring_write(ring, ext->extent[i]);
  2278. }
  2279. }
  2280. }
  2281. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2282. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  2283. switch (adev->asic_type) {
  2284. case CHIP_TONGA:
  2285. amdgpu_ring_write(ring, 0x16000012);
  2286. amdgpu_ring_write(ring, 0x0000002A);
  2287. break;
  2288. case CHIP_TOPAZ:
  2289. case CHIP_CARRIZO:
  2290. amdgpu_ring_write(ring, 0x00000002);
  2291. amdgpu_ring_write(ring, 0x00000000);
  2292. break;
  2293. default:
  2294. BUG();
  2295. }
  2296. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2297. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  2298. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  2299. amdgpu_ring_write(ring, 0);
  2300. /* init the CE partitions */
  2301. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  2302. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  2303. amdgpu_ring_write(ring, 0x8000);
  2304. amdgpu_ring_write(ring, 0x8000);
  2305. amdgpu_ring_unlock_commit(ring);
  2306. return 0;
  2307. }
  2308. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  2309. {
  2310. struct amdgpu_ring *ring;
  2311. u32 tmp;
  2312. u32 rb_bufsz;
  2313. u64 rb_addr, rptr_addr;
  2314. int r;
  2315. /* Set the write pointer delay */
  2316. WREG32(mmCP_RB_WPTR_DELAY, 0);
  2317. /* set the RB to use vmid 0 */
  2318. WREG32(mmCP_RB_VMID, 0);
  2319. /* Set ring buffer size */
  2320. ring = &adev->gfx.gfx_ring[0];
  2321. rb_bufsz = order_base_2(ring->ring_size / 8);
  2322. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  2323. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  2324. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  2325. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  2326. #ifdef __BIG_ENDIAN
  2327. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  2328. #endif
  2329. WREG32(mmCP_RB0_CNTL, tmp);
  2330. /* Initialize the ring buffer's read and write pointers */
  2331. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  2332. ring->wptr = 0;
  2333. WREG32(mmCP_RB0_WPTR, ring->wptr);
  2334. /* set the wb address wether it's enabled or not */
  2335. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2336. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  2337. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  2338. mdelay(1);
  2339. WREG32(mmCP_RB0_CNTL, tmp);
  2340. rb_addr = ring->gpu_addr >> 8;
  2341. WREG32(mmCP_RB0_BASE, rb_addr);
  2342. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  2343. /* no gfx doorbells on iceland */
  2344. if (adev->asic_type != CHIP_TOPAZ) {
  2345. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  2346. if (ring->use_doorbell) {
  2347. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2348. DOORBELL_OFFSET, ring->doorbell_index);
  2349. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2350. DOORBELL_EN, 1);
  2351. } else {
  2352. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2353. DOORBELL_EN, 0);
  2354. }
  2355. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  2356. if (adev->asic_type == CHIP_TONGA) {
  2357. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  2358. DOORBELL_RANGE_LOWER,
  2359. AMDGPU_DOORBELL_GFX_RING0);
  2360. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  2361. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  2362. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  2363. }
  2364. }
  2365. /* start the ring */
  2366. gfx_v8_0_cp_gfx_start(adev);
  2367. ring->ready = true;
  2368. r = amdgpu_ring_test_ring(ring);
  2369. if (r) {
  2370. ring->ready = false;
  2371. return r;
  2372. }
  2373. return 0;
  2374. }
  2375. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2376. {
  2377. int i;
  2378. if (enable) {
  2379. WREG32(mmCP_MEC_CNTL, 0);
  2380. } else {
  2381. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2382. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2383. adev->gfx.compute_ring[i].ready = false;
  2384. }
  2385. udelay(50);
  2386. }
  2387. static int gfx_v8_0_cp_compute_start(struct amdgpu_device *adev)
  2388. {
  2389. gfx_v8_0_cp_compute_enable(adev, true);
  2390. return 0;
  2391. }
  2392. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2393. {
  2394. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2395. const __le32 *fw_data;
  2396. unsigned i, fw_size;
  2397. if (!adev->gfx.mec_fw)
  2398. return -EINVAL;
  2399. gfx_v8_0_cp_compute_enable(adev, false);
  2400. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2401. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2402. adev->gfx.mec_fw_version = le32_to_cpu(mec_hdr->header.ucode_version);
  2403. fw_data = (const __le32 *)
  2404. (adev->gfx.mec_fw->data +
  2405. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2406. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  2407. /* MEC1 */
  2408. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  2409. for (i = 0; i < fw_size; i++)
  2410. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  2411. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  2412. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  2413. if (adev->gfx.mec2_fw) {
  2414. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  2415. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  2416. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  2417. adev->gfx.mec2_fw_version = le32_to_cpu(mec2_hdr->header.ucode_version);
  2418. fw_data = (const __le32 *)
  2419. (adev->gfx.mec2_fw->data +
  2420. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  2421. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  2422. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  2423. for (i = 0; i < fw_size; i++)
  2424. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  2425. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  2426. }
  2427. return 0;
  2428. }
  2429. struct vi_mqd {
  2430. uint32_t header; /* ordinal0 */
  2431. uint32_t compute_dispatch_initiator; /* ordinal1 */
  2432. uint32_t compute_dim_x; /* ordinal2 */
  2433. uint32_t compute_dim_y; /* ordinal3 */
  2434. uint32_t compute_dim_z; /* ordinal4 */
  2435. uint32_t compute_start_x; /* ordinal5 */
  2436. uint32_t compute_start_y; /* ordinal6 */
  2437. uint32_t compute_start_z; /* ordinal7 */
  2438. uint32_t compute_num_thread_x; /* ordinal8 */
  2439. uint32_t compute_num_thread_y; /* ordinal9 */
  2440. uint32_t compute_num_thread_z; /* ordinal10 */
  2441. uint32_t compute_pipelinestat_enable; /* ordinal11 */
  2442. uint32_t compute_perfcount_enable; /* ordinal12 */
  2443. uint32_t compute_pgm_lo; /* ordinal13 */
  2444. uint32_t compute_pgm_hi; /* ordinal14 */
  2445. uint32_t compute_tba_lo; /* ordinal15 */
  2446. uint32_t compute_tba_hi; /* ordinal16 */
  2447. uint32_t compute_tma_lo; /* ordinal17 */
  2448. uint32_t compute_tma_hi; /* ordinal18 */
  2449. uint32_t compute_pgm_rsrc1; /* ordinal19 */
  2450. uint32_t compute_pgm_rsrc2; /* ordinal20 */
  2451. uint32_t compute_vmid; /* ordinal21 */
  2452. uint32_t compute_resource_limits; /* ordinal22 */
  2453. uint32_t compute_static_thread_mgmt_se0; /* ordinal23 */
  2454. uint32_t compute_static_thread_mgmt_se1; /* ordinal24 */
  2455. uint32_t compute_tmpring_size; /* ordinal25 */
  2456. uint32_t compute_static_thread_mgmt_se2; /* ordinal26 */
  2457. uint32_t compute_static_thread_mgmt_se3; /* ordinal27 */
  2458. uint32_t compute_restart_x; /* ordinal28 */
  2459. uint32_t compute_restart_y; /* ordinal29 */
  2460. uint32_t compute_restart_z; /* ordinal30 */
  2461. uint32_t compute_thread_trace_enable; /* ordinal31 */
  2462. uint32_t compute_misc_reserved; /* ordinal32 */
  2463. uint32_t compute_dispatch_id; /* ordinal33 */
  2464. uint32_t compute_threadgroup_id; /* ordinal34 */
  2465. uint32_t compute_relaunch; /* ordinal35 */
  2466. uint32_t compute_wave_restore_addr_lo; /* ordinal36 */
  2467. uint32_t compute_wave_restore_addr_hi; /* ordinal37 */
  2468. uint32_t compute_wave_restore_control; /* ordinal38 */
  2469. uint32_t reserved9; /* ordinal39 */
  2470. uint32_t reserved10; /* ordinal40 */
  2471. uint32_t reserved11; /* ordinal41 */
  2472. uint32_t reserved12; /* ordinal42 */
  2473. uint32_t reserved13; /* ordinal43 */
  2474. uint32_t reserved14; /* ordinal44 */
  2475. uint32_t reserved15; /* ordinal45 */
  2476. uint32_t reserved16; /* ordinal46 */
  2477. uint32_t reserved17; /* ordinal47 */
  2478. uint32_t reserved18; /* ordinal48 */
  2479. uint32_t reserved19; /* ordinal49 */
  2480. uint32_t reserved20; /* ordinal50 */
  2481. uint32_t reserved21; /* ordinal51 */
  2482. uint32_t reserved22; /* ordinal52 */
  2483. uint32_t reserved23; /* ordinal53 */
  2484. uint32_t reserved24; /* ordinal54 */
  2485. uint32_t reserved25; /* ordinal55 */
  2486. uint32_t reserved26; /* ordinal56 */
  2487. uint32_t reserved27; /* ordinal57 */
  2488. uint32_t reserved28; /* ordinal58 */
  2489. uint32_t reserved29; /* ordinal59 */
  2490. uint32_t reserved30; /* ordinal60 */
  2491. uint32_t reserved31; /* ordinal61 */
  2492. uint32_t reserved32; /* ordinal62 */
  2493. uint32_t reserved33; /* ordinal63 */
  2494. uint32_t reserved34; /* ordinal64 */
  2495. uint32_t compute_user_data_0; /* ordinal65 */
  2496. uint32_t compute_user_data_1; /* ordinal66 */
  2497. uint32_t compute_user_data_2; /* ordinal67 */
  2498. uint32_t compute_user_data_3; /* ordinal68 */
  2499. uint32_t compute_user_data_4; /* ordinal69 */
  2500. uint32_t compute_user_data_5; /* ordinal70 */
  2501. uint32_t compute_user_data_6; /* ordinal71 */
  2502. uint32_t compute_user_data_7; /* ordinal72 */
  2503. uint32_t compute_user_data_8; /* ordinal73 */
  2504. uint32_t compute_user_data_9; /* ordinal74 */
  2505. uint32_t compute_user_data_10; /* ordinal75 */
  2506. uint32_t compute_user_data_11; /* ordinal76 */
  2507. uint32_t compute_user_data_12; /* ordinal77 */
  2508. uint32_t compute_user_data_13; /* ordinal78 */
  2509. uint32_t compute_user_data_14; /* ordinal79 */
  2510. uint32_t compute_user_data_15; /* ordinal80 */
  2511. uint32_t cp_compute_csinvoc_count_lo; /* ordinal81 */
  2512. uint32_t cp_compute_csinvoc_count_hi; /* ordinal82 */
  2513. uint32_t reserved35; /* ordinal83 */
  2514. uint32_t reserved36; /* ordinal84 */
  2515. uint32_t reserved37; /* ordinal85 */
  2516. uint32_t cp_mqd_query_time_lo; /* ordinal86 */
  2517. uint32_t cp_mqd_query_time_hi; /* ordinal87 */
  2518. uint32_t cp_mqd_connect_start_time_lo; /* ordinal88 */
  2519. uint32_t cp_mqd_connect_start_time_hi; /* ordinal89 */
  2520. uint32_t cp_mqd_connect_end_time_lo; /* ordinal90 */
  2521. uint32_t cp_mqd_connect_end_time_hi; /* ordinal91 */
  2522. uint32_t cp_mqd_connect_end_wf_count; /* ordinal92 */
  2523. uint32_t cp_mqd_connect_end_pq_rptr; /* ordinal93 */
  2524. uint32_t cp_mqd_connect_end_pq_wptr; /* ordinal94 */
  2525. uint32_t cp_mqd_connect_end_ib_rptr; /* ordinal95 */
  2526. uint32_t reserved38; /* ordinal96 */
  2527. uint32_t reserved39; /* ordinal97 */
  2528. uint32_t cp_mqd_save_start_time_lo; /* ordinal98 */
  2529. uint32_t cp_mqd_save_start_time_hi; /* ordinal99 */
  2530. uint32_t cp_mqd_save_end_time_lo; /* ordinal100 */
  2531. uint32_t cp_mqd_save_end_time_hi; /* ordinal101 */
  2532. uint32_t cp_mqd_restore_start_time_lo; /* ordinal102 */
  2533. uint32_t cp_mqd_restore_start_time_hi; /* ordinal103 */
  2534. uint32_t cp_mqd_restore_end_time_lo; /* ordinal104 */
  2535. uint32_t cp_mqd_restore_end_time_hi; /* ordinal105 */
  2536. uint32_t reserved40; /* ordinal106 */
  2537. uint32_t reserved41; /* ordinal107 */
  2538. uint32_t gds_cs_ctxsw_cnt0; /* ordinal108 */
  2539. uint32_t gds_cs_ctxsw_cnt1; /* ordinal109 */
  2540. uint32_t gds_cs_ctxsw_cnt2; /* ordinal110 */
  2541. uint32_t gds_cs_ctxsw_cnt3; /* ordinal111 */
  2542. uint32_t reserved42; /* ordinal112 */
  2543. uint32_t reserved43; /* ordinal113 */
  2544. uint32_t cp_pq_exe_status_lo; /* ordinal114 */
  2545. uint32_t cp_pq_exe_status_hi; /* ordinal115 */
  2546. uint32_t cp_packet_id_lo; /* ordinal116 */
  2547. uint32_t cp_packet_id_hi; /* ordinal117 */
  2548. uint32_t cp_packet_exe_status_lo; /* ordinal118 */
  2549. uint32_t cp_packet_exe_status_hi; /* ordinal119 */
  2550. uint32_t gds_save_base_addr_lo; /* ordinal120 */
  2551. uint32_t gds_save_base_addr_hi; /* ordinal121 */
  2552. uint32_t gds_save_mask_lo; /* ordinal122 */
  2553. uint32_t gds_save_mask_hi; /* ordinal123 */
  2554. uint32_t ctx_save_base_addr_lo; /* ordinal124 */
  2555. uint32_t ctx_save_base_addr_hi; /* ordinal125 */
  2556. uint32_t reserved44; /* ordinal126 */
  2557. uint32_t reserved45; /* ordinal127 */
  2558. uint32_t cp_mqd_base_addr_lo; /* ordinal128 */
  2559. uint32_t cp_mqd_base_addr_hi; /* ordinal129 */
  2560. uint32_t cp_hqd_active; /* ordinal130 */
  2561. uint32_t cp_hqd_vmid; /* ordinal131 */
  2562. uint32_t cp_hqd_persistent_state; /* ordinal132 */
  2563. uint32_t cp_hqd_pipe_priority; /* ordinal133 */
  2564. uint32_t cp_hqd_queue_priority; /* ordinal134 */
  2565. uint32_t cp_hqd_quantum; /* ordinal135 */
  2566. uint32_t cp_hqd_pq_base_lo; /* ordinal136 */
  2567. uint32_t cp_hqd_pq_base_hi; /* ordinal137 */
  2568. uint32_t cp_hqd_pq_rptr; /* ordinal138 */
  2569. uint32_t cp_hqd_pq_rptr_report_addr_lo; /* ordinal139 */
  2570. uint32_t cp_hqd_pq_rptr_report_addr_hi; /* ordinal140 */
  2571. uint32_t cp_hqd_pq_wptr_poll_addr; /* ordinal141 */
  2572. uint32_t cp_hqd_pq_wptr_poll_addr_hi; /* ordinal142 */
  2573. uint32_t cp_hqd_pq_doorbell_control; /* ordinal143 */
  2574. uint32_t cp_hqd_pq_wptr; /* ordinal144 */
  2575. uint32_t cp_hqd_pq_control; /* ordinal145 */
  2576. uint32_t cp_hqd_ib_base_addr_lo; /* ordinal146 */
  2577. uint32_t cp_hqd_ib_base_addr_hi; /* ordinal147 */
  2578. uint32_t cp_hqd_ib_rptr; /* ordinal148 */
  2579. uint32_t cp_hqd_ib_control; /* ordinal149 */
  2580. uint32_t cp_hqd_iq_timer; /* ordinal150 */
  2581. uint32_t cp_hqd_iq_rptr; /* ordinal151 */
  2582. uint32_t cp_hqd_dequeue_request; /* ordinal152 */
  2583. uint32_t cp_hqd_dma_offload; /* ordinal153 */
  2584. uint32_t cp_hqd_sema_cmd; /* ordinal154 */
  2585. uint32_t cp_hqd_msg_type; /* ordinal155 */
  2586. uint32_t cp_hqd_atomic0_preop_lo; /* ordinal156 */
  2587. uint32_t cp_hqd_atomic0_preop_hi; /* ordinal157 */
  2588. uint32_t cp_hqd_atomic1_preop_lo; /* ordinal158 */
  2589. uint32_t cp_hqd_atomic1_preop_hi; /* ordinal159 */
  2590. uint32_t cp_hqd_hq_status0; /* ordinal160 */
  2591. uint32_t cp_hqd_hq_control0; /* ordinal161 */
  2592. uint32_t cp_mqd_control; /* ordinal162 */
  2593. uint32_t cp_hqd_hq_status1; /* ordinal163 */
  2594. uint32_t cp_hqd_hq_control1; /* ordinal164 */
  2595. uint32_t cp_hqd_eop_base_addr_lo; /* ordinal165 */
  2596. uint32_t cp_hqd_eop_base_addr_hi; /* ordinal166 */
  2597. uint32_t cp_hqd_eop_control; /* ordinal167 */
  2598. uint32_t cp_hqd_eop_rptr; /* ordinal168 */
  2599. uint32_t cp_hqd_eop_wptr; /* ordinal169 */
  2600. uint32_t cp_hqd_eop_done_events; /* ordinal170 */
  2601. uint32_t cp_hqd_ctx_save_base_addr_lo; /* ordinal171 */
  2602. uint32_t cp_hqd_ctx_save_base_addr_hi; /* ordinal172 */
  2603. uint32_t cp_hqd_ctx_save_control; /* ordinal173 */
  2604. uint32_t cp_hqd_cntl_stack_offset; /* ordinal174 */
  2605. uint32_t cp_hqd_cntl_stack_size; /* ordinal175 */
  2606. uint32_t cp_hqd_wg_state_offset; /* ordinal176 */
  2607. uint32_t cp_hqd_ctx_save_size; /* ordinal177 */
  2608. uint32_t cp_hqd_gds_resource_state; /* ordinal178 */
  2609. uint32_t cp_hqd_error; /* ordinal179 */
  2610. uint32_t cp_hqd_eop_wptr_mem; /* ordinal180 */
  2611. uint32_t cp_hqd_eop_dones; /* ordinal181 */
  2612. uint32_t reserved46; /* ordinal182 */
  2613. uint32_t reserved47; /* ordinal183 */
  2614. uint32_t reserved48; /* ordinal184 */
  2615. uint32_t reserved49; /* ordinal185 */
  2616. uint32_t reserved50; /* ordinal186 */
  2617. uint32_t reserved51; /* ordinal187 */
  2618. uint32_t reserved52; /* ordinal188 */
  2619. uint32_t reserved53; /* ordinal189 */
  2620. uint32_t reserved54; /* ordinal190 */
  2621. uint32_t reserved55; /* ordinal191 */
  2622. uint32_t iqtimer_pkt_header; /* ordinal192 */
  2623. uint32_t iqtimer_pkt_dw0; /* ordinal193 */
  2624. uint32_t iqtimer_pkt_dw1; /* ordinal194 */
  2625. uint32_t iqtimer_pkt_dw2; /* ordinal195 */
  2626. uint32_t iqtimer_pkt_dw3; /* ordinal196 */
  2627. uint32_t iqtimer_pkt_dw4; /* ordinal197 */
  2628. uint32_t iqtimer_pkt_dw5; /* ordinal198 */
  2629. uint32_t iqtimer_pkt_dw6; /* ordinal199 */
  2630. uint32_t iqtimer_pkt_dw7; /* ordinal200 */
  2631. uint32_t iqtimer_pkt_dw8; /* ordinal201 */
  2632. uint32_t iqtimer_pkt_dw9; /* ordinal202 */
  2633. uint32_t iqtimer_pkt_dw10; /* ordinal203 */
  2634. uint32_t iqtimer_pkt_dw11; /* ordinal204 */
  2635. uint32_t iqtimer_pkt_dw12; /* ordinal205 */
  2636. uint32_t iqtimer_pkt_dw13; /* ordinal206 */
  2637. uint32_t iqtimer_pkt_dw14; /* ordinal207 */
  2638. uint32_t iqtimer_pkt_dw15; /* ordinal208 */
  2639. uint32_t iqtimer_pkt_dw16; /* ordinal209 */
  2640. uint32_t iqtimer_pkt_dw17; /* ordinal210 */
  2641. uint32_t iqtimer_pkt_dw18; /* ordinal211 */
  2642. uint32_t iqtimer_pkt_dw19; /* ordinal212 */
  2643. uint32_t iqtimer_pkt_dw20; /* ordinal213 */
  2644. uint32_t iqtimer_pkt_dw21; /* ordinal214 */
  2645. uint32_t iqtimer_pkt_dw22; /* ordinal215 */
  2646. uint32_t iqtimer_pkt_dw23; /* ordinal216 */
  2647. uint32_t iqtimer_pkt_dw24; /* ordinal217 */
  2648. uint32_t iqtimer_pkt_dw25; /* ordinal218 */
  2649. uint32_t iqtimer_pkt_dw26; /* ordinal219 */
  2650. uint32_t iqtimer_pkt_dw27; /* ordinal220 */
  2651. uint32_t iqtimer_pkt_dw28; /* ordinal221 */
  2652. uint32_t iqtimer_pkt_dw29; /* ordinal222 */
  2653. uint32_t iqtimer_pkt_dw30; /* ordinal223 */
  2654. uint32_t iqtimer_pkt_dw31; /* ordinal224 */
  2655. uint32_t reserved56; /* ordinal225 */
  2656. uint32_t reserved57; /* ordinal226 */
  2657. uint32_t reserved58; /* ordinal227 */
  2658. uint32_t set_resources_header; /* ordinal228 */
  2659. uint32_t set_resources_dw1; /* ordinal229 */
  2660. uint32_t set_resources_dw2; /* ordinal230 */
  2661. uint32_t set_resources_dw3; /* ordinal231 */
  2662. uint32_t set_resources_dw4; /* ordinal232 */
  2663. uint32_t set_resources_dw5; /* ordinal233 */
  2664. uint32_t set_resources_dw6; /* ordinal234 */
  2665. uint32_t set_resources_dw7; /* ordinal235 */
  2666. uint32_t reserved59; /* ordinal236 */
  2667. uint32_t reserved60; /* ordinal237 */
  2668. uint32_t reserved61; /* ordinal238 */
  2669. uint32_t reserved62; /* ordinal239 */
  2670. uint32_t reserved63; /* ordinal240 */
  2671. uint32_t reserved64; /* ordinal241 */
  2672. uint32_t reserved65; /* ordinal242 */
  2673. uint32_t reserved66; /* ordinal243 */
  2674. uint32_t reserved67; /* ordinal244 */
  2675. uint32_t reserved68; /* ordinal245 */
  2676. uint32_t reserved69; /* ordinal246 */
  2677. uint32_t reserved70; /* ordinal247 */
  2678. uint32_t reserved71; /* ordinal248 */
  2679. uint32_t reserved72; /* ordinal249 */
  2680. uint32_t reserved73; /* ordinal250 */
  2681. uint32_t reserved74; /* ordinal251 */
  2682. uint32_t reserved75; /* ordinal252 */
  2683. uint32_t reserved76; /* ordinal253 */
  2684. uint32_t reserved77; /* ordinal254 */
  2685. uint32_t reserved78; /* ordinal255 */
  2686. uint32_t reserved_t[256]; /* Reserve 256 dword buffer used by ucode */
  2687. };
  2688. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  2689. {
  2690. int i, r;
  2691. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2692. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2693. if (ring->mqd_obj) {
  2694. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2695. if (unlikely(r != 0))
  2696. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  2697. amdgpu_bo_unpin(ring->mqd_obj);
  2698. amdgpu_bo_unreserve(ring->mqd_obj);
  2699. amdgpu_bo_unref(&ring->mqd_obj);
  2700. ring->mqd_obj = NULL;
  2701. }
  2702. }
  2703. }
  2704. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  2705. {
  2706. int r, i, j;
  2707. u32 tmp;
  2708. bool use_doorbell = true;
  2709. u64 hqd_gpu_addr;
  2710. u64 mqd_gpu_addr;
  2711. u64 eop_gpu_addr;
  2712. u64 wb_gpu_addr;
  2713. u32 *buf;
  2714. struct vi_mqd *mqd;
  2715. /* init the pipes */
  2716. mutex_lock(&adev->srbm_mutex);
  2717. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  2718. int me = (i < 4) ? 1 : 2;
  2719. int pipe = (i < 4) ? i : (i - 4);
  2720. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  2721. eop_gpu_addr >>= 8;
  2722. vi_srbm_select(adev, me, pipe, 0, 0);
  2723. /* write the EOP addr */
  2724. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  2725. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  2726. /* set the VMID assigned */
  2727. WREG32(mmCP_HQD_VMID, 0);
  2728. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2729. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  2730. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  2731. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  2732. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  2733. }
  2734. vi_srbm_select(adev, 0, 0, 0, 0);
  2735. mutex_unlock(&adev->srbm_mutex);
  2736. /* init the queues. Just two for now. */
  2737. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2738. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2739. if (ring->mqd_obj == NULL) {
  2740. r = amdgpu_bo_create(adev,
  2741. sizeof(struct vi_mqd),
  2742. PAGE_SIZE, true,
  2743. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  2744. &ring->mqd_obj);
  2745. if (r) {
  2746. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  2747. return r;
  2748. }
  2749. }
  2750. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2751. if (unlikely(r != 0)) {
  2752. gfx_v8_0_cp_compute_fini(adev);
  2753. return r;
  2754. }
  2755. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  2756. &mqd_gpu_addr);
  2757. if (r) {
  2758. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  2759. gfx_v8_0_cp_compute_fini(adev);
  2760. return r;
  2761. }
  2762. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  2763. if (r) {
  2764. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  2765. gfx_v8_0_cp_compute_fini(adev);
  2766. return r;
  2767. }
  2768. /* init the mqd struct */
  2769. memset(buf, 0, sizeof(struct vi_mqd));
  2770. mqd = (struct vi_mqd *)buf;
  2771. mqd->header = 0xC0310800;
  2772. mqd->compute_pipelinestat_enable = 0x00000001;
  2773. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  2774. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  2775. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  2776. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  2777. mqd->compute_misc_reserved = 0x00000003;
  2778. mutex_lock(&adev->srbm_mutex);
  2779. vi_srbm_select(adev, ring->me,
  2780. ring->pipe,
  2781. ring->queue, 0);
  2782. /* disable wptr polling */
  2783. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  2784. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2785. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  2786. mqd->cp_hqd_eop_base_addr_lo =
  2787. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  2788. mqd->cp_hqd_eop_base_addr_hi =
  2789. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  2790. /* enable doorbell? */
  2791. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  2792. if (use_doorbell) {
  2793. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  2794. } else {
  2795. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  2796. }
  2797. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  2798. mqd->cp_hqd_pq_doorbell_control = tmp;
  2799. /* disable the queue if it's active */
  2800. mqd->cp_hqd_dequeue_request = 0;
  2801. mqd->cp_hqd_pq_rptr = 0;
  2802. mqd->cp_hqd_pq_wptr= 0;
  2803. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  2804. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  2805. for (j = 0; j < adev->usec_timeout; j++) {
  2806. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  2807. break;
  2808. udelay(1);
  2809. }
  2810. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  2811. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  2812. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  2813. }
  2814. /* set the pointer to the MQD */
  2815. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  2816. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  2817. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  2818. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  2819. /* set MQD vmid to 0 */
  2820. tmp = RREG32(mmCP_MQD_CONTROL);
  2821. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  2822. WREG32(mmCP_MQD_CONTROL, tmp);
  2823. mqd->cp_mqd_control = tmp;
  2824. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2825. hqd_gpu_addr = ring->gpu_addr >> 8;
  2826. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  2827. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2828. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  2829. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  2830. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2831. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  2832. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  2833. (order_base_2(ring->ring_size / 4) - 1));
  2834. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  2835. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  2836. #ifdef __BIG_ENDIAN
  2837. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  2838. #endif
  2839. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  2840. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  2841. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  2842. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  2843. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  2844. mqd->cp_hqd_pq_control = tmp;
  2845. /* set the wb address wether it's enabled or not */
  2846. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2847. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  2848. mqd->cp_hqd_pq_rptr_report_addr_hi =
  2849. upper_32_bits(wb_gpu_addr) & 0xffff;
  2850. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2851. mqd->cp_hqd_pq_rptr_report_addr_lo);
  2852. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2853. mqd->cp_hqd_pq_rptr_report_addr_hi);
  2854. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2855. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2856. mqd->cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  2857. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2858. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr);
  2859. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2860. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  2861. /* enable the doorbell if requested */
  2862. if (use_doorbell) {
  2863. if (adev->asic_type == CHIP_CARRIZO) {
  2864. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  2865. AMDGPU_DOORBELL_KIQ << 2);
  2866. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  2867. 0x7FFFF << 2);
  2868. }
  2869. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  2870. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2871. DOORBELL_OFFSET, ring->doorbell_index);
  2872. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  2873. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  2874. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  2875. mqd->cp_hqd_pq_doorbell_control = tmp;
  2876. } else {
  2877. mqd->cp_hqd_pq_doorbell_control = 0;
  2878. }
  2879. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  2880. mqd->cp_hqd_pq_doorbell_control);
  2881. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2882. ring->wptr = 0;
  2883. mqd->cp_hqd_pq_wptr = ring->wptr;
  2884. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  2885. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  2886. /* set the vmid for the queue */
  2887. mqd->cp_hqd_vmid = 0;
  2888. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  2889. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  2890. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  2891. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  2892. mqd->cp_hqd_persistent_state = tmp;
  2893. /* activate the queue */
  2894. mqd->cp_hqd_active = 1;
  2895. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  2896. vi_srbm_select(adev, 0, 0, 0, 0);
  2897. mutex_unlock(&adev->srbm_mutex);
  2898. amdgpu_bo_kunmap(ring->mqd_obj);
  2899. amdgpu_bo_unreserve(ring->mqd_obj);
  2900. }
  2901. if (use_doorbell) {
  2902. tmp = RREG32(mmCP_PQ_STATUS);
  2903. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  2904. WREG32(mmCP_PQ_STATUS, tmp);
  2905. }
  2906. r = gfx_v8_0_cp_compute_start(adev);
  2907. if (r)
  2908. return r;
  2909. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2910. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2911. ring->ready = true;
  2912. r = amdgpu_ring_test_ring(ring);
  2913. if (r)
  2914. ring->ready = false;
  2915. }
  2916. return 0;
  2917. }
  2918. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  2919. {
  2920. int r;
  2921. if (adev->asic_type != CHIP_CARRIZO)
  2922. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  2923. if (!adev->firmware.smu_load) {
  2924. /* legacy firmware loading */
  2925. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  2926. if (r)
  2927. return r;
  2928. r = gfx_v8_0_cp_compute_load_microcode(adev);
  2929. if (r)
  2930. return r;
  2931. } else {
  2932. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2933. AMDGPU_UCODE_ID_CP_CE);
  2934. if (r)
  2935. return -EINVAL;
  2936. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2937. AMDGPU_UCODE_ID_CP_PFP);
  2938. if (r)
  2939. return -EINVAL;
  2940. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2941. AMDGPU_UCODE_ID_CP_ME);
  2942. if (r)
  2943. return -EINVAL;
  2944. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2945. AMDGPU_UCODE_ID_CP_MEC1);
  2946. if (r)
  2947. return -EINVAL;
  2948. }
  2949. r = gfx_v8_0_cp_gfx_resume(adev);
  2950. if (r)
  2951. return r;
  2952. r = gfx_v8_0_cp_compute_resume(adev);
  2953. if (r)
  2954. return r;
  2955. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  2956. return 0;
  2957. }
  2958. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2959. {
  2960. gfx_v8_0_cp_gfx_enable(adev, enable);
  2961. gfx_v8_0_cp_compute_enable(adev, enable);
  2962. }
  2963. static int gfx_v8_0_hw_init(void *handle)
  2964. {
  2965. int r;
  2966. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2967. gfx_v8_0_init_golden_registers(adev);
  2968. gfx_v8_0_gpu_init(adev);
  2969. r = gfx_v8_0_rlc_resume(adev);
  2970. if (r)
  2971. return r;
  2972. r = gfx_v8_0_cp_resume(adev);
  2973. if (r)
  2974. return r;
  2975. return r;
  2976. }
  2977. static int gfx_v8_0_hw_fini(void *handle)
  2978. {
  2979. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2980. gfx_v8_0_cp_enable(adev, false);
  2981. gfx_v8_0_rlc_stop(adev);
  2982. gfx_v8_0_cp_compute_fini(adev);
  2983. return 0;
  2984. }
  2985. static int gfx_v8_0_suspend(void *handle)
  2986. {
  2987. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2988. return gfx_v8_0_hw_fini(adev);
  2989. }
  2990. static int gfx_v8_0_resume(void *handle)
  2991. {
  2992. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2993. return gfx_v8_0_hw_init(adev);
  2994. }
  2995. static bool gfx_v8_0_is_idle(void *handle)
  2996. {
  2997. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2998. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  2999. return false;
  3000. else
  3001. return true;
  3002. }
  3003. static int gfx_v8_0_wait_for_idle(void *handle)
  3004. {
  3005. unsigned i;
  3006. u32 tmp;
  3007. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3008. for (i = 0; i < adev->usec_timeout; i++) {
  3009. /* read MC_STATUS */
  3010. tmp = RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK;
  3011. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  3012. return 0;
  3013. udelay(1);
  3014. }
  3015. return -ETIMEDOUT;
  3016. }
  3017. static void gfx_v8_0_print_status(void *handle)
  3018. {
  3019. int i;
  3020. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3021. dev_info(adev->dev, "GFX 8.x registers\n");
  3022. dev_info(adev->dev, " GRBM_STATUS=0x%08X\n",
  3023. RREG32(mmGRBM_STATUS));
  3024. dev_info(adev->dev, " GRBM_STATUS2=0x%08X\n",
  3025. RREG32(mmGRBM_STATUS2));
  3026. dev_info(adev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  3027. RREG32(mmGRBM_STATUS_SE0));
  3028. dev_info(adev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  3029. RREG32(mmGRBM_STATUS_SE1));
  3030. dev_info(adev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  3031. RREG32(mmGRBM_STATUS_SE2));
  3032. dev_info(adev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  3033. RREG32(mmGRBM_STATUS_SE3));
  3034. dev_info(adev->dev, " CP_STAT = 0x%08x\n", RREG32(mmCP_STAT));
  3035. dev_info(adev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  3036. RREG32(mmCP_STALLED_STAT1));
  3037. dev_info(adev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  3038. RREG32(mmCP_STALLED_STAT2));
  3039. dev_info(adev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  3040. RREG32(mmCP_STALLED_STAT3));
  3041. dev_info(adev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  3042. RREG32(mmCP_CPF_BUSY_STAT));
  3043. dev_info(adev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  3044. RREG32(mmCP_CPF_STALLED_STAT1));
  3045. dev_info(adev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(mmCP_CPF_STATUS));
  3046. dev_info(adev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(mmCP_CPC_BUSY_STAT));
  3047. dev_info(adev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  3048. RREG32(mmCP_CPC_STALLED_STAT1));
  3049. dev_info(adev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(mmCP_CPC_STATUS));
  3050. for (i = 0; i < 32; i++) {
  3051. dev_info(adev->dev, " GB_TILE_MODE%d=0x%08X\n",
  3052. i, RREG32(mmGB_TILE_MODE0 + (i * 4)));
  3053. }
  3054. for (i = 0; i < 16; i++) {
  3055. dev_info(adev->dev, " GB_MACROTILE_MODE%d=0x%08X\n",
  3056. i, RREG32(mmGB_MACROTILE_MODE0 + (i * 4)));
  3057. }
  3058. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3059. dev_info(adev->dev, " se: %d\n", i);
  3060. gfx_v8_0_select_se_sh(adev, i, 0xffffffff);
  3061. dev_info(adev->dev, " PA_SC_RASTER_CONFIG=0x%08X\n",
  3062. RREG32(mmPA_SC_RASTER_CONFIG));
  3063. dev_info(adev->dev, " PA_SC_RASTER_CONFIG_1=0x%08X\n",
  3064. RREG32(mmPA_SC_RASTER_CONFIG_1));
  3065. }
  3066. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3067. dev_info(adev->dev, " GB_ADDR_CONFIG=0x%08X\n",
  3068. RREG32(mmGB_ADDR_CONFIG));
  3069. dev_info(adev->dev, " HDP_ADDR_CONFIG=0x%08X\n",
  3070. RREG32(mmHDP_ADDR_CONFIG));
  3071. dev_info(adev->dev, " DMIF_ADDR_CALC=0x%08X\n",
  3072. RREG32(mmDMIF_ADDR_CALC));
  3073. dev_info(adev->dev, " SDMA0_TILING_CONFIG=0x%08X\n",
  3074. RREG32(mmSDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET));
  3075. dev_info(adev->dev, " SDMA1_TILING_CONFIG=0x%08X\n",
  3076. RREG32(mmSDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET));
  3077. dev_info(adev->dev, " UVD_UDEC_ADDR_CONFIG=0x%08X\n",
  3078. RREG32(mmUVD_UDEC_ADDR_CONFIG));
  3079. dev_info(adev->dev, " UVD_UDEC_DB_ADDR_CONFIG=0x%08X\n",
  3080. RREG32(mmUVD_UDEC_DB_ADDR_CONFIG));
  3081. dev_info(adev->dev, " UVD_UDEC_DBW_ADDR_CONFIG=0x%08X\n",
  3082. RREG32(mmUVD_UDEC_DBW_ADDR_CONFIG));
  3083. dev_info(adev->dev, " CP_MEQ_THRESHOLDS=0x%08X\n",
  3084. RREG32(mmCP_MEQ_THRESHOLDS));
  3085. dev_info(adev->dev, " SX_DEBUG_1=0x%08X\n",
  3086. RREG32(mmSX_DEBUG_1));
  3087. dev_info(adev->dev, " TA_CNTL_AUX=0x%08X\n",
  3088. RREG32(mmTA_CNTL_AUX));
  3089. dev_info(adev->dev, " SPI_CONFIG_CNTL=0x%08X\n",
  3090. RREG32(mmSPI_CONFIG_CNTL));
  3091. dev_info(adev->dev, " SQ_CONFIG=0x%08X\n",
  3092. RREG32(mmSQ_CONFIG));
  3093. dev_info(adev->dev, " DB_DEBUG=0x%08X\n",
  3094. RREG32(mmDB_DEBUG));
  3095. dev_info(adev->dev, " DB_DEBUG2=0x%08X\n",
  3096. RREG32(mmDB_DEBUG2));
  3097. dev_info(adev->dev, " DB_DEBUG3=0x%08X\n",
  3098. RREG32(mmDB_DEBUG3));
  3099. dev_info(adev->dev, " CB_HW_CONTROL=0x%08X\n",
  3100. RREG32(mmCB_HW_CONTROL));
  3101. dev_info(adev->dev, " SPI_CONFIG_CNTL_1=0x%08X\n",
  3102. RREG32(mmSPI_CONFIG_CNTL_1));
  3103. dev_info(adev->dev, " PA_SC_FIFO_SIZE=0x%08X\n",
  3104. RREG32(mmPA_SC_FIFO_SIZE));
  3105. dev_info(adev->dev, " VGT_NUM_INSTANCES=0x%08X\n",
  3106. RREG32(mmVGT_NUM_INSTANCES));
  3107. dev_info(adev->dev, " CP_PERFMON_CNTL=0x%08X\n",
  3108. RREG32(mmCP_PERFMON_CNTL));
  3109. dev_info(adev->dev, " PA_SC_FORCE_EOV_MAX_CNTS=0x%08X\n",
  3110. RREG32(mmPA_SC_FORCE_EOV_MAX_CNTS));
  3111. dev_info(adev->dev, " VGT_CACHE_INVALIDATION=0x%08X\n",
  3112. RREG32(mmVGT_CACHE_INVALIDATION));
  3113. dev_info(adev->dev, " VGT_GS_VERTEX_REUSE=0x%08X\n",
  3114. RREG32(mmVGT_GS_VERTEX_REUSE));
  3115. dev_info(adev->dev, " PA_SC_LINE_STIPPLE_STATE=0x%08X\n",
  3116. RREG32(mmPA_SC_LINE_STIPPLE_STATE));
  3117. dev_info(adev->dev, " PA_CL_ENHANCE=0x%08X\n",
  3118. RREG32(mmPA_CL_ENHANCE));
  3119. dev_info(adev->dev, " PA_SC_ENHANCE=0x%08X\n",
  3120. RREG32(mmPA_SC_ENHANCE));
  3121. dev_info(adev->dev, " CP_ME_CNTL=0x%08X\n",
  3122. RREG32(mmCP_ME_CNTL));
  3123. dev_info(adev->dev, " CP_MAX_CONTEXT=0x%08X\n",
  3124. RREG32(mmCP_MAX_CONTEXT));
  3125. dev_info(adev->dev, " CP_ENDIAN_SWAP=0x%08X\n",
  3126. RREG32(mmCP_ENDIAN_SWAP));
  3127. dev_info(adev->dev, " CP_DEVICE_ID=0x%08X\n",
  3128. RREG32(mmCP_DEVICE_ID));
  3129. dev_info(adev->dev, " CP_SEM_WAIT_TIMER=0x%08X\n",
  3130. RREG32(mmCP_SEM_WAIT_TIMER));
  3131. dev_info(adev->dev, " CP_RB_WPTR_DELAY=0x%08X\n",
  3132. RREG32(mmCP_RB_WPTR_DELAY));
  3133. dev_info(adev->dev, " CP_RB_VMID=0x%08X\n",
  3134. RREG32(mmCP_RB_VMID));
  3135. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  3136. RREG32(mmCP_RB0_CNTL));
  3137. dev_info(adev->dev, " CP_RB0_WPTR=0x%08X\n",
  3138. RREG32(mmCP_RB0_WPTR));
  3139. dev_info(adev->dev, " CP_RB0_RPTR_ADDR=0x%08X\n",
  3140. RREG32(mmCP_RB0_RPTR_ADDR));
  3141. dev_info(adev->dev, " CP_RB0_RPTR_ADDR_HI=0x%08X\n",
  3142. RREG32(mmCP_RB0_RPTR_ADDR_HI));
  3143. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  3144. RREG32(mmCP_RB0_CNTL));
  3145. dev_info(adev->dev, " CP_RB0_BASE=0x%08X\n",
  3146. RREG32(mmCP_RB0_BASE));
  3147. dev_info(adev->dev, " CP_RB0_BASE_HI=0x%08X\n",
  3148. RREG32(mmCP_RB0_BASE_HI));
  3149. dev_info(adev->dev, " CP_MEC_CNTL=0x%08X\n",
  3150. RREG32(mmCP_MEC_CNTL));
  3151. dev_info(adev->dev, " CP_CPF_DEBUG=0x%08X\n",
  3152. RREG32(mmCP_CPF_DEBUG));
  3153. dev_info(adev->dev, " SCRATCH_ADDR=0x%08X\n",
  3154. RREG32(mmSCRATCH_ADDR));
  3155. dev_info(adev->dev, " SCRATCH_UMSK=0x%08X\n",
  3156. RREG32(mmSCRATCH_UMSK));
  3157. dev_info(adev->dev, " CP_INT_CNTL_RING0=0x%08X\n",
  3158. RREG32(mmCP_INT_CNTL_RING0));
  3159. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  3160. RREG32(mmRLC_LB_CNTL));
  3161. dev_info(adev->dev, " RLC_CNTL=0x%08X\n",
  3162. RREG32(mmRLC_CNTL));
  3163. dev_info(adev->dev, " RLC_CGCG_CGLS_CTRL=0x%08X\n",
  3164. RREG32(mmRLC_CGCG_CGLS_CTRL));
  3165. dev_info(adev->dev, " RLC_LB_CNTR_INIT=0x%08X\n",
  3166. RREG32(mmRLC_LB_CNTR_INIT));
  3167. dev_info(adev->dev, " RLC_LB_CNTR_MAX=0x%08X\n",
  3168. RREG32(mmRLC_LB_CNTR_MAX));
  3169. dev_info(adev->dev, " RLC_LB_INIT_CU_MASK=0x%08X\n",
  3170. RREG32(mmRLC_LB_INIT_CU_MASK));
  3171. dev_info(adev->dev, " RLC_LB_PARAMS=0x%08X\n",
  3172. RREG32(mmRLC_LB_PARAMS));
  3173. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  3174. RREG32(mmRLC_LB_CNTL));
  3175. dev_info(adev->dev, " RLC_MC_CNTL=0x%08X\n",
  3176. RREG32(mmRLC_MC_CNTL));
  3177. dev_info(adev->dev, " RLC_UCODE_CNTL=0x%08X\n",
  3178. RREG32(mmRLC_UCODE_CNTL));
  3179. mutex_lock(&adev->srbm_mutex);
  3180. for (i = 0; i < 16; i++) {
  3181. vi_srbm_select(adev, 0, 0, 0, i);
  3182. dev_info(adev->dev, " VM %d:\n", i);
  3183. dev_info(adev->dev, " SH_MEM_CONFIG=0x%08X\n",
  3184. RREG32(mmSH_MEM_CONFIG));
  3185. dev_info(adev->dev, " SH_MEM_APE1_BASE=0x%08X\n",
  3186. RREG32(mmSH_MEM_APE1_BASE));
  3187. dev_info(adev->dev, " SH_MEM_APE1_LIMIT=0x%08X\n",
  3188. RREG32(mmSH_MEM_APE1_LIMIT));
  3189. dev_info(adev->dev, " SH_MEM_BASES=0x%08X\n",
  3190. RREG32(mmSH_MEM_BASES));
  3191. }
  3192. vi_srbm_select(adev, 0, 0, 0, 0);
  3193. mutex_unlock(&adev->srbm_mutex);
  3194. }
  3195. static int gfx_v8_0_soft_reset(void *handle)
  3196. {
  3197. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  3198. u32 tmp;
  3199. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3200. /* GRBM_STATUS */
  3201. tmp = RREG32(mmGRBM_STATUS);
  3202. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  3203. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  3204. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  3205. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  3206. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  3207. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  3208. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3209. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  3210. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3211. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  3212. }
  3213. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  3214. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3215. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  3216. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  3217. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  3218. }
  3219. /* GRBM_STATUS2 */
  3220. tmp = RREG32(mmGRBM_STATUS2);
  3221. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  3222. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3223. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3224. /* SRBM_STATUS */
  3225. tmp = RREG32(mmSRBM_STATUS);
  3226. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  3227. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  3228. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  3229. if (grbm_soft_reset || srbm_soft_reset) {
  3230. gfx_v8_0_print_status((void *)adev);
  3231. /* stop the rlc */
  3232. gfx_v8_0_rlc_stop(adev);
  3233. /* Disable GFX parsing/prefetching */
  3234. gfx_v8_0_cp_gfx_enable(adev, false);
  3235. /* Disable MEC parsing/prefetching */
  3236. /* XXX todo */
  3237. if (grbm_soft_reset) {
  3238. tmp = RREG32(mmGRBM_SOFT_RESET);
  3239. tmp |= grbm_soft_reset;
  3240. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  3241. WREG32(mmGRBM_SOFT_RESET, tmp);
  3242. tmp = RREG32(mmGRBM_SOFT_RESET);
  3243. udelay(50);
  3244. tmp &= ~grbm_soft_reset;
  3245. WREG32(mmGRBM_SOFT_RESET, tmp);
  3246. tmp = RREG32(mmGRBM_SOFT_RESET);
  3247. }
  3248. if (srbm_soft_reset) {
  3249. tmp = RREG32(mmSRBM_SOFT_RESET);
  3250. tmp |= srbm_soft_reset;
  3251. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  3252. WREG32(mmSRBM_SOFT_RESET, tmp);
  3253. tmp = RREG32(mmSRBM_SOFT_RESET);
  3254. udelay(50);
  3255. tmp &= ~srbm_soft_reset;
  3256. WREG32(mmSRBM_SOFT_RESET, tmp);
  3257. tmp = RREG32(mmSRBM_SOFT_RESET);
  3258. }
  3259. /* Wait a little for things to settle down */
  3260. udelay(50);
  3261. gfx_v8_0_print_status((void *)adev);
  3262. }
  3263. return 0;
  3264. }
  3265. /**
  3266. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  3267. *
  3268. * @adev: amdgpu_device pointer
  3269. *
  3270. * Fetches a GPU clock counter snapshot.
  3271. * Returns the 64 bit clock counter snapshot.
  3272. */
  3273. uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  3274. {
  3275. uint64_t clock;
  3276. mutex_lock(&adev->gfx.gpu_clock_mutex);
  3277. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  3278. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  3279. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  3280. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  3281. return clock;
  3282. }
  3283. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  3284. uint32_t vmid,
  3285. uint32_t gds_base, uint32_t gds_size,
  3286. uint32_t gws_base, uint32_t gws_size,
  3287. uint32_t oa_base, uint32_t oa_size)
  3288. {
  3289. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  3290. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  3291. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  3292. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  3293. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  3294. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  3295. /* GDS Base */
  3296. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3297. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3298. WRITE_DATA_DST_SEL(0)));
  3299. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  3300. amdgpu_ring_write(ring, 0);
  3301. amdgpu_ring_write(ring, gds_base);
  3302. /* GDS Size */
  3303. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3304. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3305. WRITE_DATA_DST_SEL(0)));
  3306. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  3307. amdgpu_ring_write(ring, 0);
  3308. amdgpu_ring_write(ring, gds_size);
  3309. /* GWS */
  3310. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3311. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3312. WRITE_DATA_DST_SEL(0)));
  3313. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  3314. amdgpu_ring_write(ring, 0);
  3315. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  3316. /* OA */
  3317. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3318. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3319. WRITE_DATA_DST_SEL(0)));
  3320. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  3321. amdgpu_ring_write(ring, 0);
  3322. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  3323. }
  3324. static int gfx_v8_0_early_init(void *handle)
  3325. {
  3326. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3327. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  3328. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  3329. gfx_v8_0_set_ring_funcs(adev);
  3330. gfx_v8_0_set_irq_funcs(adev);
  3331. gfx_v8_0_set_gds_init(adev);
  3332. return 0;
  3333. }
  3334. static int gfx_v8_0_set_powergating_state(void *handle,
  3335. enum amd_powergating_state state)
  3336. {
  3337. return 0;
  3338. }
  3339. static int gfx_v8_0_set_clockgating_state(void *handle,
  3340. enum amd_clockgating_state state)
  3341. {
  3342. return 0;
  3343. }
  3344. static u32 gfx_v8_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  3345. {
  3346. u32 rptr;
  3347. rptr = ring->adev->wb.wb[ring->rptr_offs];
  3348. return rptr;
  3349. }
  3350. static u32 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  3351. {
  3352. struct amdgpu_device *adev = ring->adev;
  3353. u32 wptr;
  3354. if (ring->use_doorbell)
  3355. /* XXX check if swapping is necessary on BE */
  3356. wptr = ring->adev->wb.wb[ring->wptr_offs];
  3357. else
  3358. wptr = RREG32(mmCP_RB0_WPTR);
  3359. return wptr;
  3360. }
  3361. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  3362. {
  3363. struct amdgpu_device *adev = ring->adev;
  3364. if (ring->use_doorbell) {
  3365. /* XXX check if swapping is necessary on BE */
  3366. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  3367. WDOORBELL32(ring->doorbell_index, ring->wptr);
  3368. } else {
  3369. WREG32(mmCP_RB0_WPTR, ring->wptr);
  3370. (void)RREG32(mmCP_RB0_WPTR);
  3371. }
  3372. }
  3373. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  3374. {
  3375. u32 ref_and_mask, reg_mem_engine;
  3376. if (ring->type == AMDGPU_RING_TYPE_COMPUTE) {
  3377. switch (ring->me) {
  3378. case 1:
  3379. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  3380. break;
  3381. case 2:
  3382. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  3383. break;
  3384. default:
  3385. return;
  3386. }
  3387. reg_mem_engine = 0;
  3388. } else {
  3389. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  3390. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  3391. }
  3392. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3393. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  3394. WAIT_REG_MEM_FUNCTION(3) | /* == */
  3395. reg_mem_engine));
  3396. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  3397. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  3398. amdgpu_ring_write(ring, ref_and_mask);
  3399. amdgpu_ring_write(ring, ref_and_mask);
  3400. amdgpu_ring_write(ring, 0x20); /* poll interval */
  3401. }
  3402. static void gfx_v8_0_ring_emit_ib(struct amdgpu_ring *ring,
  3403. struct amdgpu_ib *ib)
  3404. {
  3405. bool need_ctx_switch = ring->current_ctx != ib->ctx;
  3406. u32 header, control = 0;
  3407. u32 next_rptr = ring->wptr + 5;
  3408. /* drop the CE preamble IB for the same context */
  3409. if ((ring->type == AMDGPU_RING_TYPE_GFX) &&
  3410. (ib->flags & AMDGPU_IB_FLAG_PREAMBLE) &&
  3411. !need_ctx_switch)
  3412. return;
  3413. if (ring->type == AMDGPU_RING_TYPE_COMPUTE)
  3414. control |= INDIRECT_BUFFER_VALID;
  3415. if (need_ctx_switch && ring->type == AMDGPU_RING_TYPE_GFX)
  3416. next_rptr += 2;
  3417. next_rptr += 4;
  3418. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3419. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  3420. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3421. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  3422. amdgpu_ring_write(ring, next_rptr);
  3423. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  3424. if (need_ctx_switch && ring->type == AMDGPU_RING_TYPE_GFX) {
  3425. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3426. amdgpu_ring_write(ring, 0);
  3427. }
  3428. if (ib->flags & AMDGPU_IB_FLAG_CE)
  3429. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3430. else
  3431. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3432. control |= ib->length_dw |
  3433. (ib->vm ? (ib->vm->ids[ring->idx].id << 24) : 0);
  3434. amdgpu_ring_write(ring, header);
  3435. amdgpu_ring_write(ring,
  3436. #ifdef __BIG_ENDIAN
  3437. (2 << 0) |
  3438. #endif
  3439. (ib->gpu_addr & 0xFFFFFFFC));
  3440. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  3441. amdgpu_ring_write(ring, control);
  3442. }
  3443. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  3444. u64 seq, unsigned flags)
  3445. {
  3446. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3447. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3448. /* EVENT_WRITE_EOP - flush caches, send int */
  3449. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  3450. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3451. EOP_TC_ACTION_EN |
  3452. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3453. EVENT_INDEX(5)));
  3454. amdgpu_ring_write(ring, addr & 0xfffffffc);
  3455. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  3456. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3457. amdgpu_ring_write(ring, lower_32_bits(seq));
  3458. amdgpu_ring_write(ring, upper_32_bits(seq));
  3459. }
  3460. /**
  3461. * gfx_v8_0_ring_emit_semaphore - emit a semaphore on the CP ring
  3462. *
  3463. * @ring: amdgpu ring buffer object
  3464. * @semaphore: amdgpu semaphore object
  3465. * @emit_wait: Is this a sempahore wait?
  3466. *
  3467. * Emits a semaphore signal/wait packet to the CP ring and prevents the PFP
  3468. * from running ahead of semaphore waits.
  3469. */
  3470. static bool gfx_v8_0_ring_emit_semaphore(struct amdgpu_ring *ring,
  3471. struct amdgpu_semaphore *semaphore,
  3472. bool emit_wait)
  3473. {
  3474. uint64_t addr = semaphore->gpu_addr;
  3475. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  3476. if (ring->adev->asic_type == CHIP_TOPAZ ||
  3477. ring->adev->asic_type == CHIP_TONGA)
  3478. /* we got a hw semaphore bug in VI TONGA, return false to switch back to sw fence wait */
  3479. return false;
  3480. else {
  3481. amdgpu_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 2));
  3482. amdgpu_ring_write(ring, lower_32_bits(addr));
  3483. amdgpu_ring_write(ring, upper_32_bits(addr));
  3484. amdgpu_ring_write(ring, sel);
  3485. }
  3486. if (emit_wait && (ring->type == AMDGPU_RING_TYPE_GFX)) {
  3487. /* Prevent the PFP from running ahead of the semaphore wait */
  3488. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3489. amdgpu_ring_write(ring, 0x0);
  3490. }
  3491. return true;
  3492. }
  3493. static void gfx_v8_0_ce_sync_me(struct amdgpu_ring *ring)
  3494. {
  3495. struct amdgpu_device *adev = ring->adev;
  3496. u64 gpu_addr = adev->wb.gpu_addr + adev->gfx.ce_sync_offs * 4;
  3497. /* instruct DE to set a magic number */
  3498. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3499. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3500. WRITE_DATA_DST_SEL(5)));
  3501. amdgpu_ring_write(ring, gpu_addr & 0xfffffffc);
  3502. amdgpu_ring_write(ring, upper_32_bits(gpu_addr) & 0xffffffff);
  3503. amdgpu_ring_write(ring, 1);
  3504. /* let CE wait till condition satisfied */
  3505. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3506. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  3507. WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  3508. WAIT_REG_MEM_FUNCTION(3) | /* == */
  3509. WAIT_REG_MEM_ENGINE(2))); /* ce */
  3510. amdgpu_ring_write(ring, gpu_addr & 0xfffffffc);
  3511. amdgpu_ring_write(ring, upper_32_bits(gpu_addr) & 0xffffffff);
  3512. amdgpu_ring_write(ring, 1);
  3513. amdgpu_ring_write(ring, 0xffffffff);
  3514. amdgpu_ring_write(ring, 4); /* poll interval */
  3515. /* instruct CE to reset wb of ce_sync to zero */
  3516. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3517. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  3518. WRITE_DATA_DST_SEL(5) |
  3519. WR_CONFIRM));
  3520. amdgpu_ring_write(ring, gpu_addr & 0xfffffffc);
  3521. amdgpu_ring_write(ring, upper_32_bits(gpu_addr) & 0xffffffff);
  3522. amdgpu_ring_write(ring, 0);
  3523. }
  3524. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3525. unsigned vm_id, uint64_t pd_addr)
  3526. {
  3527. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  3528. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3529. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  3530. WRITE_DATA_DST_SEL(0)));
  3531. if (vm_id < 8) {
  3532. amdgpu_ring_write(ring,
  3533. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  3534. } else {
  3535. amdgpu_ring_write(ring,
  3536. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  3537. }
  3538. amdgpu_ring_write(ring, 0);
  3539. amdgpu_ring_write(ring, pd_addr >> 12);
  3540. /* bits 0-15 are the VM contexts0-15 */
  3541. /* invalidate the cache */
  3542. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3543. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3544. WRITE_DATA_DST_SEL(0)));
  3545. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  3546. amdgpu_ring_write(ring, 0);
  3547. amdgpu_ring_write(ring, 1 << vm_id);
  3548. /* wait for the invalidate to complete */
  3549. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3550. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  3551. WAIT_REG_MEM_FUNCTION(0) | /* always */
  3552. WAIT_REG_MEM_ENGINE(0))); /* me */
  3553. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  3554. amdgpu_ring_write(ring, 0);
  3555. amdgpu_ring_write(ring, 0); /* ref */
  3556. amdgpu_ring_write(ring, 0); /* mask */
  3557. amdgpu_ring_write(ring, 0x20); /* poll interval */
  3558. /* compute doesn't have PFP */
  3559. if (usepfp) {
  3560. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3561. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3562. amdgpu_ring_write(ring, 0x0);
  3563. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  3564. gfx_v8_0_ce_sync_me(ring);
  3565. }
  3566. }
  3567. static bool gfx_v8_0_ring_is_lockup(struct amdgpu_ring *ring)
  3568. {
  3569. if (gfx_v8_0_is_idle(ring->adev)) {
  3570. amdgpu_ring_lockup_update(ring);
  3571. return false;
  3572. }
  3573. return amdgpu_ring_test_lockup(ring);
  3574. }
  3575. static u32 gfx_v8_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  3576. {
  3577. return ring->adev->wb.wb[ring->rptr_offs];
  3578. }
  3579. static u32 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  3580. {
  3581. return ring->adev->wb.wb[ring->wptr_offs];
  3582. }
  3583. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  3584. {
  3585. struct amdgpu_device *adev = ring->adev;
  3586. /* XXX check if swapping is necessary on BE */
  3587. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  3588. WDOORBELL32(ring->doorbell_index, ring->wptr);
  3589. }
  3590. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  3591. u64 addr, u64 seq,
  3592. unsigned flags)
  3593. {
  3594. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3595. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3596. /* RELEASE_MEM - flush caches, send int */
  3597. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  3598. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3599. EOP_TC_ACTION_EN |
  3600. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3601. EVENT_INDEX(5)));
  3602. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3603. amdgpu_ring_write(ring, addr & 0xfffffffc);
  3604. amdgpu_ring_write(ring, upper_32_bits(addr));
  3605. amdgpu_ring_write(ring, lower_32_bits(seq));
  3606. amdgpu_ring_write(ring, upper_32_bits(seq));
  3607. }
  3608. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  3609. enum amdgpu_interrupt_state state)
  3610. {
  3611. u32 cp_int_cntl;
  3612. switch (state) {
  3613. case AMDGPU_IRQ_STATE_DISABLE:
  3614. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3615. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3616. TIME_STAMP_INT_ENABLE, 0);
  3617. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3618. break;
  3619. case AMDGPU_IRQ_STATE_ENABLE:
  3620. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3621. cp_int_cntl =
  3622. REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3623. TIME_STAMP_INT_ENABLE, 1);
  3624. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3625. break;
  3626. default:
  3627. break;
  3628. }
  3629. }
  3630. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  3631. int me, int pipe,
  3632. enum amdgpu_interrupt_state state)
  3633. {
  3634. u32 mec_int_cntl, mec_int_cntl_reg;
  3635. /*
  3636. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  3637. * handles the setting of interrupts for this specific pipe. All other
  3638. * pipes' interrupts are set by amdkfd.
  3639. */
  3640. if (me == 1) {
  3641. switch (pipe) {
  3642. case 0:
  3643. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  3644. break;
  3645. default:
  3646. DRM_DEBUG("invalid pipe %d\n", pipe);
  3647. return;
  3648. }
  3649. } else {
  3650. DRM_DEBUG("invalid me %d\n", me);
  3651. return;
  3652. }
  3653. switch (state) {
  3654. case AMDGPU_IRQ_STATE_DISABLE:
  3655. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3656. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3657. TIME_STAMP_INT_ENABLE, 0);
  3658. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3659. break;
  3660. case AMDGPU_IRQ_STATE_ENABLE:
  3661. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3662. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3663. TIME_STAMP_INT_ENABLE, 1);
  3664. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3665. break;
  3666. default:
  3667. break;
  3668. }
  3669. }
  3670. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  3671. struct amdgpu_irq_src *source,
  3672. unsigned type,
  3673. enum amdgpu_interrupt_state state)
  3674. {
  3675. u32 cp_int_cntl;
  3676. switch (state) {
  3677. case AMDGPU_IRQ_STATE_DISABLE:
  3678. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3679. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3680. PRIV_REG_INT_ENABLE, 0);
  3681. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3682. break;
  3683. case AMDGPU_IRQ_STATE_ENABLE:
  3684. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3685. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3686. PRIV_REG_INT_ENABLE, 0);
  3687. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3688. break;
  3689. default:
  3690. break;
  3691. }
  3692. return 0;
  3693. }
  3694. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  3695. struct amdgpu_irq_src *source,
  3696. unsigned type,
  3697. enum amdgpu_interrupt_state state)
  3698. {
  3699. u32 cp_int_cntl;
  3700. switch (state) {
  3701. case AMDGPU_IRQ_STATE_DISABLE:
  3702. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3703. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3704. PRIV_INSTR_INT_ENABLE, 0);
  3705. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3706. break;
  3707. case AMDGPU_IRQ_STATE_ENABLE:
  3708. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3709. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3710. PRIV_INSTR_INT_ENABLE, 1);
  3711. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3712. break;
  3713. default:
  3714. break;
  3715. }
  3716. return 0;
  3717. }
  3718. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  3719. struct amdgpu_irq_src *src,
  3720. unsigned type,
  3721. enum amdgpu_interrupt_state state)
  3722. {
  3723. switch (type) {
  3724. case AMDGPU_CP_IRQ_GFX_EOP:
  3725. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  3726. break;
  3727. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  3728. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  3729. break;
  3730. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  3731. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  3732. break;
  3733. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  3734. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  3735. break;
  3736. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  3737. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  3738. break;
  3739. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  3740. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  3741. break;
  3742. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  3743. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  3744. break;
  3745. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  3746. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  3747. break;
  3748. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  3749. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  3750. break;
  3751. default:
  3752. break;
  3753. }
  3754. return 0;
  3755. }
  3756. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  3757. struct amdgpu_irq_src *source,
  3758. struct amdgpu_iv_entry *entry)
  3759. {
  3760. int i;
  3761. u8 me_id, pipe_id, queue_id;
  3762. struct amdgpu_ring *ring;
  3763. DRM_DEBUG("IH: CP EOP\n");
  3764. me_id = (entry->ring_id & 0x0c) >> 2;
  3765. pipe_id = (entry->ring_id & 0x03) >> 0;
  3766. queue_id = (entry->ring_id & 0x70) >> 4;
  3767. switch (me_id) {
  3768. case 0:
  3769. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3770. break;
  3771. case 1:
  3772. case 2:
  3773. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3774. ring = &adev->gfx.compute_ring[i];
  3775. /* Per-queue interrupt is supported for MEC starting from VI.
  3776. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  3777. */
  3778. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  3779. amdgpu_fence_process(ring);
  3780. }
  3781. break;
  3782. }
  3783. return 0;
  3784. }
  3785. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  3786. struct amdgpu_irq_src *source,
  3787. struct amdgpu_iv_entry *entry)
  3788. {
  3789. DRM_ERROR("Illegal register access in command stream\n");
  3790. schedule_work(&adev->reset_work);
  3791. return 0;
  3792. }
  3793. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  3794. struct amdgpu_irq_src *source,
  3795. struct amdgpu_iv_entry *entry)
  3796. {
  3797. DRM_ERROR("Illegal instruction in command stream\n");
  3798. schedule_work(&adev->reset_work);
  3799. return 0;
  3800. }
  3801. const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  3802. .early_init = gfx_v8_0_early_init,
  3803. .late_init = NULL,
  3804. .sw_init = gfx_v8_0_sw_init,
  3805. .sw_fini = gfx_v8_0_sw_fini,
  3806. .hw_init = gfx_v8_0_hw_init,
  3807. .hw_fini = gfx_v8_0_hw_fini,
  3808. .suspend = gfx_v8_0_suspend,
  3809. .resume = gfx_v8_0_resume,
  3810. .is_idle = gfx_v8_0_is_idle,
  3811. .wait_for_idle = gfx_v8_0_wait_for_idle,
  3812. .soft_reset = gfx_v8_0_soft_reset,
  3813. .print_status = gfx_v8_0_print_status,
  3814. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  3815. .set_powergating_state = gfx_v8_0_set_powergating_state,
  3816. };
  3817. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  3818. .get_rptr = gfx_v8_0_ring_get_rptr_gfx,
  3819. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  3820. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  3821. .parse_cs = NULL,
  3822. .emit_ib = gfx_v8_0_ring_emit_ib,
  3823. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  3824. .emit_semaphore = gfx_v8_0_ring_emit_semaphore,
  3825. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  3826. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  3827. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  3828. .test_ring = gfx_v8_0_ring_test_ring,
  3829. .test_ib = gfx_v8_0_ring_test_ib,
  3830. .is_lockup = gfx_v8_0_ring_is_lockup,
  3831. };
  3832. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  3833. .get_rptr = gfx_v8_0_ring_get_rptr_compute,
  3834. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  3835. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  3836. .parse_cs = NULL,
  3837. .emit_ib = gfx_v8_0_ring_emit_ib,
  3838. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  3839. .emit_semaphore = gfx_v8_0_ring_emit_semaphore,
  3840. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  3841. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  3842. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  3843. .test_ring = gfx_v8_0_ring_test_ring,
  3844. .test_ib = gfx_v8_0_ring_test_ib,
  3845. .is_lockup = gfx_v8_0_ring_is_lockup,
  3846. };
  3847. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  3848. {
  3849. int i;
  3850. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3851. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  3852. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3853. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  3854. }
  3855. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  3856. .set = gfx_v8_0_set_eop_interrupt_state,
  3857. .process = gfx_v8_0_eop_irq,
  3858. };
  3859. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  3860. .set = gfx_v8_0_set_priv_reg_fault_state,
  3861. .process = gfx_v8_0_priv_reg_irq,
  3862. };
  3863. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  3864. .set = gfx_v8_0_set_priv_inst_fault_state,
  3865. .process = gfx_v8_0_priv_inst_irq,
  3866. };
  3867. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  3868. {
  3869. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3870. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  3871. adev->gfx.priv_reg_irq.num_types = 1;
  3872. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  3873. adev->gfx.priv_inst_irq.num_types = 1;
  3874. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  3875. }
  3876. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  3877. {
  3878. /* init asci gds info */
  3879. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  3880. adev->gds.gws.total_size = 64;
  3881. adev->gds.oa.total_size = 16;
  3882. if (adev->gds.mem.total_size == 64 * 1024) {
  3883. adev->gds.mem.gfx_partition_size = 4096;
  3884. adev->gds.mem.cs_partition_size = 4096;
  3885. adev->gds.gws.gfx_partition_size = 4;
  3886. adev->gds.gws.cs_partition_size = 4;
  3887. adev->gds.oa.gfx_partition_size = 4;
  3888. adev->gds.oa.cs_partition_size = 1;
  3889. } else {
  3890. adev->gds.mem.gfx_partition_size = 1024;
  3891. adev->gds.mem.cs_partition_size = 1024;
  3892. adev->gds.gws.gfx_partition_size = 16;
  3893. adev->gds.gws.cs_partition_size = 16;
  3894. adev->gds.oa.gfx_partition_size = 4;
  3895. adev->gds.oa.cs_partition_size = 4;
  3896. }
  3897. }
  3898. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev,
  3899. u32 se, u32 sh)
  3900. {
  3901. u32 mask = 0, tmp, tmp1;
  3902. int i;
  3903. gfx_v8_0_select_se_sh(adev, se, sh);
  3904. tmp = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  3905. tmp1 = RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  3906. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3907. tmp &= 0xffff0000;
  3908. tmp |= tmp1;
  3909. tmp >>= 16;
  3910. for (i = 0; i < adev->gfx.config.max_cu_per_sh; i ++) {
  3911. mask <<= 1;
  3912. mask |= 1;
  3913. }
  3914. return (~tmp) & mask;
  3915. }
  3916. int gfx_v8_0_get_cu_info(struct amdgpu_device *adev,
  3917. struct amdgpu_cu_info *cu_info)
  3918. {
  3919. int i, j, k, counter, active_cu_number = 0;
  3920. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3921. if (!adev || !cu_info)
  3922. return -EINVAL;
  3923. mutex_lock(&adev->grbm_idx_mutex);
  3924. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3925. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3926. mask = 1;
  3927. ao_bitmap = 0;
  3928. counter = 0;
  3929. bitmap = gfx_v8_0_get_cu_active_bitmap(adev, i, j);
  3930. cu_info->bitmap[i][j] = bitmap;
  3931. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  3932. if (bitmap & mask) {
  3933. if (counter < 2)
  3934. ao_bitmap |= mask;
  3935. counter ++;
  3936. }
  3937. mask <<= 1;
  3938. }
  3939. active_cu_number += counter;
  3940. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3941. }
  3942. }
  3943. cu_info->number = active_cu_number;
  3944. cu_info->ao_cu_mask = ao_cu_mask;
  3945. mutex_unlock(&adev->grbm_idx_mutex);
  3946. return 0;
  3947. }