ci_dpm.c 199 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_pm.h"
  27. #include "amdgpu_ucode.h"
  28. #include "cikd.h"
  29. #include "amdgpu_dpm.h"
  30. #include "ci_dpm.h"
  31. #include "gfx_v7_0.h"
  32. #include "atom.h"
  33. #include <linux/seq_file.h>
  34. #include "smu/smu_7_0_1_d.h"
  35. #include "smu/smu_7_0_1_sh_mask.h"
  36. #include "dce/dce_8_0_d.h"
  37. #include "dce/dce_8_0_sh_mask.h"
  38. #include "bif/bif_4_1_d.h"
  39. #include "bif/bif_4_1_sh_mask.h"
  40. #include "gca/gfx_7_2_d.h"
  41. #include "gca/gfx_7_2_sh_mask.h"
  42. #include "gmc/gmc_7_1_d.h"
  43. #include "gmc/gmc_7_1_sh_mask.h"
  44. /*(DEBLOBBED)*/
  45. #define MC_CG_ARB_FREQ_F0 0x0a
  46. #define MC_CG_ARB_FREQ_F1 0x0b
  47. #define MC_CG_ARB_FREQ_F2 0x0c
  48. #define MC_CG_ARB_FREQ_F3 0x0d
  49. #define SMC_RAM_END 0x40000
  50. #define VOLTAGE_SCALE 4
  51. #define VOLTAGE_VID_OFFSET_SCALE1 625
  52. #define VOLTAGE_VID_OFFSET_SCALE2 100
  53. static const struct ci_pt_defaults defaults_hawaii_xt =
  54. {
  55. 1, 0xF, 0xFD, 0x19, 5, 0x14, 0, 0xB0000,
  56. { 0x2E, 0x00, 0x00, 0x88, 0x00, 0x00, 0x72, 0x60, 0x51, 0xA7, 0x79, 0x6B, 0x90, 0xBD, 0x79 },
  57. { 0x217, 0x217, 0x217, 0x242, 0x242, 0x242, 0x269, 0x269, 0x269, 0x2A1, 0x2A1, 0x2A1, 0x2C9, 0x2C9, 0x2C9 }
  58. };
  59. static const struct ci_pt_defaults defaults_hawaii_pro =
  60. {
  61. 1, 0xF, 0xFD, 0x19, 5, 0x14, 0, 0x65062,
  62. { 0x2E, 0x00, 0x00, 0x88, 0x00, 0x00, 0x72, 0x60, 0x51, 0xA7, 0x79, 0x6B, 0x90, 0xBD, 0x79 },
  63. { 0x217, 0x217, 0x217, 0x242, 0x242, 0x242, 0x269, 0x269, 0x269, 0x2A1, 0x2A1, 0x2A1, 0x2C9, 0x2C9, 0x2C9 }
  64. };
  65. static const struct ci_pt_defaults defaults_bonaire_xt =
  66. {
  67. 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0xB0000,
  68. { 0x79, 0x253, 0x25D, 0xAE, 0x72, 0x80, 0x83, 0x86, 0x6F, 0xC8, 0xC9, 0xC9, 0x2F, 0x4D, 0x61 },
  69. { 0x17C, 0x172, 0x180, 0x1BC, 0x1B3, 0x1BD, 0x206, 0x200, 0x203, 0x25D, 0x25A, 0x255, 0x2C3, 0x2C5, 0x2B4 }
  70. };
  71. static const struct ci_pt_defaults defaults_bonaire_pro =
  72. {
  73. 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0x65062,
  74. { 0x8C, 0x23F, 0x244, 0xA6, 0x83, 0x85, 0x86, 0x86, 0x83, 0xDB, 0xDB, 0xDA, 0x67, 0x60, 0x5F },
  75. { 0x187, 0x193, 0x193, 0x1C7, 0x1D1, 0x1D1, 0x210, 0x219, 0x219, 0x266, 0x26C, 0x26C, 0x2C9, 0x2CB, 0x2CB }
  76. };
  77. static const struct ci_pt_defaults defaults_saturn_xt =
  78. {
  79. 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x70000,
  80. { 0x8C, 0x247, 0x249, 0xA6, 0x80, 0x81, 0x8B, 0x89, 0x86, 0xC9, 0xCA, 0xC9, 0x4D, 0x4D, 0x4D },
  81. { 0x187, 0x187, 0x187, 0x1C7, 0x1C7, 0x1C7, 0x210, 0x210, 0x210, 0x266, 0x266, 0x266, 0x2C9, 0x2C9, 0x2C9 }
  82. };
  83. static const struct ci_pt_defaults defaults_saturn_pro =
  84. {
  85. 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x30000,
  86. { 0x96, 0x21D, 0x23B, 0xA1, 0x85, 0x87, 0x83, 0x84, 0x81, 0xE6, 0xE6, 0xE6, 0x71, 0x6A, 0x6A },
  87. { 0x193, 0x19E, 0x19E, 0x1D2, 0x1DC, 0x1DC, 0x21A, 0x223, 0x223, 0x26E, 0x27E, 0x274, 0x2CF, 0x2D2, 0x2D2 }
  88. };
  89. static const struct ci_pt_config_reg didt_config_ci[] =
  90. {
  91. { 0x10, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  92. { 0x10, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  93. { 0x10, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  94. { 0x10, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  95. { 0x11, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  96. { 0x11, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  97. { 0x11, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  98. { 0x11, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  99. { 0x12, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  100. { 0x12, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  101. { 0x12, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  102. { 0x12, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  103. { 0x2, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  104. { 0x2, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  105. { 0x2, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  106. { 0x1, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  107. { 0x1, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  108. { 0x0, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  109. { 0x30, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  110. { 0x30, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  111. { 0x30, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  112. { 0x30, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  113. { 0x31, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  114. { 0x31, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  115. { 0x31, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  116. { 0x31, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  117. { 0x32, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  118. { 0x32, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  119. { 0x32, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  120. { 0x32, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  121. { 0x22, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  122. { 0x22, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  123. { 0x22, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  124. { 0x21, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  125. { 0x21, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  126. { 0x20, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  127. { 0x50, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  128. { 0x50, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  129. { 0x50, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  130. { 0x50, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  131. { 0x51, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  132. { 0x51, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  133. { 0x51, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  134. { 0x51, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  135. { 0x52, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  136. { 0x52, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  137. { 0x52, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  138. { 0x52, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  139. { 0x42, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  140. { 0x42, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  141. { 0x42, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  142. { 0x41, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  143. { 0x41, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  144. { 0x40, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  145. { 0x70, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  146. { 0x70, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  147. { 0x70, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  148. { 0x70, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  149. { 0x71, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  150. { 0x71, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  151. { 0x71, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  152. { 0x71, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  153. { 0x72, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  154. { 0x72, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  155. { 0x72, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  156. { 0x72, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  157. { 0x62, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  158. { 0x62, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  159. { 0x62, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  160. { 0x61, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  161. { 0x61, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  162. { 0x60, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  163. { 0xFFFFFFFF }
  164. };
  165. static u8 ci_get_memory_module_index(struct amdgpu_device *adev)
  166. {
  167. return (u8) ((RREG32(mmBIOS_SCRATCH_4) >> 16) & 0xff);
  168. }
  169. #define MC_CG_ARB_FREQ_F0 0x0a
  170. #define MC_CG_ARB_FREQ_F1 0x0b
  171. #define MC_CG_ARB_FREQ_F2 0x0c
  172. #define MC_CG_ARB_FREQ_F3 0x0d
  173. static int ci_copy_and_switch_arb_sets(struct amdgpu_device *adev,
  174. u32 arb_freq_src, u32 arb_freq_dest)
  175. {
  176. u32 mc_arb_dram_timing;
  177. u32 mc_arb_dram_timing2;
  178. u32 burst_time;
  179. u32 mc_cg_config;
  180. switch (arb_freq_src) {
  181. case MC_CG_ARB_FREQ_F0:
  182. mc_arb_dram_timing = RREG32(mmMC_ARB_DRAM_TIMING);
  183. mc_arb_dram_timing2 = RREG32(mmMC_ARB_DRAM_TIMING2);
  184. burst_time = (RREG32(mmMC_ARB_BURST_TIME) & MC_ARB_BURST_TIME__STATE0_MASK) >>
  185. MC_ARB_BURST_TIME__STATE0__SHIFT;
  186. break;
  187. case MC_CG_ARB_FREQ_F1:
  188. mc_arb_dram_timing = RREG32(mmMC_ARB_DRAM_TIMING_1);
  189. mc_arb_dram_timing2 = RREG32(mmMC_ARB_DRAM_TIMING2_1);
  190. burst_time = (RREG32(mmMC_ARB_BURST_TIME) & MC_ARB_BURST_TIME__STATE1_MASK) >>
  191. MC_ARB_BURST_TIME__STATE1__SHIFT;
  192. break;
  193. default:
  194. return -EINVAL;
  195. }
  196. switch (arb_freq_dest) {
  197. case MC_CG_ARB_FREQ_F0:
  198. WREG32(mmMC_ARB_DRAM_TIMING, mc_arb_dram_timing);
  199. WREG32(mmMC_ARB_DRAM_TIMING2, mc_arb_dram_timing2);
  200. WREG32_P(mmMC_ARB_BURST_TIME, (burst_time << MC_ARB_BURST_TIME__STATE0__SHIFT),
  201. ~MC_ARB_BURST_TIME__STATE0_MASK);
  202. break;
  203. case MC_CG_ARB_FREQ_F1:
  204. WREG32(mmMC_ARB_DRAM_TIMING_1, mc_arb_dram_timing);
  205. WREG32(mmMC_ARB_DRAM_TIMING2_1, mc_arb_dram_timing2);
  206. WREG32_P(mmMC_ARB_BURST_TIME, (burst_time << MC_ARB_BURST_TIME__STATE1__SHIFT),
  207. ~MC_ARB_BURST_TIME__STATE1_MASK);
  208. break;
  209. default:
  210. return -EINVAL;
  211. }
  212. mc_cg_config = RREG32(mmMC_CG_CONFIG) | 0x0000000F;
  213. WREG32(mmMC_CG_CONFIG, mc_cg_config);
  214. WREG32_P(mmMC_ARB_CG, (arb_freq_dest) << MC_ARB_CG__CG_ARB_REQ__SHIFT,
  215. ~MC_ARB_CG__CG_ARB_REQ_MASK);
  216. return 0;
  217. }
  218. static u8 ci_get_ddr3_mclk_frequency_ratio(u32 memory_clock)
  219. {
  220. u8 mc_para_index;
  221. if (memory_clock < 10000)
  222. mc_para_index = 0;
  223. else if (memory_clock >= 80000)
  224. mc_para_index = 0x0f;
  225. else
  226. mc_para_index = (u8)((memory_clock - 10000) / 5000 + 1);
  227. return mc_para_index;
  228. }
  229. static u8 ci_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode)
  230. {
  231. u8 mc_para_index;
  232. if (strobe_mode) {
  233. if (memory_clock < 12500)
  234. mc_para_index = 0x00;
  235. else if (memory_clock > 47500)
  236. mc_para_index = 0x0f;
  237. else
  238. mc_para_index = (u8)((memory_clock - 10000) / 2500);
  239. } else {
  240. if (memory_clock < 65000)
  241. mc_para_index = 0x00;
  242. else if (memory_clock > 135000)
  243. mc_para_index = 0x0f;
  244. else
  245. mc_para_index = (u8)((memory_clock - 60000) / 5000);
  246. }
  247. return mc_para_index;
  248. }
  249. static void ci_trim_voltage_table_to_fit_state_table(struct amdgpu_device *adev,
  250. u32 max_voltage_steps,
  251. struct atom_voltage_table *voltage_table)
  252. {
  253. unsigned int i, diff;
  254. if (voltage_table->count <= max_voltage_steps)
  255. return;
  256. diff = voltage_table->count - max_voltage_steps;
  257. for (i = 0; i < max_voltage_steps; i++)
  258. voltage_table->entries[i] = voltage_table->entries[i + diff];
  259. voltage_table->count = max_voltage_steps;
  260. }
  261. static int ci_get_std_voltage_value_sidd(struct amdgpu_device *adev,
  262. struct atom_voltage_table_entry *voltage_table,
  263. u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd);
  264. static int ci_set_power_limit(struct amdgpu_device *adev, u32 n);
  265. static int ci_set_overdrive_target_tdp(struct amdgpu_device *adev,
  266. u32 target_tdp);
  267. static int ci_update_uvd_dpm(struct amdgpu_device *adev, bool gate);
  268. static void ci_dpm_set_dpm_funcs(struct amdgpu_device *adev);
  269. static void ci_dpm_set_irq_funcs(struct amdgpu_device *adev);
  270. static PPSMC_Result amdgpu_ci_send_msg_to_smc_with_parameter(struct amdgpu_device *adev,
  271. PPSMC_Msg msg, u32 parameter);
  272. static void ci_thermal_start_smc_fan_control(struct amdgpu_device *adev);
  273. static void ci_fan_ctrl_set_default_mode(struct amdgpu_device *adev);
  274. static struct ci_power_info *ci_get_pi(struct amdgpu_device *adev)
  275. {
  276. struct ci_power_info *pi = adev->pm.dpm.priv;
  277. return pi;
  278. }
  279. static struct ci_ps *ci_get_ps(struct amdgpu_ps *rps)
  280. {
  281. struct ci_ps *ps = rps->ps_priv;
  282. return ps;
  283. }
  284. static void ci_initialize_powertune_defaults(struct amdgpu_device *adev)
  285. {
  286. struct ci_power_info *pi = ci_get_pi(adev);
  287. switch (adev->pdev->device) {
  288. case 0x6649:
  289. case 0x6650:
  290. case 0x6651:
  291. case 0x6658:
  292. case 0x665C:
  293. case 0x665D:
  294. default:
  295. pi->powertune_defaults = &defaults_bonaire_xt;
  296. break;
  297. case 0x6640:
  298. case 0x6641:
  299. case 0x6646:
  300. case 0x6647:
  301. pi->powertune_defaults = &defaults_saturn_xt;
  302. break;
  303. case 0x67B8:
  304. case 0x67B0:
  305. pi->powertune_defaults = &defaults_hawaii_xt;
  306. break;
  307. case 0x67BA:
  308. case 0x67B1:
  309. pi->powertune_defaults = &defaults_hawaii_pro;
  310. break;
  311. case 0x67A0:
  312. case 0x67A1:
  313. case 0x67A2:
  314. case 0x67A8:
  315. case 0x67A9:
  316. case 0x67AA:
  317. case 0x67B9:
  318. case 0x67BE:
  319. pi->powertune_defaults = &defaults_bonaire_xt;
  320. break;
  321. }
  322. pi->dte_tj_offset = 0;
  323. pi->caps_power_containment = true;
  324. pi->caps_cac = false;
  325. pi->caps_sq_ramping = false;
  326. pi->caps_db_ramping = false;
  327. pi->caps_td_ramping = false;
  328. pi->caps_tcp_ramping = false;
  329. if (pi->caps_power_containment) {
  330. pi->caps_cac = true;
  331. if (adev->asic_type == CHIP_HAWAII)
  332. pi->enable_bapm_feature = false;
  333. else
  334. pi->enable_bapm_feature = true;
  335. pi->enable_tdc_limit_feature = true;
  336. pi->enable_pkg_pwr_tracking_feature = true;
  337. }
  338. }
  339. static u8 ci_convert_to_vid(u16 vddc)
  340. {
  341. return (6200 - (vddc * VOLTAGE_SCALE)) / 25;
  342. }
  343. static int ci_populate_bapm_vddc_vid_sidd(struct amdgpu_device *adev)
  344. {
  345. struct ci_power_info *pi = ci_get_pi(adev);
  346. u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
  347. u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
  348. u8 *hi2_vid = pi->smc_powertune_table.BapmVddCVidHiSidd2;
  349. u32 i;
  350. if (adev->pm.dpm.dyn_state.cac_leakage_table.entries == NULL)
  351. return -EINVAL;
  352. if (adev->pm.dpm.dyn_state.cac_leakage_table.count > 8)
  353. return -EINVAL;
  354. if (adev->pm.dpm.dyn_state.cac_leakage_table.count !=
  355. adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count)
  356. return -EINVAL;
  357. for (i = 0; i < adev->pm.dpm.dyn_state.cac_leakage_table.count; i++) {
  358. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
  359. lo_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc1);
  360. hi_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc2);
  361. hi2_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc3);
  362. } else {
  363. lo_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc);
  364. hi_vid[i] = ci_convert_to_vid((u16)adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].leakage);
  365. }
  366. }
  367. return 0;
  368. }
  369. static int ci_populate_vddc_vid(struct amdgpu_device *adev)
  370. {
  371. struct ci_power_info *pi = ci_get_pi(adev);
  372. u8 *vid = pi->smc_powertune_table.VddCVid;
  373. u32 i;
  374. if (pi->vddc_voltage_table.count > 8)
  375. return -EINVAL;
  376. for (i = 0; i < pi->vddc_voltage_table.count; i++)
  377. vid[i] = ci_convert_to_vid(pi->vddc_voltage_table.entries[i].value);
  378. return 0;
  379. }
  380. static int ci_populate_svi_load_line(struct amdgpu_device *adev)
  381. {
  382. struct ci_power_info *pi = ci_get_pi(adev);
  383. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  384. pi->smc_powertune_table.SviLoadLineEn = pt_defaults->svi_load_line_en;
  385. pi->smc_powertune_table.SviLoadLineVddC = pt_defaults->svi_load_line_vddc;
  386. pi->smc_powertune_table.SviLoadLineTrimVddC = 3;
  387. pi->smc_powertune_table.SviLoadLineOffsetVddC = 0;
  388. return 0;
  389. }
  390. static int ci_populate_tdc_limit(struct amdgpu_device *adev)
  391. {
  392. struct ci_power_info *pi = ci_get_pi(adev);
  393. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  394. u16 tdc_limit;
  395. tdc_limit = adev->pm.dpm.dyn_state.cac_tdp_table->tdc * 256;
  396. pi->smc_powertune_table.TDC_VDDC_PkgLimit = cpu_to_be16(tdc_limit);
  397. pi->smc_powertune_table.TDC_VDDC_ThrottleReleaseLimitPerc =
  398. pt_defaults->tdc_vddc_throttle_release_limit_perc;
  399. pi->smc_powertune_table.TDC_MAWt = pt_defaults->tdc_mawt;
  400. return 0;
  401. }
  402. static int ci_populate_dw8(struct amdgpu_device *adev)
  403. {
  404. struct ci_power_info *pi = ci_get_pi(adev);
  405. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  406. int ret;
  407. ret = amdgpu_ci_read_smc_sram_dword(adev,
  408. SMU7_FIRMWARE_HEADER_LOCATION +
  409. offsetof(SMU7_Firmware_Header, PmFuseTable) +
  410. offsetof(SMU7_Discrete_PmFuses, TdcWaterfallCtl),
  411. (u32 *)&pi->smc_powertune_table.TdcWaterfallCtl,
  412. pi->sram_end);
  413. if (ret)
  414. return -EINVAL;
  415. else
  416. pi->smc_powertune_table.TdcWaterfallCtl = pt_defaults->tdc_waterfall_ctl;
  417. return 0;
  418. }
  419. static int ci_populate_fuzzy_fan(struct amdgpu_device *adev)
  420. {
  421. struct ci_power_info *pi = ci_get_pi(adev);
  422. if ((adev->pm.dpm.fan.fan_output_sensitivity & (1 << 15)) ||
  423. (adev->pm.dpm.fan.fan_output_sensitivity == 0))
  424. adev->pm.dpm.fan.fan_output_sensitivity =
  425. adev->pm.dpm.fan.default_fan_output_sensitivity;
  426. pi->smc_powertune_table.FuzzyFan_PwmSetDelta =
  427. cpu_to_be16(adev->pm.dpm.fan.fan_output_sensitivity);
  428. return 0;
  429. }
  430. static int ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(struct amdgpu_device *adev)
  431. {
  432. struct ci_power_info *pi = ci_get_pi(adev);
  433. u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
  434. u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
  435. int i, min, max;
  436. min = max = hi_vid[0];
  437. for (i = 0; i < 8; i++) {
  438. if (0 != hi_vid[i]) {
  439. if (min > hi_vid[i])
  440. min = hi_vid[i];
  441. if (max < hi_vid[i])
  442. max = hi_vid[i];
  443. }
  444. if (0 != lo_vid[i]) {
  445. if (min > lo_vid[i])
  446. min = lo_vid[i];
  447. if (max < lo_vid[i])
  448. max = lo_vid[i];
  449. }
  450. }
  451. if ((min == 0) || (max == 0))
  452. return -EINVAL;
  453. pi->smc_powertune_table.GnbLPMLMaxVid = (u8)max;
  454. pi->smc_powertune_table.GnbLPMLMinVid = (u8)min;
  455. return 0;
  456. }
  457. static int ci_populate_bapm_vddc_base_leakage_sidd(struct amdgpu_device *adev)
  458. {
  459. struct ci_power_info *pi = ci_get_pi(adev);
  460. u16 hi_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd;
  461. u16 lo_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd;
  462. struct amdgpu_cac_tdp_table *cac_tdp_table =
  463. adev->pm.dpm.dyn_state.cac_tdp_table;
  464. hi_sidd = cac_tdp_table->high_cac_leakage / 100 * 256;
  465. lo_sidd = cac_tdp_table->low_cac_leakage / 100 * 256;
  466. pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd = cpu_to_be16(hi_sidd);
  467. pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd = cpu_to_be16(lo_sidd);
  468. return 0;
  469. }
  470. static int ci_populate_bapm_parameters_in_dpm_table(struct amdgpu_device *adev)
  471. {
  472. struct ci_power_info *pi = ci_get_pi(adev);
  473. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  474. SMU7_Discrete_DpmTable *dpm_table = &pi->smc_state_table;
  475. struct amdgpu_cac_tdp_table *cac_tdp_table =
  476. adev->pm.dpm.dyn_state.cac_tdp_table;
  477. struct amdgpu_ppm_table *ppm = adev->pm.dpm.dyn_state.ppm_table;
  478. int i, j, k;
  479. const u16 *def1;
  480. const u16 *def2;
  481. dpm_table->DefaultTdp = cac_tdp_table->tdp * 256;
  482. dpm_table->TargetTdp = cac_tdp_table->configurable_tdp * 256;
  483. dpm_table->DTETjOffset = (u8)pi->dte_tj_offset;
  484. dpm_table->GpuTjMax =
  485. (u8)(pi->thermal_temp_setting.temperature_high / 1000);
  486. dpm_table->GpuTjHyst = 8;
  487. dpm_table->DTEAmbientTempBase = pt_defaults->dte_ambient_temp_base;
  488. if (ppm) {
  489. dpm_table->PPM_PkgPwrLimit = cpu_to_be16((u16)ppm->dgpu_tdp * 256 / 1000);
  490. dpm_table->PPM_TemperatureLimit = cpu_to_be16((u16)ppm->tj_max * 256);
  491. } else {
  492. dpm_table->PPM_PkgPwrLimit = cpu_to_be16(0);
  493. dpm_table->PPM_TemperatureLimit = cpu_to_be16(0);
  494. }
  495. dpm_table->BAPM_TEMP_GRADIENT = cpu_to_be32(pt_defaults->bapm_temp_gradient);
  496. def1 = pt_defaults->bapmti_r;
  497. def2 = pt_defaults->bapmti_rc;
  498. for (i = 0; i < SMU7_DTE_ITERATIONS; i++) {
  499. for (j = 0; j < SMU7_DTE_SOURCES; j++) {
  500. for (k = 0; k < SMU7_DTE_SINKS; k++) {
  501. dpm_table->BAPMTI_R[i][j][k] = cpu_to_be16(*def1);
  502. dpm_table->BAPMTI_RC[i][j][k] = cpu_to_be16(*def2);
  503. def1++;
  504. def2++;
  505. }
  506. }
  507. }
  508. return 0;
  509. }
  510. static int ci_populate_pm_base(struct amdgpu_device *adev)
  511. {
  512. struct ci_power_info *pi = ci_get_pi(adev);
  513. u32 pm_fuse_table_offset;
  514. int ret;
  515. if (pi->caps_power_containment) {
  516. ret = amdgpu_ci_read_smc_sram_dword(adev,
  517. SMU7_FIRMWARE_HEADER_LOCATION +
  518. offsetof(SMU7_Firmware_Header, PmFuseTable),
  519. &pm_fuse_table_offset, pi->sram_end);
  520. if (ret)
  521. return ret;
  522. ret = ci_populate_bapm_vddc_vid_sidd(adev);
  523. if (ret)
  524. return ret;
  525. ret = ci_populate_vddc_vid(adev);
  526. if (ret)
  527. return ret;
  528. ret = ci_populate_svi_load_line(adev);
  529. if (ret)
  530. return ret;
  531. ret = ci_populate_tdc_limit(adev);
  532. if (ret)
  533. return ret;
  534. ret = ci_populate_dw8(adev);
  535. if (ret)
  536. return ret;
  537. ret = ci_populate_fuzzy_fan(adev);
  538. if (ret)
  539. return ret;
  540. ret = ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(adev);
  541. if (ret)
  542. return ret;
  543. ret = ci_populate_bapm_vddc_base_leakage_sidd(adev);
  544. if (ret)
  545. return ret;
  546. ret = amdgpu_ci_copy_bytes_to_smc(adev, pm_fuse_table_offset,
  547. (u8 *)&pi->smc_powertune_table,
  548. sizeof(SMU7_Discrete_PmFuses), pi->sram_end);
  549. if (ret)
  550. return ret;
  551. }
  552. return 0;
  553. }
  554. static void ci_do_enable_didt(struct amdgpu_device *adev, const bool enable)
  555. {
  556. struct ci_power_info *pi = ci_get_pi(adev);
  557. u32 data;
  558. if (pi->caps_sq_ramping) {
  559. data = RREG32_DIDT(ixDIDT_SQ_CTRL0);
  560. if (enable)
  561. data |= DIDT_SQ_CTRL0__DIDT_CTRL_EN_MASK;
  562. else
  563. data &= ~DIDT_SQ_CTRL0__DIDT_CTRL_EN_MASK;
  564. WREG32_DIDT(ixDIDT_SQ_CTRL0, data);
  565. }
  566. if (pi->caps_db_ramping) {
  567. data = RREG32_DIDT(ixDIDT_DB_CTRL0);
  568. if (enable)
  569. data |= DIDT_DB_CTRL0__DIDT_CTRL_EN_MASK;
  570. else
  571. data &= ~DIDT_DB_CTRL0__DIDT_CTRL_EN_MASK;
  572. WREG32_DIDT(ixDIDT_DB_CTRL0, data);
  573. }
  574. if (pi->caps_td_ramping) {
  575. data = RREG32_DIDT(ixDIDT_TD_CTRL0);
  576. if (enable)
  577. data |= DIDT_TD_CTRL0__DIDT_CTRL_EN_MASK;
  578. else
  579. data &= ~DIDT_TD_CTRL0__DIDT_CTRL_EN_MASK;
  580. WREG32_DIDT(ixDIDT_TD_CTRL0, data);
  581. }
  582. if (pi->caps_tcp_ramping) {
  583. data = RREG32_DIDT(ixDIDT_TCP_CTRL0);
  584. if (enable)
  585. data |= DIDT_TCP_CTRL0__DIDT_CTRL_EN_MASK;
  586. else
  587. data &= ~DIDT_TCP_CTRL0__DIDT_CTRL_EN_MASK;
  588. WREG32_DIDT(ixDIDT_TCP_CTRL0, data);
  589. }
  590. }
  591. static int ci_program_pt_config_registers(struct amdgpu_device *adev,
  592. const struct ci_pt_config_reg *cac_config_regs)
  593. {
  594. const struct ci_pt_config_reg *config_regs = cac_config_regs;
  595. u32 data;
  596. u32 cache = 0;
  597. if (config_regs == NULL)
  598. return -EINVAL;
  599. while (config_regs->offset != 0xFFFFFFFF) {
  600. if (config_regs->type == CISLANDS_CONFIGREG_CACHE) {
  601. cache |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  602. } else {
  603. switch (config_regs->type) {
  604. case CISLANDS_CONFIGREG_SMC_IND:
  605. data = RREG32_SMC(config_regs->offset);
  606. break;
  607. case CISLANDS_CONFIGREG_DIDT_IND:
  608. data = RREG32_DIDT(config_regs->offset);
  609. break;
  610. default:
  611. data = RREG32(config_regs->offset);
  612. break;
  613. }
  614. data &= ~config_regs->mask;
  615. data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  616. data |= cache;
  617. switch (config_regs->type) {
  618. case CISLANDS_CONFIGREG_SMC_IND:
  619. WREG32_SMC(config_regs->offset, data);
  620. break;
  621. case CISLANDS_CONFIGREG_DIDT_IND:
  622. WREG32_DIDT(config_regs->offset, data);
  623. break;
  624. default:
  625. WREG32(config_regs->offset, data);
  626. break;
  627. }
  628. cache = 0;
  629. }
  630. config_regs++;
  631. }
  632. return 0;
  633. }
  634. static int ci_enable_didt(struct amdgpu_device *adev, bool enable)
  635. {
  636. struct ci_power_info *pi = ci_get_pi(adev);
  637. int ret;
  638. if (pi->caps_sq_ramping || pi->caps_db_ramping ||
  639. pi->caps_td_ramping || pi->caps_tcp_ramping) {
  640. gfx_v7_0_enter_rlc_safe_mode(adev);
  641. if (enable) {
  642. ret = ci_program_pt_config_registers(adev, didt_config_ci);
  643. if (ret) {
  644. gfx_v7_0_exit_rlc_safe_mode(adev);
  645. return ret;
  646. }
  647. }
  648. ci_do_enable_didt(adev, enable);
  649. gfx_v7_0_exit_rlc_safe_mode(adev);
  650. }
  651. return 0;
  652. }
  653. static int ci_enable_power_containment(struct amdgpu_device *adev, bool enable)
  654. {
  655. struct ci_power_info *pi = ci_get_pi(adev);
  656. PPSMC_Result smc_result;
  657. int ret = 0;
  658. if (enable) {
  659. pi->power_containment_features = 0;
  660. if (pi->caps_power_containment) {
  661. if (pi->enable_bapm_feature) {
  662. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableDTE);
  663. if (smc_result != PPSMC_Result_OK)
  664. ret = -EINVAL;
  665. else
  666. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_BAPM;
  667. }
  668. if (pi->enable_tdc_limit_feature) {
  669. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_TDCLimitEnable);
  670. if (smc_result != PPSMC_Result_OK)
  671. ret = -EINVAL;
  672. else
  673. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_TDCLimit;
  674. }
  675. if (pi->enable_pkg_pwr_tracking_feature) {
  676. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PkgPwrLimitEnable);
  677. if (smc_result != PPSMC_Result_OK) {
  678. ret = -EINVAL;
  679. } else {
  680. struct amdgpu_cac_tdp_table *cac_tdp_table =
  681. adev->pm.dpm.dyn_state.cac_tdp_table;
  682. u32 default_pwr_limit =
  683. (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
  684. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_PkgPwrLimit;
  685. ci_set_power_limit(adev, default_pwr_limit);
  686. }
  687. }
  688. }
  689. } else {
  690. if (pi->caps_power_containment && pi->power_containment_features) {
  691. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_TDCLimit)
  692. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_TDCLimitDisable);
  693. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_BAPM)
  694. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DisableDTE);
  695. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit)
  696. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PkgPwrLimitDisable);
  697. pi->power_containment_features = 0;
  698. }
  699. }
  700. return ret;
  701. }
  702. static int ci_enable_smc_cac(struct amdgpu_device *adev, bool enable)
  703. {
  704. struct ci_power_info *pi = ci_get_pi(adev);
  705. PPSMC_Result smc_result;
  706. int ret = 0;
  707. if (pi->caps_cac) {
  708. if (enable) {
  709. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableCac);
  710. if (smc_result != PPSMC_Result_OK) {
  711. ret = -EINVAL;
  712. pi->cac_enabled = false;
  713. } else {
  714. pi->cac_enabled = true;
  715. }
  716. } else if (pi->cac_enabled) {
  717. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DisableCac);
  718. pi->cac_enabled = false;
  719. }
  720. }
  721. return ret;
  722. }
  723. static int ci_enable_thermal_based_sclk_dpm(struct amdgpu_device *adev,
  724. bool enable)
  725. {
  726. struct ci_power_info *pi = ci_get_pi(adev);
  727. PPSMC_Result smc_result = PPSMC_Result_OK;
  728. if (pi->thermal_sclk_dpm_enabled) {
  729. if (enable)
  730. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_ENABLE_THERMAL_DPM);
  731. else
  732. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DISABLE_THERMAL_DPM);
  733. }
  734. if (smc_result == PPSMC_Result_OK)
  735. return 0;
  736. else
  737. return -EINVAL;
  738. }
  739. static int ci_power_control_set_level(struct amdgpu_device *adev)
  740. {
  741. struct ci_power_info *pi = ci_get_pi(adev);
  742. struct amdgpu_cac_tdp_table *cac_tdp_table =
  743. adev->pm.dpm.dyn_state.cac_tdp_table;
  744. s32 adjust_percent;
  745. s32 target_tdp;
  746. int ret = 0;
  747. bool adjust_polarity = false; /* ??? */
  748. if (pi->caps_power_containment) {
  749. adjust_percent = adjust_polarity ?
  750. adev->pm.dpm.tdp_adjustment : (-1 * adev->pm.dpm.tdp_adjustment);
  751. target_tdp = ((100 + adjust_percent) *
  752. (s32)cac_tdp_table->configurable_tdp) / 100;
  753. ret = ci_set_overdrive_target_tdp(adev, (u32)target_tdp);
  754. }
  755. return ret;
  756. }
  757. static void ci_dpm_powergate_uvd(struct amdgpu_device *adev, bool gate)
  758. {
  759. struct ci_power_info *pi = ci_get_pi(adev);
  760. if (pi->uvd_power_gated == gate)
  761. return;
  762. pi->uvd_power_gated = gate;
  763. ci_update_uvd_dpm(adev, gate);
  764. }
  765. static bool ci_dpm_vblank_too_short(struct amdgpu_device *adev)
  766. {
  767. u32 vblank_time = amdgpu_dpm_get_vblank_time(adev);
  768. u32 switch_limit = adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5 ? 450 : 300;
  769. if (vblank_time < switch_limit)
  770. return true;
  771. else
  772. return false;
  773. }
  774. static void ci_apply_state_adjust_rules(struct amdgpu_device *adev,
  775. struct amdgpu_ps *rps)
  776. {
  777. struct ci_ps *ps = ci_get_ps(rps);
  778. struct ci_power_info *pi = ci_get_pi(adev);
  779. struct amdgpu_clock_and_voltage_limits *max_limits;
  780. bool disable_mclk_switching;
  781. u32 sclk, mclk;
  782. int i;
  783. if (rps->vce_active) {
  784. rps->evclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].evclk;
  785. rps->ecclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].ecclk;
  786. } else {
  787. rps->evclk = 0;
  788. rps->ecclk = 0;
  789. }
  790. if ((adev->pm.dpm.new_active_crtc_count > 1) ||
  791. ci_dpm_vblank_too_short(adev))
  792. disable_mclk_switching = true;
  793. else
  794. disable_mclk_switching = false;
  795. if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY)
  796. pi->battery_state = true;
  797. else
  798. pi->battery_state = false;
  799. if (adev->pm.dpm.ac_power)
  800. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  801. else
  802. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  803. if (adev->pm.dpm.ac_power == false) {
  804. for (i = 0; i < ps->performance_level_count; i++) {
  805. if (ps->performance_levels[i].mclk > max_limits->mclk)
  806. ps->performance_levels[i].mclk = max_limits->mclk;
  807. if (ps->performance_levels[i].sclk > max_limits->sclk)
  808. ps->performance_levels[i].sclk = max_limits->sclk;
  809. }
  810. }
  811. /* XXX validate the min clocks required for display */
  812. if (disable_mclk_switching) {
  813. mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
  814. sclk = ps->performance_levels[0].sclk;
  815. } else {
  816. mclk = ps->performance_levels[0].mclk;
  817. sclk = ps->performance_levels[0].sclk;
  818. }
  819. if (rps->vce_active) {
  820. if (sclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk)
  821. sclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk;
  822. if (mclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk)
  823. mclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk;
  824. }
  825. ps->performance_levels[0].sclk = sclk;
  826. ps->performance_levels[0].mclk = mclk;
  827. if (ps->performance_levels[1].sclk < ps->performance_levels[0].sclk)
  828. ps->performance_levels[1].sclk = ps->performance_levels[0].sclk;
  829. if (disable_mclk_switching) {
  830. if (ps->performance_levels[0].mclk < ps->performance_levels[1].mclk)
  831. ps->performance_levels[0].mclk = ps->performance_levels[1].mclk;
  832. } else {
  833. if (ps->performance_levels[1].mclk < ps->performance_levels[0].mclk)
  834. ps->performance_levels[1].mclk = ps->performance_levels[0].mclk;
  835. }
  836. }
  837. static int ci_thermal_set_temperature_range(struct amdgpu_device *adev,
  838. int min_temp, int max_temp)
  839. {
  840. int low_temp = 0 * 1000;
  841. int high_temp = 255 * 1000;
  842. u32 tmp;
  843. if (low_temp < min_temp)
  844. low_temp = min_temp;
  845. if (high_temp > max_temp)
  846. high_temp = max_temp;
  847. if (high_temp < low_temp) {
  848. DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
  849. return -EINVAL;
  850. }
  851. tmp = RREG32_SMC(ixCG_THERMAL_INT);
  852. tmp &= ~(CG_THERMAL_INT__DIG_THERM_INTH_MASK | CG_THERMAL_INT__DIG_THERM_INTL_MASK);
  853. tmp |= ((high_temp / 1000) << CG_THERMAL_INT__DIG_THERM_INTH__SHIFT) |
  854. ((low_temp / 1000)) << CG_THERMAL_INT__DIG_THERM_INTL__SHIFT;
  855. WREG32_SMC(ixCG_THERMAL_INT, tmp);
  856. #if 0
  857. /* XXX: need to figure out how to handle this properly */
  858. tmp = RREG32_SMC(ixCG_THERMAL_CTRL);
  859. tmp &= DIG_THERM_DPM_MASK;
  860. tmp |= DIG_THERM_DPM(high_temp / 1000);
  861. WREG32_SMC(ixCG_THERMAL_CTRL, tmp);
  862. #endif
  863. adev->pm.dpm.thermal.min_temp = low_temp;
  864. adev->pm.dpm.thermal.max_temp = high_temp;
  865. return 0;
  866. }
  867. static int ci_thermal_enable_alert(struct amdgpu_device *adev,
  868. bool enable)
  869. {
  870. u32 thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
  871. PPSMC_Result result;
  872. if (enable) {
  873. thermal_int &= ~(CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK |
  874. CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK);
  875. WREG32_SMC(ixCG_THERMAL_INT, thermal_int);
  876. result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Thermal_Cntl_Enable);
  877. if (result != PPSMC_Result_OK) {
  878. DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
  879. return -EINVAL;
  880. }
  881. } else {
  882. thermal_int |= CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK |
  883. CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK;
  884. WREG32_SMC(ixCG_THERMAL_INT, thermal_int);
  885. result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Thermal_Cntl_Disable);
  886. if (result != PPSMC_Result_OK) {
  887. DRM_DEBUG_KMS("Could not disable thermal interrupts.\n");
  888. return -EINVAL;
  889. }
  890. }
  891. return 0;
  892. }
  893. static void ci_fan_ctrl_set_static_mode(struct amdgpu_device *adev, u32 mode)
  894. {
  895. struct ci_power_info *pi = ci_get_pi(adev);
  896. u32 tmp;
  897. if (pi->fan_ctrl_is_in_default_mode) {
  898. tmp = (RREG32_SMC(ixCG_FDO_CTRL2) & CG_FDO_CTRL2__FDO_PWM_MODE_MASK)
  899. >> CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT;
  900. pi->fan_ctrl_default_mode = tmp;
  901. tmp = (RREG32_SMC(ixCG_FDO_CTRL2) & CG_FDO_CTRL2__TMIN_MASK)
  902. >> CG_FDO_CTRL2__TMIN__SHIFT;
  903. pi->t_min = tmp;
  904. pi->fan_ctrl_is_in_default_mode = false;
  905. }
  906. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__TMIN_MASK;
  907. tmp |= 0 << CG_FDO_CTRL2__TMIN__SHIFT;
  908. WREG32_SMC(ixCG_FDO_CTRL2, tmp);
  909. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__FDO_PWM_MODE_MASK;
  910. tmp |= mode << CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT;
  911. WREG32_SMC(ixCG_FDO_CTRL2, tmp);
  912. }
  913. static int ci_thermal_setup_fan_table(struct amdgpu_device *adev)
  914. {
  915. struct ci_power_info *pi = ci_get_pi(adev);
  916. SMU7_Discrete_FanTable fan_table = { FDO_MODE_HARDWARE };
  917. u32 duty100;
  918. u32 t_diff1, t_diff2, pwm_diff1, pwm_diff2;
  919. u16 fdo_min, slope1, slope2;
  920. u32 reference_clock, tmp;
  921. int ret;
  922. u64 tmp64;
  923. if (!pi->fan_table_start) {
  924. adev->pm.dpm.fan.ucode_fan_control = false;
  925. return 0;
  926. }
  927. duty100 = (RREG32_SMC(ixCG_FDO_CTRL1) & CG_FDO_CTRL1__FMAX_DUTY100_MASK)
  928. >> CG_FDO_CTRL1__FMAX_DUTY100__SHIFT;
  929. if (duty100 == 0) {
  930. adev->pm.dpm.fan.ucode_fan_control = false;
  931. return 0;
  932. }
  933. tmp64 = (u64)adev->pm.dpm.fan.pwm_min * duty100;
  934. do_div(tmp64, 10000);
  935. fdo_min = (u16)tmp64;
  936. t_diff1 = adev->pm.dpm.fan.t_med - adev->pm.dpm.fan.t_min;
  937. t_diff2 = adev->pm.dpm.fan.t_high - adev->pm.dpm.fan.t_med;
  938. pwm_diff1 = adev->pm.dpm.fan.pwm_med - adev->pm.dpm.fan.pwm_min;
  939. pwm_diff2 = adev->pm.dpm.fan.pwm_high - adev->pm.dpm.fan.pwm_med;
  940. slope1 = (u16)((50 + ((16 * duty100 * pwm_diff1) / t_diff1)) / 100);
  941. slope2 = (u16)((50 + ((16 * duty100 * pwm_diff2) / t_diff2)) / 100);
  942. fan_table.TempMin = cpu_to_be16((50 + adev->pm.dpm.fan.t_min) / 100);
  943. fan_table.TempMed = cpu_to_be16((50 + adev->pm.dpm.fan.t_med) / 100);
  944. fan_table.TempMax = cpu_to_be16((50 + adev->pm.dpm.fan.t_max) / 100);
  945. fan_table.Slope1 = cpu_to_be16(slope1);
  946. fan_table.Slope2 = cpu_to_be16(slope2);
  947. fan_table.FdoMin = cpu_to_be16(fdo_min);
  948. fan_table.HystDown = cpu_to_be16(adev->pm.dpm.fan.t_hyst);
  949. fan_table.HystUp = cpu_to_be16(1);
  950. fan_table.HystSlope = cpu_to_be16(1);
  951. fan_table.TempRespLim = cpu_to_be16(5);
  952. reference_clock = amdgpu_asic_get_xclk(adev);
  953. fan_table.RefreshPeriod = cpu_to_be32((adev->pm.dpm.fan.cycle_delay *
  954. reference_clock) / 1600);
  955. fan_table.FdoMax = cpu_to_be16((u16)duty100);
  956. tmp = (RREG32_SMC(ixCG_MULT_THERMAL_CTRL) & CG_MULT_THERMAL_CTRL__TEMP_SEL_MASK)
  957. >> CG_MULT_THERMAL_CTRL__TEMP_SEL__SHIFT;
  958. fan_table.TempSrc = (uint8_t)tmp;
  959. ret = amdgpu_ci_copy_bytes_to_smc(adev,
  960. pi->fan_table_start,
  961. (u8 *)(&fan_table),
  962. sizeof(fan_table),
  963. pi->sram_end);
  964. if (ret) {
  965. DRM_ERROR("Failed to load fan table to the SMC.");
  966. adev->pm.dpm.fan.ucode_fan_control = false;
  967. }
  968. return 0;
  969. }
  970. static int ci_fan_ctrl_start_smc_fan_control(struct amdgpu_device *adev)
  971. {
  972. struct ci_power_info *pi = ci_get_pi(adev);
  973. PPSMC_Result ret;
  974. if (pi->caps_od_fuzzy_fan_control_support) {
  975. ret = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  976. PPSMC_StartFanControl,
  977. FAN_CONTROL_FUZZY);
  978. if (ret != PPSMC_Result_OK)
  979. return -EINVAL;
  980. ret = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  981. PPSMC_MSG_SetFanPwmMax,
  982. adev->pm.dpm.fan.default_max_fan_pwm);
  983. if (ret != PPSMC_Result_OK)
  984. return -EINVAL;
  985. } else {
  986. ret = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  987. PPSMC_StartFanControl,
  988. FAN_CONTROL_TABLE);
  989. if (ret != PPSMC_Result_OK)
  990. return -EINVAL;
  991. }
  992. pi->fan_is_controlled_by_smc = true;
  993. return 0;
  994. }
  995. static int ci_fan_ctrl_stop_smc_fan_control(struct amdgpu_device *adev)
  996. {
  997. PPSMC_Result ret;
  998. struct ci_power_info *pi = ci_get_pi(adev);
  999. ret = amdgpu_ci_send_msg_to_smc(adev, PPSMC_StopFanControl);
  1000. if (ret == PPSMC_Result_OK) {
  1001. pi->fan_is_controlled_by_smc = false;
  1002. return 0;
  1003. } else {
  1004. return -EINVAL;
  1005. }
  1006. }
  1007. static int ci_dpm_get_fan_speed_percent(struct amdgpu_device *adev,
  1008. u32 *speed)
  1009. {
  1010. u32 duty, duty100;
  1011. u64 tmp64;
  1012. if (adev->pm.no_fan)
  1013. return -ENOENT;
  1014. duty100 = (RREG32_SMC(ixCG_FDO_CTRL1) & CG_FDO_CTRL1__FMAX_DUTY100_MASK)
  1015. >> CG_FDO_CTRL1__FMAX_DUTY100__SHIFT;
  1016. duty = (RREG32_SMC(ixCG_THERMAL_STATUS) & CG_THERMAL_STATUS__FDO_PWM_DUTY_MASK)
  1017. >> CG_THERMAL_STATUS__FDO_PWM_DUTY__SHIFT;
  1018. if (duty100 == 0)
  1019. return -EINVAL;
  1020. tmp64 = (u64)duty * 100;
  1021. do_div(tmp64, duty100);
  1022. *speed = (u32)tmp64;
  1023. if (*speed > 100)
  1024. *speed = 100;
  1025. return 0;
  1026. }
  1027. static int ci_dpm_set_fan_speed_percent(struct amdgpu_device *adev,
  1028. u32 speed)
  1029. {
  1030. u32 tmp;
  1031. u32 duty, duty100;
  1032. u64 tmp64;
  1033. struct ci_power_info *pi = ci_get_pi(adev);
  1034. if (adev->pm.no_fan)
  1035. return -ENOENT;
  1036. if (pi->fan_is_controlled_by_smc)
  1037. return -EINVAL;
  1038. if (speed > 100)
  1039. return -EINVAL;
  1040. duty100 = (RREG32_SMC(ixCG_FDO_CTRL1) & CG_FDO_CTRL1__FMAX_DUTY100_MASK)
  1041. >> CG_FDO_CTRL1__FMAX_DUTY100__SHIFT;
  1042. if (duty100 == 0)
  1043. return -EINVAL;
  1044. tmp64 = (u64)speed * duty100;
  1045. do_div(tmp64, 100);
  1046. duty = (u32)tmp64;
  1047. tmp = RREG32_SMC(ixCG_FDO_CTRL0) & ~CG_FDO_CTRL0__FDO_STATIC_DUTY_MASK;
  1048. tmp |= duty << CG_FDO_CTRL0__FDO_STATIC_DUTY__SHIFT;
  1049. WREG32_SMC(ixCG_FDO_CTRL0, tmp);
  1050. return 0;
  1051. }
  1052. static void ci_dpm_set_fan_control_mode(struct amdgpu_device *adev, u32 mode)
  1053. {
  1054. if (mode) {
  1055. /* stop auto-manage */
  1056. if (adev->pm.dpm.fan.ucode_fan_control)
  1057. ci_fan_ctrl_stop_smc_fan_control(adev);
  1058. ci_fan_ctrl_set_static_mode(adev, mode);
  1059. } else {
  1060. /* restart auto-manage */
  1061. if (adev->pm.dpm.fan.ucode_fan_control)
  1062. ci_thermal_start_smc_fan_control(adev);
  1063. else
  1064. ci_fan_ctrl_set_default_mode(adev);
  1065. }
  1066. }
  1067. static u32 ci_dpm_get_fan_control_mode(struct amdgpu_device *adev)
  1068. {
  1069. struct ci_power_info *pi = ci_get_pi(adev);
  1070. u32 tmp;
  1071. if (pi->fan_is_controlled_by_smc)
  1072. return 0;
  1073. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & CG_FDO_CTRL2__FDO_PWM_MODE_MASK;
  1074. return (tmp >> CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT);
  1075. }
  1076. #if 0
  1077. static int ci_fan_ctrl_get_fan_speed_rpm(struct amdgpu_device *adev,
  1078. u32 *speed)
  1079. {
  1080. u32 tach_period;
  1081. u32 xclk = amdgpu_asic_get_xclk(adev);
  1082. if (adev->pm.no_fan)
  1083. return -ENOENT;
  1084. if (adev->pm.fan_pulses_per_revolution == 0)
  1085. return -ENOENT;
  1086. tach_period = (RREG32_SMC(ixCG_TACH_STATUS) & CG_TACH_STATUS__TACH_PERIOD_MASK)
  1087. >> CG_TACH_STATUS__TACH_PERIOD__SHIFT;
  1088. if (tach_period == 0)
  1089. return -ENOENT;
  1090. *speed = 60 * xclk * 10000 / tach_period;
  1091. return 0;
  1092. }
  1093. static int ci_fan_ctrl_set_fan_speed_rpm(struct amdgpu_device *adev,
  1094. u32 speed)
  1095. {
  1096. u32 tach_period, tmp;
  1097. u32 xclk = amdgpu_asic_get_xclk(adev);
  1098. if (adev->pm.no_fan)
  1099. return -ENOENT;
  1100. if (adev->pm.fan_pulses_per_revolution == 0)
  1101. return -ENOENT;
  1102. if ((speed < adev->pm.fan_min_rpm) ||
  1103. (speed > adev->pm.fan_max_rpm))
  1104. return -EINVAL;
  1105. if (adev->pm.dpm.fan.ucode_fan_control)
  1106. ci_fan_ctrl_stop_smc_fan_control(adev);
  1107. tach_period = 60 * xclk * 10000 / (8 * speed);
  1108. tmp = RREG32_SMC(ixCG_TACH_CTRL) & ~CG_TACH_CTRL__TARGET_PERIOD_MASK;
  1109. tmp |= tach_period << CG_TACH_CTRL__TARGET_PERIOD__SHIFT;
  1110. WREG32_SMC(CG_TACH_CTRL, tmp);
  1111. ci_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC_RPM);
  1112. return 0;
  1113. }
  1114. #endif
  1115. static void ci_fan_ctrl_set_default_mode(struct amdgpu_device *adev)
  1116. {
  1117. struct ci_power_info *pi = ci_get_pi(adev);
  1118. u32 tmp;
  1119. if (!pi->fan_ctrl_is_in_default_mode) {
  1120. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__FDO_PWM_MODE_MASK;
  1121. tmp |= pi->fan_ctrl_default_mode << CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT;
  1122. WREG32_SMC(ixCG_FDO_CTRL2, tmp);
  1123. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__TMIN_MASK;
  1124. tmp |= pi->t_min << CG_FDO_CTRL2__TMIN__SHIFT;
  1125. WREG32_SMC(ixCG_FDO_CTRL2, tmp);
  1126. pi->fan_ctrl_is_in_default_mode = true;
  1127. }
  1128. }
  1129. static void ci_thermal_start_smc_fan_control(struct amdgpu_device *adev)
  1130. {
  1131. if (adev->pm.dpm.fan.ucode_fan_control) {
  1132. ci_fan_ctrl_start_smc_fan_control(adev);
  1133. ci_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC);
  1134. }
  1135. }
  1136. static void ci_thermal_initialize(struct amdgpu_device *adev)
  1137. {
  1138. u32 tmp;
  1139. if (adev->pm.fan_pulses_per_revolution) {
  1140. tmp = RREG32_SMC(ixCG_TACH_CTRL) & ~CG_TACH_CTRL__EDGE_PER_REV_MASK;
  1141. tmp |= (adev->pm.fan_pulses_per_revolution - 1)
  1142. << CG_TACH_CTRL__EDGE_PER_REV__SHIFT;
  1143. WREG32_SMC(ixCG_TACH_CTRL, tmp);
  1144. }
  1145. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__TACH_PWM_RESP_RATE_MASK;
  1146. tmp |= 0x28 << CG_FDO_CTRL2__TACH_PWM_RESP_RATE__SHIFT;
  1147. WREG32_SMC(ixCG_FDO_CTRL2, tmp);
  1148. }
  1149. static int ci_thermal_start_thermal_controller(struct amdgpu_device *adev)
  1150. {
  1151. int ret;
  1152. ci_thermal_initialize(adev);
  1153. ret = ci_thermal_set_temperature_range(adev, CISLANDS_TEMP_RANGE_MIN, CISLANDS_TEMP_RANGE_MAX);
  1154. if (ret)
  1155. return ret;
  1156. ret = ci_thermal_enable_alert(adev, true);
  1157. if (ret)
  1158. return ret;
  1159. if (adev->pm.dpm.fan.ucode_fan_control) {
  1160. ret = ci_thermal_setup_fan_table(adev);
  1161. if (ret)
  1162. return ret;
  1163. ci_thermal_start_smc_fan_control(adev);
  1164. }
  1165. return 0;
  1166. }
  1167. static void ci_thermal_stop_thermal_controller(struct amdgpu_device *adev)
  1168. {
  1169. if (!adev->pm.no_fan)
  1170. ci_fan_ctrl_set_default_mode(adev);
  1171. }
  1172. #if 0
  1173. static int ci_read_smc_soft_register(struct amdgpu_device *adev,
  1174. u16 reg_offset, u32 *value)
  1175. {
  1176. struct ci_power_info *pi = ci_get_pi(adev);
  1177. return amdgpu_ci_read_smc_sram_dword(adev,
  1178. pi->soft_regs_start + reg_offset,
  1179. value, pi->sram_end);
  1180. }
  1181. #endif
  1182. static int ci_write_smc_soft_register(struct amdgpu_device *adev,
  1183. u16 reg_offset, u32 value)
  1184. {
  1185. struct ci_power_info *pi = ci_get_pi(adev);
  1186. return amdgpu_ci_write_smc_sram_dword(adev,
  1187. pi->soft_regs_start + reg_offset,
  1188. value, pi->sram_end);
  1189. }
  1190. static void ci_init_fps_limits(struct amdgpu_device *adev)
  1191. {
  1192. struct ci_power_info *pi = ci_get_pi(adev);
  1193. SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
  1194. if (pi->caps_fps) {
  1195. u16 tmp;
  1196. tmp = 45;
  1197. table->FpsHighT = cpu_to_be16(tmp);
  1198. tmp = 30;
  1199. table->FpsLowT = cpu_to_be16(tmp);
  1200. }
  1201. }
  1202. static int ci_update_sclk_t(struct amdgpu_device *adev)
  1203. {
  1204. struct ci_power_info *pi = ci_get_pi(adev);
  1205. int ret = 0;
  1206. u32 low_sclk_interrupt_t = 0;
  1207. if (pi->caps_sclk_throttle_low_notification) {
  1208. low_sclk_interrupt_t = cpu_to_be32(pi->low_sclk_interrupt_t);
  1209. ret = amdgpu_ci_copy_bytes_to_smc(adev,
  1210. pi->dpm_table_start +
  1211. offsetof(SMU7_Discrete_DpmTable, LowSclkInterruptT),
  1212. (u8 *)&low_sclk_interrupt_t,
  1213. sizeof(u32), pi->sram_end);
  1214. }
  1215. return ret;
  1216. }
  1217. static void ci_get_leakage_voltages(struct amdgpu_device *adev)
  1218. {
  1219. struct ci_power_info *pi = ci_get_pi(adev);
  1220. u16 leakage_id, virtual_voltage_id;
  1221. u16 vddc, vddci;
  1222. int i;
  1223. pi->vddc_leakage.count = 0;
  1224. pi->vddci_leakage.count = 0;
  1225. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
  1226. for (i = 0; i < CISLANDS_MAX_LEAKAGE_COUNT; i++) {
  1227. virtual_voltage_id = ATOM_VIRTUAL_VOLTAGE_ID0 + i;
  1228. if (amdgpu_atombios_get_voltage_evv(adev, virtual_voltage_id, &vddc) != 0)
  1229. continue;
  1230. if (vddc != 0 && vddc != virtual_voltage_id) {
  1231. pi->vddc_leakage.actual_voltage[pi->vddc_leakage.count] = vddc;
  1232. pi->vddc_leakage.leakage_id[pi->vddc_leakage.count] = virtual_voltage_id;
  1233. pi->vddc_leakage.count++;
  1234. }
  1235. }
  1236. } else if (amdgpu_atombios_get_leakage_id_from_vbios(adev, &leakage_id) == 0) {
  1237. for (i = 0; i < CISLANDS_MAX_LEAKAGE_COUNT; i++) {
  1238. virtual_voltage_id = ATOM_VIRTUAL_VOLTAGE_ID0 + i;
  1239. if (amdgpu_atombios_get_leakage_vddc_based_on_leakage_params(adev, &vddc, &vddci,
  1240. virtual_voltage_id,
  1241. leakage_id) == 0) {
  1242. if (vddc != 0 && vddc != virtual_voltage_id) {
  1243. pi->vddc_leakage.actual_voltage[pi->vddc_leakage.count] = vddc;
  1244. pi->vddc_leakage.leakage_id[pi->vddc_leakage.count] = virtual_voltage_id;
  1245. pi->vddc_leakage.count++;
  1246. }
  1247. if (vddci != 0 && vddci != virtual_voltage_id) {
  1248. pi->vddci_leakage.actual_voltage[pi->vddci_leakage.count] = vddci;
  1249. pi->vddci_leakage.leakage_id[pi->vddci_leakage.count] = virtual_voltage_id;
  1250. pi->vddci_leakage.count++;
  1251. }
  1252. }
  1253. }
  1254. }
  1255. }
  1256. static void ci_set_dpm_event_sources(struct amdgpu_device *adev, u32 sources)
  1257. {
  1258. struct ci_power_info *pi = ci_get_pi(adev);
  1259. bool want_thermal_protection;
  1260. enum amdgpu_dpm_event_src dpm_event_src;
  1261. u32 tmp;
  1262. switch (sources) {
  1263. case 0:
  1264. default:
  1265. want_thermal_protection = false;
  1266. break;
  1267. case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL):
  1268. want_thermal_protection = true;
  1269. dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGITAL;
  1270. break;
  1271. case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
  1272. want_thermal_protection = true;
  1273. dpm_event_src = AMDGPU_DPM_EVENT_SRC_EXTERNAL;
  1274. break;
  1275. case ((1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
  1276. (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL)):
  1277. want_thermal_protection = true;
  1278. dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
  1279. break;
  1280. }
  1281. if (want_thermal_protection) {
  1282. #if 0
  1283. /* XXX: need to figure out how to handle this properly */
  1284. tmp = RREG32_SMC(ixCG_THERMAL_CTRL);
  1285. tmp &= DPM_EVENT_SRC_MASK;
  1286. tmp |= DPM_EVENT_SRC(dpm_event_src);
  1287. WREG32_SMC(ixCG_THERMAL_CTRL, tmp);
  1288. #endif
  1289. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1290. if (pi->thermal_protection)
  1291. tmp &= ~GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
  1292. else
  1293. tmp |= GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
  1294. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1295. } else {
  1296. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1297. tmp |= GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
  1298. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1299. }
  1300. }
  1301. static void ci_enable_auto_throttle_source(struct amdgpu_device *adev,
  1302. enum amdgpu_dpm_auto_throttle_src source,
  1303. bool enable)
  1304. {
  1305. struct ci_power_info *pi = ci_get_pi(adev);
  1306. if (enable) {
  1307. if (!(pi->active_auto_throttle_sources & (1 << source))) {
  1308. pi->active_auto_throttle_sources |= 1 << source;
  1309. ci_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
  1310. }
  1311. } else {
  1312. if (pi->active_auto_throttle_sources & (1 << source)) {
  1313. pi->active_auto_throttle_sources &= ~(1 << source);
  1314. ci_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
  1315. }
  1316. }
  1317. }
  1318. static void ci_enable_vr_hot_gpio_interrupt(struct amdgpu_device *adev)
  1319. {
  1320. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
  1321. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableVRHotGPIOInterrupt);
  1322. }
  1323. static int ci_unfreeze_sclk_mclk_dpm(struct amdgpu_device *adev)
  1324. {
  1325. struct ci_power_info *pi = ci_get_pi(adev);
  1326. PPSMC_Result smc_result;
  1327. if (!pi->need_update_smu7_dpm_table)
  1328. return 0;
  1329. if ((!pi->sclk_dpm_key_disabled) &&
  1330. (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
  1331. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_SCLKDPM_UnfreezeLevel);
  1332. if (smc_result != PPSMC_Result_OK)
  1333. return -EINVAL;
  1334. }
  1335. if ((!pi->mclk_dpm_key_disabled) &&
  1336. (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
  1337. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_UnfreezeLevel);
  1338. if (smc_result != PPSMC_Result_OK)
  1339. return -EINVAL;
  1340. }
  1341. pi->need_update_smu7_dpm_table = 0;
  1342. return 0;
  1343. }
  1344. static int ci_enable_sclk_mclk_dpm(struct amdgpu_device *adev, bool enable)
  1345. {
  1346. struct ci_power_info *pi = ci_get_pi(adev);
  1347. PPSMC_Result smc_result;
  1348. if (enable) {
  1349. if (!pi->sclk_dpm_key_disabled) {
  1350. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DPM_Enable);
  1351. if (smc_result != PPSMC_Result_OK)
  1352. return -EINVAL;
  1353. }
  1354. if (!pi->mclk_dpm_key_disabled) {
  1355. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_Enable);
  1356. if (smc_result != PPSMC_Result_OK)
  1357. return -EINVAL;
  1358. WREG32_P(mmMC_SEQ_CNTL_3, MC_SEQ_CNTL_3__CAC_EN_MASK,
  1359. ~MC_SEQ_CNTL_3__CAC_EN_MASK);
  1360. WREG32_SMC(ixLCAC_MC0_CNTL, 0x05);
  1361. WREG32_SMC(ixLCAC_MC1_CNTL, 0x05);
  1362. WREG32_SMC(ixLCAC_CPL_CNTL, 0x100005);
  1363. udelay(10);
  1364. WREG32_SMC(ixLCAC_MC0_CNTL, 0x400005);
  1365. WREG32_SMC(ixLCAC_MC1_CNTL, 0x400005);
  1366. WREG32_SMC(ixLCAC_CPL_CNTL, 0x500005);
  1367. }
  1368. } else {
  1369. if (!pi->sclk_dpm_key_disabled) {
  1370. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DPM_Disable);
  1371. if (smc_result != PPSMC_Result_OK)
  1372. return -EINVAL;
  1373. }
  1374. if (!pi->mclk_dpm_key_disabled) {
  1375. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_Disable);
  1376. if (smc_result != PPSMC_Result_OK)
  1377. return -EINVAL;
  1378. }
  1379. }
  1380. return 0;
  1381. }
  1382. static int ci_start_dpm(struct amdgpu_device *adev)
  1383. {
  1384. struct ci_power_info *pi = ci_get_pi(adev);
  1385. PPSMC_Result smc_result;
  1386. int ret;
  1387. u32 tmp;
  1388. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1389. tmp |= GENERAL_PWRMGT__GLOBAL_PWRMGT_EN_MASK;
  1390. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1391. tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
  1392. tmp |= SCLK_PWRMGT_CNTL__DYNAMIC_PM_EN_MASK;
  1393. WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
  1394. ci_write_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, VoltageChangeTimeout), 0x1000);
  1395. WREG32_P(mmBIF_LNCNT_RESET, 0, ~BIF_LNCNT_RESET__RESET_LNCNT_EN_MASK);
  1396. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Voltage_Cntl_Enable);
  1397. if (smc_result != PPSMC_Result_OK)
  1398. return -EINVAL;
  1399. ret = ci_enable_sclk_mclk_dpm(adev, true);
  1400. if (ret)
  1401. return ret;
  1402. if (!pi->pcie_dpm_key_disabled) {
  1403. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PCIeDPM_Enable);
  1404. if (smc_result != PPSMC_Result_OK)
  1405. return -EINVAL;
  1406. }
  1407. return 0;
  1408. }
  1409. static int ci_freeze_sclk_mclk_dpm(struct amdgpu_device *adev)
  1410. {
  1411. struct ci_power_info *pi = ci_get_pi(adev);
  1412. PPSMC_Result smc_result;
  1413. if (!pi->need_update_smu7_dpm_table)
  1414. return 0;
  1415. if ((!pi->sclk_dpm_key_disabled) &&
  1416. (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
  1417. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_SCLKDPM_FreezeLevel);
  1418. if (smc_result != PPSMC_Result_OK)
  1419. return -EINVAL;
  1420. }
  1421. if ((!pi->mclk_dpm_key_disabled) &&
  1422. (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
  1423. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_FreezeLevel);
  1424. if (smc_result != PPSMC_Result_OK)
  1425. return -EINVAL;
  1426. }
  1427. return 0;
  1428. }
  1429. static int ci_stop_dpm(struct amdgpu_device *adev)
  1430. {
  1431. struct ci_power_info *pi = ci_get_pi(adev);
  1432. PPSMC_Result smc_result;
  1433. int ret;
  1434. u32 tmp;
  1435. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1436. tmp &= ~GENERAL_PWRMGT__GLOBAL_PWRMGT_EN_MASK;
  1437. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1438. tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
  1439. tmp &= ~SCLK_PWRMGT_CNTL__DYNAMIC_PM_EN_MASK;
  1440. WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
  1441. if (!pi->pcie_dpm_key_disabled) {
  1442. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PCIeDPM_Disable);
  1443. if (smc_result != PPSMC_Result_OK)
  1444. return -EINVAL;
  1445. }
  1446. ret = ci_enable_sclk_mclk_dpm(adev, false);
  1447. if (ret)
  1448. return ret;
  1449. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Voltage_Cntl_Disable);
  1450. if (smc_result != PPSMC_Result_OK)
  1451. return -EINVAL;
  1452. return 0;
  1453. }
  1454. static void ci_enable_sclk_control(struct amdgpu_device *adev, bool enable)
  1455. {
  1456. u32 tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
  1457. if (enable)
  1458. tmp &= ~SCLK_PWRMGT_CNTL__SCLK_PWRMGT_OFF_MASK;
  1459. else
  1460. tmp |= SCLK_PWRMGT_CNTL__SCLK_PWRMGT_OFF_MASK;
  1461. WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
  1462. }
  1463. #if 0
  1464. static int ci_notify_hw_of_power_source(struct amdgpu_device *adev,
  1465. bool ac_power)
  1466. {
  1467. struct ci_power_info *pi = ci_get_pi(adev);
  1468. struct amdgpu_cac_tdp_table *cac_tdp_table =
  1469. adev->pm.dpm.dyn_state.cac_tdp_table;
  1470. u32 power_limit;
  1471. if (ac_power)
  1472. power_limit = (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
  1473. else
  1474. power_limit = (u32)(cac_tdp_table->battery_power_limit * 256);
  1475. ci_set_power_limit(adev, power_limit);
  1476. if (pi->caps_automatic_dc_transition) {
  1477. if (ac_power)
  1478. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_RunningOnAC);
  1479. else
  1480. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Remove_DC_Clamp);
  1481. }
  1482. return 0;
  1483. }
  1484. #endif
  1485. static PPSMC_Result amdgpu_ci_send_msg_to_smc_with_parameter(struct amdgpu_device *adev,
  1486. PPSMC_Msg msg, u32 parameter)
  1487. {
  1488. WREG32(mmSMC_MSG_ARG_0, parameter);
  1489. return amdgpu_ci_send_msg_to_smc(adev, msg);
  1490. }
  1491. static PPSMC_Result amdgpu_ci_send_msg_to_smc_return_parameter(struct amdgpu_device *adev,
  1492. PPSMC_Msg msg, u32 *parameter)
  1493. {
  1494. PPSMC_Result smc_result;
  1495. smc_result = amdgpu_ci_send_msg_to_smc(adev, msg);
  1496. if ((smc_result == PPSMC_Result_OK) && parameter)
  1497. *parameter = RREG32(mmSMC_MSG_ARG_0);
  1498. return smc_result;
  1499. }
  1500. static int ci_dpm_force_state_sclk(struct amdgpu_device *adev, u32 n)
  1501. {
  1502. struct ci_power_info *pi = ci_get_pi(adev);
  1503. if (!pi->sclk_dpm_key_disabled) {
  1504. PPSMC_Result smc_result =
  1505. amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SCLKDPM_SetEnabledMask, 1 << n);
  1506. if (smc_result != PPSMC_Result_OK)
  1507. return -EINVAL;
  1508. }
  1509. return 0;
  1510. }
  1511. static int ci_dpm_force_state_mclk(struct amdgpu_device *adev, u32 n)
  1512. {
  1513. struct ci_power_info *pi = ci_get_pi(adev);
  1514. if (!pi->mclk_dpm_key_disabled) {
  1515. PPSMC_Result smc_result =
  1516. amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_MCLKDPM_SetEnabledMask, 1 << n);
  1517. if (smc_result != PPSMC_Result_OK)
  1518. return -EINVAL;
  1519. }
  1520. return 0;
  1521. }
  1522. static int ci_dpm_force_state_pcie(struct amdgpu_device *adev, u32 n)
  1523. {
  1524. struct ci_power_info *pi = ci_get_pi(adev);
  1525. if (!pi->pcie_dpm_key_disabled) {
  1526. PPSMC_Result smc_result =
  1527. amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_PCIeDPM_ForceLevel, n);
  1528. if (smc_result != PPSMC_Result_OK)
  1529. return -EINVAL;
  1530. }
  1531. return 0;
  1532. }
  1533. static int ci_set_power_limit(struct amdgpu_device *adev, u32 n)
  1534. {
  1535. struct ci_power_info *pi = ci_get_pi(adev);
  1536. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit) {
  1537. PPSMC_Result smc_result =
  1538. amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_PkgPwrSetLimit, n);
  1539. if (smc_result != PPSMC_Result_OK)
  1540. return -EINVAL;
  1541. }
  1542. return 0;
  1543. }
  1544. static int ci_set_overdrive_target_tdp(struct amdgpu_device *adev,
  1545. u32 target_tdp)
  1546. {
  1547. PPSMC_Result smc_result =
  1548. amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_OverDriveSetTargetTdp, target_tdp);
  1549. if (smc_result != PPSMC_Result_OK)
  1550. return -EINVAL;
  1551. return 0;
  1552. }
  1553. #if 0
  1554. static int ci_set_boot_state(struct amdgpu_device *adev)
  1555. {
  1556. return ci_enable_sclk_mclk_dpm(adev, false);
  1557. }
  1558. #endif
  1559. static u32 ci_get_average_sclk_freq(struct amdgpu_device *adev)
  1560. {
  1561. u32 sclk_freq;
  1562. PPSMC_Result smc_result =
  1563. amdgpu_ci_send_msg_to_smc_return_parameter(adev,
  1564. PPSMC_MSG_API_GetSclkFrequency,
  1565. &sclk_freq);
  1566. if (smc_result != PPSMC_Result_OK)
  1567. sclk_freq = 0;
  1568. return sclk_freq;
  1569. }
  1570. static u32 ci_get_average_mclk_freq(struct amdgpu_device *adev)
  1571. {
  1572. u32 mclk_freq;
  1573. PPSMC_Result smc_result =
  1574. amdgpu_ci_send_msg_to_smc_return_parameter(adev,
  1575. PPSMC_MSG_API_GetMclkFrequency,
  1576. &mclk_freq);
  1577. if (smc_result != PPSMC_Result_OK)
  1578. mclk_freq = 0;
  1579. return mclk_freq;
  1580. }
  1581. static void ci_dpm_start_smc(struct amdgpu_device *adev)
  1582. {
  1583. int i;
  1584. amdgpu_ci_program_jump_on_start(adev);
  1585. amdgpu_ci_start_smc_clock(adev);
  1586. amdgpu_ci_start_smc(adev);
  1587. for (i = 0; i < adev->usec_timeout; i++) {
  1588. if (RREG32_SMC(ixFIRMWARE_FLAGS) & FIRMWARE_FLAGS__INTERRUPTS_ENABLED_MASK)
  1589. break;
  1590. }
  1591. }
  1592. static void ci_dpm_stop_smc(struct amdgpu_device *adev)
  1593. {
  1594. amdgpu_ci_reset_smc(adev);
  1595. amdgpu_ci_stop_smc_clock(adev);
  1596. }
  1597. static int ci_process_firmware_header(struct amdgpu_device *adev)
  1598. {
  1599. struct ci_power_info *pi = ci_get_pi(adev);
  1600. u32 tmp;
  1601. int ret;
  1602. ret = amdgpu_ci_read_smc_sram_dword(adev,
  1603. SMU7_FIRMWARE_HEADER_LOCATION +
  1604. offsetof(SMU7_Firmware_Header, DpmTable),
  1605. &tmp, pi->sram_end);
  1606. if (ret)
  1607. return ret;
  1608. pi->dpm_table_start = tmp;
  1609. ret = amdgpu_ci_read_smc_sram_dword(adev,
  1610. SMU7_FIRMWARE_HEADER_LOCATION +
  1611. offsetof(SMU7_Firmware_Header, SoftRegisters),
  1612. &tmp, pi->sram_end);
  1613. if (ret)
  1614. return ret;
  1615. pi->soft_regs_start = tmp;
  1616. ret = amdgpu_ci_read_smc_sram_dword(adev,
  1617. SMU7_FIRMWARE_HEADER_LOCATION +
  1618. offsetof(SMU7_Firmware_Header, mcRegisterTable),
  1619. &tmp, pi->sram_end);
  1620. if (ret)
  1621. return ret;
  1622. pi->mc_reg_table_start = tmp;
  1623. ret = amdgpu_ci_read_smc_sram_dword(adev,
  1624. SMU7_FIRMWARE_HEADER_LOCATION +
  1625. offsetof(SMU7_Firmware_Header, FanTable),
  1626. &tmp, pi->sram_end);
  1627. if (ret)
  1628. return ret;
  1629. pi->fan_table_start = tmp;
  1630. ret = amdgpu_ci_read_smc_sram_dword(adev,
  1631. SMU7_FIRMWARE_HEADER_LOCATION +
  1632. offsetof(SMU7_Firmware_Header, mcArbDramTimingTable),
  1633. &tmp, pi->sram_end);
  1634. if (ret)
  1635. return ret;
  1636. pi->arb_table_start = tmp;
  1637. return 0;
  1638. }
  1639. static void ci_read_clock_registers(struct amdgpu_device *adev)
  1640. {
  1641. struct ci_power_info *pi = ci_get_pi(adev);
  1642. pi->clock_registers.cg_spll_func_cntl =
  1643. RREG32_SMC(ixCG_SPLL_FUNC_CNTL);
  1644. pi->clock_registers.cg_spll_func_cntl_2 =
  1645. RREG32_SMC(ixCG_SPLL_FUNC_CNTL_2);
  1646. pi->clock_registers.cg_spll_func_cntl_3 =
  1647. RREG32_SMC(ixCG_SPLL_FUNC_CNTL_3);
  1648. pi->clock_registers.cg_spll_func_cntl_4 =
  1649. RREG32_SMC(ixCG_SPLL_FUNC_CNTL_4);
  1650. pi->clock_registers.cg_spll_spread_spectrum =
  1651. RREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM);
  1652. pi->clock_registers.cg_spll_spread_spectrum_2 =
  1653. RREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM_2);
  1654. pi->clock_registers.dll_cntl = RREG32(mmDLL_CNTL);
  1655. pi->clock_registers.mclk_pwrmgt_cntl = RREG32(mmMCLK_PWRMGT_CNTL);
  1656. pi->clock_registers.mpll_ad_func_cntl = RREG32(mmMPLL_AD_FUNC_CNTL);
  1657. pi->clock_registers.mpll_dq_func_cntl = RREG32(mmMPLL_DQ_FUNC_CNTL);
  1658. pi->clock_registers.mpll_func_cntl = RREG32(mmMPLL_FUNC_CNTL);
  1659. pi->clock_registers.mpll_func_cntl_1 = RREG32(mmMPLL_FUNC_CNTL_1);
  1660. pi->clock_registers.mpll_func_cntl_2 = RREG32(mmMPLL_FUNC_CNTL_2);
  1661. pi->clock_registers.mpll_ss1 = RREG32(mmMPLL_SS1);
  1662. pi->clock_registers.mpll_ss2 = RREG32(mmMPLL_SS2);
  1663. }
  1664. static void ci_init_sclk_t(struct amdgpu_device *adev)
  1665. {
  1666. struct ci_power_info *pi = ci_get_pi(adev);
  1667. pi->low_sclk_interrupt_t = 0;
  1668. }
  1669. static void ci_enable_thermal_protection(struct amdgpu_device *adev,
  1670. bool enable)
  1671. {
  1672. u32 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1673. if (enable)
  1674. tmp &= ~GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
  1675. else
  1676. tmp |= GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
  1677. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1678. }
  1679. static void ci_enable_acpi_power_management(struct amdgpu_device *adev)
  1680. {
  1681. u32 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1682. tmp |= GENERAL_PWRMGT__STATIC_PM_EN_MASK;
  1683. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1684. }
  1685. #if 0
  1686. static int ci_enter_ulp_state(struct amdgpu_device *adev)
  1687. {
  1688. WREG32(mmSMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
  1689. udelay(25000);
  1690. return 0;
  1691. }
  1692. static int ci_exit_ulp_state(struct amdgpu_device *adev)
  1693. {
  1694. int i;
  1695. WREG32(mmSMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
  1696. udelay(7000);
  1697. for (i = 0; i < adev->usec_timeout; i++) {
  1698. if (RREG32(mmSMC_RESP_0) == 1)
  1699. break;
  1700. udelay(1000);
  1701. }
  1702. return 0;
  1703. }
  1704. #endif
  1705. static int ci_notify_smc_display_change(struct amdgpu_device *adev,
  1706. bool has_display)
  1707. {
  1708. PPSMC_Msg msg = has_display ? PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
  1709. return (amdgpu_ci_send_msg_to_smc(adev, msg) == PPSMC_Result_OK) ? 0 : -EINVAL;
  1710. }
  1711. static int ci_enable_ds_master_switch(struct amdgpu_device *adev,
  1712. bool enable)
  1713. {
  1714. struct ci_power_info *pi = ci_get_pi(adev);
  1715. if (enable) {
  1716. if (pi->caps_sclk_ds) {
  1717. if (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MASTER_DeepSleep_ON) != PPSMC_Result_OK)
  1718. return -EINVAL;
  1719. } else {
  1720. if (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
  1721. return -EINVAL;
  1722. }
  1723. } else {
  1724. if (pi->caps_sclk_ds) {
  1725. if (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
  1726. return -EINVAL;
  1727. }
  1728. }
  1729. return 0;
  1730. }
  1731. static void ci_program_display_gap(struct amdgpu_device *adev)
  1732. {
  1733. u32 tmp = RREG32_SMC(ixCG_DISPLAY_GAP_CNTL);
  1734. u32 pre_vbi_time_in_us;
  1735. u32 frame_time_in_us;
  1736. u32 ref_clock = adev->clock.spll.reference_freq;
  1737. u32 refresh_rate = amdgpu_dpm_get_vrefresh(adev);
  1738. u32 vblank_time = amdgpu_dpm_get_vblank_time(adev);
  1739. tmp &= ~CG_DISPLAY_GAP_CNTL__DISP_GAP_MASK;
  1740. if (adev->pm.dpm.new_active_crtc_count > 0)
  1741. tmp |= (AMDGPU_PM_DISPLAY_GAP_VBLANK_OR_WM << CG_DISPLAY_GAP_CNTL__DISP_GAP__SHIFT);
  1742. else
  1743. tmp |= (AMDGPU_PM_DISPLAY_GAP_IGNORE << CG_DISPLAY_GAP_CNTL__DISP_GAP__SHIFT);
  1744. WREG32_SMC(ixCG_DISPLAY_GAP_CNTL, tmp);
  1745. if (refresh_rate == 0)
  1746. refresh_rate = 60;
  1747. if (vblank_time == 0xffffffff)
  1748. vblank_time = 500;
  1749. frame_time_in_us = 1000000 / refresh_rate;
  1750. pre_vbi_time_in_us =
  1751. frame_time_in_us - 200 - vblank_time;
  1752. tmp = pre_vbi_time_in_us * (ref_clock / 100);
  1753. WREG32_SMC(ixCG_DISPLAY_GAP_CNTL2, tmp);
  1754. ci_write_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, PreVBlankGap), 0x64);
  1755. ci_write_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, VBlankTimeout), (frame_time_in_us - pre_vbi_time_in_us));
  1756. ci_notify_smc_display_change(adev, (adev->pm.dpm.new_active_crtc_count == 1));
  1757. }
  1758. static void ci_enable_spread_spectrum(struct amdgpu_device *adev, bool enable)
  1759. {
  1760. struct ci_power_info *pi = ci_get_pi(adev);
  1761. u32 tmp;
  1762. if (enable) {
  1763. if (pi->caps_sclk_ss_support) {
  1764. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1765. tmp |= GENERAL_PWRMGT__DYN_SPREAD_SPECTRUM_EN_MASK;
  1766. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1767. }
  1768. } else {
  1769. tmp = RREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM);
  1770. tmp &= ~CG_SPLL_SPREAD_SPECTRUM__SSEN_MASK;
  1771. WREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM, tmp);
  1772. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1773. tmp &= ~GENERAL_PWRMGT__DYN_SPREAD_SPECTRUM_EN_MASK;
  1774. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1775. }
  1776. }
  1777. static void ci_program_sstp(struct amdgpu_device *adev)
  1778. {
  1779. WREG32_SMC(ixCG_STATIC_SCREEN_PARAMETER,
  1780. ((CISLANDS_SSTU_DFLT << CG_STATIC_SCREEN_PARAMETER__STATIC_SCREEN_THRESHOLD_UNIT__SHIFT) |
  1781. (CISLANDS_SST_DFLT << CG_STATIC_SCREEN_PARAMETER__STATIC_SCREEN_THRESHOLD__SHIFT)));
  1782. }
  1783. static void ci_enable_display_gap(struct amdgpu_device *adev)
  1784. {
  1785. u32 tmp = RREG32_SMC(ixCG_DISPLAY_GAP_CNTL);
  1786. tmp &= ~(CG_DISPLAY_GAP_CNTL__DISP_GAP_MASK |
  1787. CG_DISPLAY_GAP_CNTL__DISP_GAP_MCHG_MASK);
  1788. tmp |= ((AMDGPU_PM_DISPLAY_GAP_IGNORE << CG_DISPLAY_GAP_CNTL__DISP_GAP__SHIFT) |
  1789. (AMDGPU_PM_DISPLAY_GAP_VBLANK << CG_DISPLAY_GAP_CNTL__DISP_GAP_MCHG__SHIFT));
  1790. WREG32_SMC(ixCG_DISPLAY_GAP_CNTL, tmp);
  1791. }
  1792. static void ci_program_vc(struct amdgpu_device *adev)
  1793. {
  1794. u32 tmp;
  1795. tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
  1796. tmp &= ~(SCLK_PWRMGT_CNTL__RESET_SCLK_CNT_MASK | SCLK_PWRMGT_CNTL__RESET_BUSY_CNT_MASK);
  1797. WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
  1798. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, CISLANDS_VRC_DFLT0);
  1799. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_1, CISLANDS_VRC_DFLT1);
  1800. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_2, CISLANDS_VRC_DFLT2);
  1801. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_3, CISLANDS_VRC_DFLT3);
  1802. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_4, CISLANDS_VRC_DFLT4);
  1803. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_5, CISLANDS_VRC_DFLT5);
  1804. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_6, CISLANDS_VRC_DFLT6);
  1805. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_7, CISLANDS_VRC_DFLT7);
  1806. }
  1807. static void ci_clear_vc(struct amdgpu_device *adev)
  1808. {
  1809. u32 tmp;
  1810. tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
  1811. tmp |= (SCLK_PWRMGT_CNTL__RESET_SCLK_CNT_MASK | SCLK_PWRMGT_CNTL__RESET_BUSY_CNT_MASK);
  1812. WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
  1813. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, 0);
  1814. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_1, 0);
  1815. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_2, 0);
  1816. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_3, 0);
  1817. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_4, 0);
  1818. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_5, 0);
  1819. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_6, 0);
  1820. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_7, 0);
  1821. }
  1822. static int ci_upload_firmware(struct amdgpu_device *adev)
  1823. {
  1824. struct ci_power_info *pi = ci_get_pi(adev);
  1825. int i, ret;
  1826. for (i = 0; i < adev->usec_timeout; i++) {
  1827. if (RREG32_SMC(ixRCU_UC_EVENTS) & RCU_UC_EVENTS__boot_seq_done_MASK)
  1828. break;
  1829. }
  1830. WREG32_SMC(ixSMC_SYSCON_MISC_CNTL, 1);
  1831. amdgpu_ci_stop_smc_clock(adev);
  1832. amdgpu_ci_reset_smc(adev);
  1833. ret = amdgpu_ci_load_smc_ucode(adev, pi->sram_end);
  1834. return ret;
  1835. }
  1836. static int ci_get_svi2_voltage_table(struct amdgpu_device *adev,
  1837. struct amdgpu_clock_voltage_dependency_table *voltage_dependency_table,
  1838. struct atom_voltage_table *voltage_table)
  1839. {
  1840. u32 i;
  1841. if (voltage_dependency_table == NULL)
  1842. return -EINVAL;
  1843. voltage_table->mask_low = 0;
  1844. voltage_table->phase_delay = 0;
  1845. voltage_table->count = voltage_dependency_table->count;
  1846. for (i = 0; i < voltage_table->count; i++) {
  1847. voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
  1848. voltage_table->entries[i].smio_low = 0;
  1849. }
  1850. return 0;
  1851. }
  1852. static int ci_construct_voltage_tables(struct amdgpu_device *adev)
  1853. {
  1854. struct ci_power_info *pi = ci_get_pi(adev);
  1855. int ret;
  1856. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1857. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDC,
  1858. VOLTAGE_OBJ_GPIO_LUT,
  1859. &pi->vddc_voltage_table);
  1860. if (ret)
  1861. return ret;
  1862. } else if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1863. ret = ci_get_svi2_voltage_table(adev,
  1864. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  1865. &pi->vddc_voltage_table);
  1866. if (ret)
  1867. return ret;
  1868. }
  1869. if (pi->vddc_voltage_table.count > SMU7_MAX_LEVELS_VDDC)
  1870. ci_trim_voltage_table_to_fit_state_table(adev, SMU7_MAX_LEVELS_VDDC,
  1871. &pi->vddc_voltage_table);
  1872. if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1873. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDCI,
  1874. VOLTAGE_OBJ_GPIO_LUT,
  1875. &pi->vddci_voltage_table);
  1876. if (ret)
  1877. return ret;
  1878. } else if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1879. ret = ci_get_svi2_voltage_table(adev,
  1880. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  1881. &pi->vddci_voltage_table);
  1882. if (ret)
  1883. return ret;
  1884. }
  1885. if (pi->vddci_voltage_table.count > SMU7_MAX_LEVELS_VDDCI)
  1886. ci_trim_voltage_table_to_fit_state_table(adev, SMU7_MAX_LEVELS_VDDCI,
  1887. &pi->vddci_voltage_table);
  1888. if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1889. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_MVDDC,
  1890. VOLTAGE_OBJ_GPIO_LUT,
  1891. &pi->mvdd_voltage_table);
  1892. if (ret)
  1893. return ret;
  1894. } else if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1895. ret = ci_get_svi2_voltage_table(adev,
  1896. &adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
  1897. &pi->mvdd_voltage_table);
  1898. if (ret)
  1899. return ret;
  1900. }
  1901. if (pi->mvdd_voltage_table.count > SMU7_MAX_LEVELS_MVDD)
  1902. ci_trim_voltage_table_to_fit_state_table(adev, SMU7_MAX_LEVELS_MVDD,
  1903. &pi->mvdd_voltage_table);
  1904. return 0;
  1905. }
  1906. static void ci_populate_smc_voltage_table(struct amdgpu_device *adev,
  1907. struct atom_voltage_table_entry *voltage_table,
  1908. SMU7_Discrete_VoltageLevel *smc_voltage_table)
  1909. {
  1910. int ret;
  1911. ret = ci_get_std_voltage_value_sidd(adev, voltage_table,
  1912. &smc_voltage_table->StdVoltageHiSidd,
  1913. &smc_voltage_table->StdVoltageLoSidd);
  1914. if (ret) {
  1915. smc_voltage_table->StdVoltageHiSidd = voltage_table->value * VOLTAGE_SCALE;
  1916. smc_voltage_table->StdVoltageLoSidd = voltage_table->value * VOLTAGE_SCALE;
  1917. }
  1918. smc_voltage_table->Voltage = cpu_to_be16(voltage_table->value * VOLTAGE_SCALE);
  1919. smc_voltage_table->StdVoltageHiSidd =
  1920. cpu_to_be16(smc_voltage_table->StdVoltageHiSidd);
  1921. smc_voltage_table->StdVoltageLoSidd =
  1922. cpu_to_be16(smc_voltage_table->StdVoltageLoSidd);
  1923. }
  1924. static int ci_populate_smc_vddc_table(struct amdgpu_device *adev,
  1925. SMU7_Discrete_DpmTable *table)
  1926. {
  1927. struct ci_power_info *pi = ci_get_pi(adev);
  1928. unsigned int count;
  1929. table->VddcLevelCount = pi->vddc_voltage_table.count;
  1930. for (count = 0; count < table->VddcLevelCount; count++) {
  1931. ci_populate_smc_voltage_table(adev,
  1932. &pi->vddc_voltage_table.entries[count],
  1933. &table->VddcLevel[count]);
  1934. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1935. table->VddcLevel[count].Smio |=
  1936. pi->vddc_voltage_table.entries[count].smio_low;
  1937. else
  1938. table->VddcLevel[count].Smio = 0;
  1939. }
  1940. table->VddcLevelCount = cpu_to_be32(table->VddcLevelCount);
  1941. return 0;
  1942. }
  1943. static int ci_populate_smc_vddci_table(struct amdgpu_device *adev,
  1944. SMU7_Discrete_DpmTable *table)
  1945. {
  1946. unsigned int count;
  1947. struct ci_power_info *pi = ci_get_pi(adev);
  1948. table->VddciLevelCount = pi->vddci_voltage_table.count;
  1949. for (count = 0; count < table->VddciLevelCount; count++) {
  1950. ci_populate_smc_voltage_table(adev,
  1951. &pi->vddci_voltage_table.entries[count],
  1952. &table->VddciLevel[count]);
  1953. if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1954. table->VddciLevel[count].Smio |=
  1955. pi->vddci_voltage_table.entries[count].smio_low;
  1956. else
  1957. table->VddciLevel[count].Smio = 0;
  1958. }
  1959. table->VddciLevelCount = cpu_to_be32(table->VddciLevelCount);
  1960. return 0;
  1961. }
  1962. static int ci_populate_smc_mvdd_table(struct amdgpu_device *adev,
  1963. SMU7_Discrete_DpmTable *table)
  1964. {
  1965. struct ci_power_info *pi = ci_get_pi(adev);
  1966. unsigned int count;
  1967. table->MvddLevelCount = pi->mvdd_voltage_table.count;
  1968. for (count = 0; count < table->MvddLevelCount; count++) {
  1969. ci_populate_smc_voltage_table(adev,
  1970. &pi->mvdd_voltage_table.entries[count],
  1971. &table->MvddLevel[count]);
  1972. if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1973. table->MvddLevel[count].Smio |=
  1974. pi->mvdd_voltage_table.entries[count].smio_low;
  1975. else
  1976. table->MvddLevel[count].Smio = 0;
  1977. }
  1978. table->MvddLevelCount = cpu_to_be32(table->MvddLevelCount);
  1979. return 0;
  1980. }
  1981. static int ci_populate_smc_voltage_tables(struct amdgpu_device *adev,
  1982. SMU7_Discrete_DpmTable *table)
  1983. {
  1984. int ret;
  1985. ret = ci_populate_smc_vddc_table(adev, table);
  1986. if (ret)
  1987. return ret;
  1988. ret = ci_populate_smc_vddci_table(adev, table);
  1989. if (ret)
  1990. return ret;
  1991. ret = ci_populate_smc_mvdd_table(adev, table);
  1992. if (ret)
  1993. return ret;
  1994. return 0;
  1995. }
  1996. static int ci_populate_mvdd_value(struct amdgpu_device *adev, u32 mclk,
  1997. SMU7_Discrete_VoltageLevel *voltage)
  1998. {
  1999. struct ci_power_info *pi = ci_get_pi(adev);
  2000. u32 i = 0;
  2001. if (pi->mvdd_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  2002. for (i = 0; i < adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count; i++) {
  2003. if (mclk <= adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries[i].clk) {
  2004. voltage->Voltage = pi->mvdd_voltage_table.entries[i].value;
  2005. break;
  2006. }
  2007. }
  2008. if (i >= adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count)
  2009. return -EINVAL;
  2010. }
  2011. return -EINVAL;
  2012. }
  2013. static int ci_get_std_voltage_value_sidd(struct amdgpu_device *adev,
  2014. struct atom_voltage_table_entry *voltage_table,
  2015. u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd)
  2016. {
  2017. u16 v_index, idx;
  2018. bool voltage_found = false;
  2019. *std_voltage_hi_sidd = voltage_table->value * VOLTAGE_SCALE;
  2020. *std_voltage_lo_sidd = voltage_table->value * VOLTAGE_SCALE;
  2021. if (adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
  2022. return -EINVAL;
  2023. if (adev->pm.dpm.dyn_state.cac_leakage_table.entries) {
  2024. for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  2025. if (voltage_table->value ==
  2026. adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  2027. voltage_found = true;
  2028. if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
  2029. idx = v_index;
  2030. else
  2031. idx = adev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
  2032. *std_voltage_lo_sidd =
  2033. adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
  2034. *std_voltage_hi_sidd =
  2035. adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
  2036. break;
  2037. }
  2038. }
  2039. if (!voltage_found) {
  2040. for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  2041. if (voltage_table->value <=
  2042. adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  2043. voltage_found = true;
  2044. if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
  2045. idx = v_index;
  2046. else
  2047. idx = adev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
  2048. *std_voltage_lo_sidd =
  2049. adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
  2050. *std_voltage_hi_sidd =
  2051. adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
  2052. break;
  2053. }
  2054. }
  2055. }
  2056. }
  2057. return 0;
  2058. }
  2059. static void ci_populate_phase_value_based_on_sclk(struct amdgpu_device *adev,
  2060. const struct amdgpu_phase_shedding_limits_table *limits,
  2061. u32 sclk,
  2062. u32 *phase_shedding)
  2063. {
  2064. unsigned int i;
  2065. *phase_shedding = 1;
  2066. for (i = 0; i < limits->count; i++) {
  2067. if (sclk < limits->entries[i].sclk) {
  2068. *phase_shedding = i;
  2069. break;
  2070. }
  2071. }
  2072. }
  2073. static void ci_populate_phase_value_based_on_mclk(struct amdgpu_device *adev,
  2074. const struct amdgpu_phase_shedding_limits_table *limits,
  2075. u32 mclk,
  2076. u32 *phase_shedding)
  2077. {
  2078. unsigned int i;
  2079. *phase_shedding = 1;
  2080. for (i = 0; i < limits->count; i++) {
  2081. if (mclk < limits->entries[i].mclk) {
  2082. *phase_shedding = i;
  2083. break;
  2084. }
  2085. }
  2086. }
  2087. static int ci_init_arb_table_index(struct amdgpu_device *adev)
  2088. {
  2089. struct ci_power_info *pi = ci_get_pi(adev);
  2090. u32 tmp;
  2091. int ret;
  2092. ret = amdgpu_ci_read_smc_sram_dword(adev, pi->arb_table_start,
  2093. &tmp, pi->sram_end);
  2094. if (ret)
  2095. return ret;
  2096. tmp &= 0x00FFFFFF;
  2097. tmp |= MC_CG_ARB_FREQ_F1 << 24;
  2098. return amdgpu_ci_write_smc_sram_dword(adev, pi->arb_table_start,
  2099. tmp, pi->sram_end);
  2100. }
  2101. static int ci_get_dependency_volt_by_clk(struct amdgpu_device *adev,
  2102. struct amdgpu_clock_voltage_dependency_table *allowed_clock_voltage_table,
  2103. u32 clock, u32 *voltage)
  2104. {
  2105. u32 i = 0;
  2106. if (allowed_clock_voltage_table->count == 0)
  2107. return -EINVAL;
  2108. for (i = 0; i < allowed_clock_voltage_table->count; i++) {
  2109. if (allowed_clock_voltage_table->entries[i].clk >= clock) {
  2110. *voltage = allowed_clock_voltage_table->entries[i].v;
  2111. return 0;
  2112. }
  2113. }
  2114. *voltage = allowed_clock_voltage_table->entries[i-1].v;
  2115. return 0;
  2116. }
  2117. static u8 ci_get_sleep_divider_id_from_clock(struct amdgpu_device *adev,
  2118. u32 sclk, u32 min_sclk_in_sr)
  2119. {
  2120. u32 i;
  2121. u32 tmp;
  2122. u32 min = (min_sclk_in_sr > CISLAND_MINIMUM_ENGINE_CLOCK) ?
  2123. min_sclk_in_sr : CISLAND_MINIMUM_ENGINE_CLOCK;
  2124. if (sclk < min)
  2125. return 0;
  2126. for (i = CISLAND_MAX_DEEPSLEEP_DIVIDER_ID; ; i--) {
  2127. tmp = sclk / (1 << i);
  2128. if (tmp >= min || i == 0)
  2129. break;
  2130. }
  2131. return (u8)i;
  2132. }
  2133. static int ci_initial_switch_from_arb_f0_to_f1(struct amdgpu_device *adev)
  2134. {
  2135. return ci_copy_and_switch_arb_sets(adev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
  2136. }
  2137. static int ci_reset_to_default(struct amdgpu_device *adev)
  2138. {
  2139. return (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
  2140. 0 : -EINVAL;
  2141. }
  2142. static int ci_force_switch_to_arb_f0(struct amdgpu_device *adev)
  2143. {
  2144. u32 tmp;
  2145. tmp = (RREG32_SMC(ixSMC_SCRATCH9) & 0x0000ff00) >> 8;
  2146. if (tmp == MC_CG_ARB_FREQ_F0)
  2147. return 0;
  2148. return ci_copy_and_switch_arb_sets(adev, tmp, MC_CG_ARB_FREQ_F0);
  2149. }
  2150. static void ci_register_patching_mc_arb(struct amdgpu_device *adev,
  2151. const u32 engine_clock,
  2152. const u32 memory_clock,
  2153. u32 *dram_timimg2)
  2154. {
  2155. bool patch;
  2156. u32 tmp, tmp2;
  2157. tmp = RREG32(mmMC_SEQ_MISC0);
  2158. patch = ((tmp & 0x0000f00) == 0x300) ? true : false;
  2159. if (patch &&
  2160. ((adev->pdev->device == 0x67B0) ||
  2161. (adev->pdev->device == 0x67B1))) {
  2162. if ((memory_clock > 100000) && (memory_clock <= 125000)) {
  2163. tmp2 = (((0x31 * engine_clock) / 125000) - 1) & 0xff;
  2164. *dram_timimg2 &= ~0x00ff0000;
  2165. *dram_timimg2 |= tmp2 << 16;
  2166. } else if ((memory_clock > 125000) && (memory_clock <= 137500)) {
  2167. tmp2 = (((0x36 * engine_clock) / 137500) - 1) & 0xff;
  2168. *dram_timimg2 &= ~0x00ff0000;
  2169. *dram_timimg2 |= tmp2 << 16;
  2170. }
  2171. }
  2172. }
  2173. static int ci_populate_memory_timing_parameters(struct amdgpu_device *adev,
  2174. u32 sclk,
  2175. u32 mclk,
  2176. SMU7_Discrete_MCArbDramTimingTableEntry *arb_regs)
  2177. {
  2178. u32 dram_timing;
  2179. u32 dram_timing2;
  2180. u32 burst_time;
  2181. amdgpu_atombios_set_engine_dram_timings(adev, sclk, mclk);
  2182. dram_timing = RREG32(mmMC_ARB_DRAM_TIMING);
  2183. dram_timing2 = RREG32(mmMC_ARB_DRAM_TIMING2);
  2184. burst_time = RREG32(mmMC_ARB_BURST_TIME) & MC_ARB_BURST_TIME__STATE0_MASK;
  2185. ci_register_patching_mc_arb(adev, sclk, mclk, &dram_timing2);
  2186. arb_regs->McArbDramTiming = cpu_to_be32(dram_timing);
  2187. arb_regs->McArbDramTiming2 = cpu_to_be32(dram_timing2);
  2188. arb_regs->McArbBurstTime = (u8)burst_time;
  2189. return 0;
  2190. }
  2191. static int ci_do_program_memory_timing_parameters(struct amdgpu_device *adev)
  2192. {
  2193. struct ci_power_info *pi = ci_get_pi(adev);
  2194. SMU7_Discrete_MCArbDramTimingTable arb_regs;
  2195. u32 i, j;
  2196. int ret = 0;
  2197. memset(&arb_regs, 0, sizeof(SMU7_Discrete_MCArbDramTimingTable));
  2198. for (i = 0; i < pi->dpm_table.sclk_table.count; i++) {
  2199. for (j = 0; j < pi->dpm_table.mclk_table.count; j++) {
  2200. ret = ci_populate_memory_timing_parameters(adev,
  2201. pi->dpm_table.sclk_table.dpm_levels[i].value,
  2202. pi->dpm_table.mclk_table.dpm_levels[j].value,
  2203. &arb_regs.entries[i][j]);
  2204. if (ret)
  2205. break;
  2206. }
  2207. }
  2208. if (ret == 0)
  2209. ret = amdgpu_ci_copy_bytes_to_smc(adev,
  2210. pi->arb_table_start,
  2211. (u8 *)&arb_regs,
  2212. sizeof(SMU7_Discrete_MCArbDramTimingTable),
  2213. pi->sram_end);
  2214. return ret;
  2215. }
  2216. static int ci_program_memory_timing_parameters(struct amdgpu_device *adev)
  2217. {
  2218. struct ci_power_info *pi = ci_get_pi(adev);
  2219. if (pi->need_update_smu7_dpm_table == 0)
  2220. return 0;
  2221. return ci_do_program_memory_timing_parameters(adev);
  2222. }
  2223. static void ci_populate_smc_initial_state(struct amdgpu_device *adev,
  2224. struct amdgpu_ps *amdgpu_boot_state)
  2225. {
  2226. struct ci_ps *boot_state = ci_get_ps(amdgpu_boot_state);
  2227. struct ci_power_info *pi = ci_get_pi(adev);
  2228. u32 level = 0;
  2229. for (level = 0; level < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; level++) {
  2230. if (adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[level].clk >=
  2231. boot_state->performance_levels[0].sclk) {
  2232. pi->smc_state_table.GraphicsBootLevel = level;
  2233. break;
  2234. }
  2235. }
  2236. for (level = 0; level < adev->pm.dpm.dyn_state.vddc_dependency_on_mclk.count; level++) {
  2237. if (adev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries[level].clk >=
  2238. boot_state->performance_levels[0].mclk) {
  2239. pi->smc_state_table.MemoryBootLevel = level;
  2240. break;
  2241. }
  2242. }
  2243. }
  2244. static u32 ci_get_dpm_level_enable_mask_value(struct ci_single_dpm_table *dpm_table)
  2245. {
  2246. u32 i;
  2247. u32 mask_value = 0;
  2248. for (i = dpm_table->count; i > 0; i--) {
  2249. mask_value = mask_value << 1;
  2250. if (dpm_table->dpm_levels[i-1].enabled)
  2251. mask_value |= 0x1;
  2252. else
  2253. mask_value &= 0xFFFFFFFE;
  2254. }
  2255. return mask_value;
  2256. }
  2257. static void ci_populate_smc_link_level(struct amdgpu_device *adev,
  2258. SMU7_Discrete_DpmTable *table)
  2259. {
  2260. struct ci_power_info *pi = ci_get_pi(adev);
  2261. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2262. u32 i;
  2263. for (i = 0; i < dpm_table->pcie_speed_table.count; i++) {
  2264. table->LinkLevel[i].PcieGenSpeed =
  2265. (u8)dpm_table->pcie_speed_table.dpm_levels[i].value;
  2266. table->LinkLevel[i].PcieLaneCount =
  2267. amdgpu_encode_pci_lane_width(dpm_table->pcie_speed_table.dpm_levels[i].param1);
  2268. table->LinkLevel[i].EnabledForActivity = 1;
  2269. table->LinkLevel[i].DownT = cpu_to_be32(5);
  2270. table->LinkLevel[i].UpT = cpu_to_be32(30);
  2271. }
  2272. pi->smc_state_table.LinkLevelCount = (u8)dpm_table->pcie_speed_table.count;
  2273. pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
  2274. ci_get_dpm_level_enable_mask_value(&dpm_table->pcie_speed_table);
  2275. }
  2276. static int ci_populate_smc_uvd_level(struct amdgpu_device *adev,
  2277. SMU7_Discrete_DpmTable *table)
  2278. {
  2279. u32 count;
  2280. struct atom_clock_dividers dividers;
  2281. int ret = -EINVAL;
  2282. table->UvdLevelCount =
  2283. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count;
  2284. for (count = 0; count < table->UvdLevelCount; count++) {
  2285. table->UvdLevel[count].VclkFrequency =
  2286. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].vclk;
  2287. table->UvdLevel[count].DclkFrequency =
  2288. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].dclk;
  2289. table->UvdLevel[count].MinVddc =
  2290. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  2291. table->UvdLevel[count].MinVddcPhases = 1;
  2292. ret = amdgpu_atombios_get_clock_dividers(adev,
  2293. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2294. table->UvdLevel[count].VclkFrequency, false, &dividers);
  2295. if (ret)
  2296. return ret;
  2297. table->UvdLevel[count].VclkDivider = (u8)dividers.post_divider;
  2298. ret = amdgpu_atombios_get_clock_dividers(adev,
  2299. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2300. table->UvdLevel[count].DclkFrequency, false, &dividers);
  2301. if (ret)
  2302. return ret;
  2303. table->UvdLevel[count].DclkDivider = (u8)dividers.post_divider;
  2304. table->UvdLevel[count].VclkFrequency = cpu_to_be32(table->UvdLevel[count].VclkFrequency);
  2305. table->UvdLevel[count].DclkFrequency = cpu_to_be32(table->UvdLevel[count].DclkFrequency);
  2306. table->UvdLevel[count].MinVddc = cpu_to_be16(table->UvdLevel[count].MinVddc);
  2307. }
  2308. return ret;
  2309. }
  2310. static int ci_populate_smc_vce_level(struct amdgpu_device *adev,
  2311. SMU7_Discrete_DpmTable *table)
  2312. {
  2313. u32 count;
  2314. struct atom_clock_dividers dividers;
  2315. int ret = -EINVAL;
  2316. table->VceLevelCount =
  2317. adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count;
  2318. for (count = 0; count < table->VceLevelCount; count++) {
  2319. table->VceLevel[count].Frequency =
  2320. adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].evclk;
  2321. table->VceLevel[count].MinVoltage =
  2322. (u16)adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  2323. table->VceLevel[count].MinPhases = 1;
  2324. ret = amdgpu_atombios_get_clock_dividers(adev,
  2325. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2326. table->VceLevel[count].Frequency, false, &dividers);
  2327. if (ret)
  2328. return ret;
  2329. table->VceLevel[count].Divider = (u8)dividers.post_divider;
  2330. table->VceLevel[count].Frequency = cpu_to_be32(table->VceLevel[count].Frequency);
  2331. table->VceLevel[count].MinVoltage = cpu_to_be16(table->VceLevel[count].MinVoltage);
  2332. }
  2333. return ret;
  2334. }
  2335. static int ci_populate_smc_acp_level(struct amdgpu_device *adev,
  2336. SMU7_Discrete_DpmTable *table)
  2337. {
  2338. u32 count;
  2339. struct atom_clock_dividers dividers;
  2340. int ret = -EINVAL;
  2341. table->AcpLevelCount = (u8)
  2342. (adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count);
  2343. for (count = 0; count < table->AcpLevelCount; count++) {
  2344. table->AcpLevel[count].Frequency =
  2345. adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].clk;
  2346. table->AcpLevel[count].MinVoltage =
  2347. adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].v;
  2348. table->AcpLevel[count].MinPhases = 1;
  2349. ret = amdgpu_atombios_get_clock_dividers(adev,
  2350. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2351. table->AcpLevel[count].Frequency, false, &dividers);
  2352. if (ret)
  2353. return ret;
  2354. table->AcpLevel[count].Divider = (u8)dividers.post_divider;
  2355. table->AcpLevel[count].Frequency = cpu_to_be32(table->AcpLevel[count].Frequency);
  2356. table->AcpLevel[count].MinVoltage = cpu_to_be16(table->AcpLevel[count].MinVoltage);
  2357. }
  2358. return ret;
  2359. }
  2360. static int ci_populate_smc_samu_level(struct amdgpu_device *adev,
  2361. SMU7_Discrete_DpmTable *table)
  2362. {
  2363. u32 count;
  2364. struct atom_clock_dividers dividers;
  2365. int ret = -EINVAL;
  2366. table->SamuLevelCount =
  2367. adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count;
  2368. for (count = 0; count < table->SamuLevelCount; count++) {
  2369. table->SamuLevel[count].Frequency =
  2370. adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].clk;
  2371. table->SamuLevel[count].MinVoltage =
  2372. adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  2373. table->SamuLevel[count].MinPhases = 1;
  2374. ret = amdgpu_atombios_get_clock_dividers(adev,
  2375. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2376. table->SamuLevel[count].Frequency, false, &dividers);
  2377. if (ret)
  2378. return ret;
  2379. table->SamuLevel[count].Divider = (u8)dividers.post_divider;
  2380. table->SamuLevel[count].Frequency = cpu_to_be32(table->SamuLevel[count].Frequency);
  2381. table->SamuLevel[count].MinVoltage = cpu_to_be16(table->SamuLevel[count].MinVoltage);
  2382. }
  2383. return ret;
  2384. }
  2385. static int ci_calculate_mclk_params(struct amdgpu_device *adev,
  2386. u32 memory_clock,
  2387. SMU7_Discrete_MemoryLevel *mclk,
  2388. bool strobe_mode,
  2389. bool dll_state_on)
  2390. {
  2391. struct ci_power_info *pi = ci_get_pi(adev);
  2392. u32 dll_cntl = pi->clock_registers.dll_cntl;
  2393. u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
  2394. u32 mpll_ad_func_cntl = pi->clock_registers.mpll_ad_func_cntl;
  2395. u32 mpll_dq_func_cntl = pi->clock_registers.mpll_dq_func_cntl;
  2396. u32 mpll_func_cntl = pi->clock_registers.mpll_func_cntl;
  2397. u32 mpll_func_cntl_1 = pi->clock_registers.mpll_func_cntl_1;
  2398. u32 mpll_func_cntl_2 = pi->clock_registers.mpll_func_cntl_2;
  2399. u32 mpll_ss1 = pi->clock_registers.mpll_ss1;
  2400. u32 mpll_ss2 = pi->clock_registers.mpll_ss2;
  2401. struct atom_mpll_param mpll_param;
  2402. int ret;
  2403. ret = amdgpu_atombios_get_memory_pll_dividers(adev, memory_clock, strobe_mode, &mpll_param);
  2404. if (ret)
  2405. return ret;
  2406. mpll_func_cntl &= ~MPLL_FUNC_CNTL__BWCTRL_MASK;
  2407. mpll_func_cntl |= (mpll_param.bwcntl << MPLL_FUNC_CNTL__BWCTRL__SHIFT);
  2408. mpll_func_cntl_1 &= ~(MPLL_FUNC_CNTL_1__CLKF_MASK | MPLL_FUNC_CNTL_1__CLKFRAC_MASK |
  2409. MPLL_FUNC_CNTL_1__VCO_MODE_MASK);
  2410. mpll_func_cntl_1 |= (mpll_param.clkf) << MPLL_FUNC_CNTL_1__CLKF__SHIFT |
  2411. (mpll_param.clkfrac << MPLL_FUNC_CNTL_1__CLKFRAC__SHIFT) |
  2412. (mpll_param.vco_mode << MPLL_FUNC_CNTL_1__VCO_MODE__SHIFT);
  2413. mpll_ad_func_cntl &= ~MPLL_AD_FUNC_CNTL__YCLK_POST_DIV_MASK;
  2414. mpll_ad_func_cntl |= (mpll_param.post_div << MPLL_AD_FUNC_CNTL__YCLK_POST_DIV__SHIFT);
  2415. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
  2416. mpll_dq_func_cntl &= ~(MPLL_DQ_FUNC_CNTL__YCLK_SEL_MASK |
  2417. MPLL_AD_FUNC_CNTL__YCLK_POST_DIV_MASK);
  2418. mpll_dq_func_cntl |= (mpll_param.yclk_sel << MPLL_DQ_FUNC_CNTL__YCLK_SEL__SHIFT) |
  2419. (mpll_param.post_div << MPLL_AD_FUNC_CNTL__YCLK_POST_DIV__SHIFT);
  2420. }
  2421. if (pi->caps_mclk_ss_support) {
  2422. struct amdgpu_atom_ss ss;
  2423. u32 freq_nom;
  2424. u32 tmp;
  2425. u32 reference_clock = adev->clock.mpll.reference_freq;
  2426. if (mpll_param.qdr == 1)
  2427. freq_nom = memory_clock * 4 * (1 << mpll_param.post_div);
  2428. else
  2429. freq_nom = memory_clock * 2 * (1 << mpll_param.post_div);
  2430. tmp = (freq_nom / reference_clock);
  2431. tmp = tmp * tmp;
  2432. if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
  2433. ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
  2434. u32 clks = reference_clock * 5 / ss.rate;
  2435. u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
  2436. mpll_ss1 &= ~MPLL_SS1__CLKV_MASK;
  2437. mpll_ss1 |= (clkv << MPLL_SS1__CLKV__SHIFT);
  2438. mpll_ss2 &= ~MPLL_SS2__CLKS_MASK;
  2439. mpll_ss2 |= (clks << MPLL_SS2__CLKS__SHIFT);
  2440. }
  2441. }
  2442. mclk_pwrmgt_cntl &= ~MCLK_PWRMGT_CNTL__DLL_SPEED_MASK;
  2443. mclk_pwrmgt_cntl |= (mpll_param.dll_speed << MCLK_PWRMGT_CNTL__DLL_SPEED__SHIFT);
  2444. if (dll_state_on)
  2445. mclk_pwrmgt_cntl |= MCLK_PWRMGT_CNTL__MRDCK0_PDNB_MASK |
  2446. MCLK_PWRMGT_CNTL__MRDCK1_PDNB_MASK;
  2447. else
  2448. mclk_pwrmgt_cntl &= ~(MCLK_PWRMGT_CNTL__MRDCK0_PDNB_MASK |
  2449. MCLK_PWRMGT_CNTL__MRDCK1_PDNB_MASK);
  2450. mclk->MclkFrequency = memory_clock;
  2451. mclk->MpllFuncCntl = mpll_func_cntl;
  2452. mclk->MpllFuncCntl_1 = mpll_func_cntl_1;
  2453. mclk->MpllFuncCntl_2 = mpll_func_cntl_2;
  2454. mclk->MpllAdFuncCntl = mpll_ad_func_cntl;
  2455. mclk->MpllDqFuncCntl = mpll_dq_func_cntl;
  2456. mclk->MclkPwrmgtCntl = mclk_pwrmgt_cntl;
  2457. mclk->DllCntl = dll_cntl;
  2458. mclk->MpllSs1 = mpll_ss1;
  2459. mclk->MpllSs2 = mpll_ss2;
  2460. return 0;
  2461. }
  2462. static int ci_populate_single_memory_level(struct amdgpu_device *adev,
  2463. u32 memory_clock,
  2464. SMU7_Discrete_MemoryLevel *memory_level)
  2465. {
  2466. struct ci_power_info *pi = ci_get_pi(adev);
  2467. int ret;
  2468. bool dll_state_on;
  2469. if (adev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries) {
  2470. ret = ci_get_dependency_volt_by_clk(adev,
  2471. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  2472. memory_clock, &memory_level->MinVddc);
  2473. if (ret)
  2474. return ret;
  2475. }
  2476. if (adev->pm.dpm.dyn_state.vddci_dependency_on_mclk.entries) {
  2477. ret = ci_get_dependency_volt_by_clk(adev,
  2478. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  2479. memory_clock, &memory_level->MinVddci);
  2480. if (ret)
  2481. return ret;
  2482. }
  2483. if (adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries) {
  2484. ret = ci_get_dependency_volt_by_clk(adev,
  2485. &adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
  2486. memory_clock, &memory_level->MinMvdd);
  2487. if (ret)
  2488. return ret;
  2489. }
  2490. memory_level->MinVddcPhases = 1;
  2491. if (pi->vddc_phase_shed_control)
  2492. ci_populate_phase_value_based_on_mclk(adev,
  2493. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  2494. memory_clock,
  2495. &memory_level->MinVddcPhases);
  2496. memory_level->EnabledForThrottle = 1;
  2497. memory_level->EnabledForActivity = 1;
  2498. memory_level->UpH = 0;
  2499. memory_level->DownH = 100;
  2500. memory_level->VoltageDownH = 0;
  2501. memory_level->ActivityLevel = (u16)pi->mclk_activity_target;
  2502. memory_level->StutterEnable = false;
  2503. memory_level->StrobeEnable = false;
  2504. memory_level->EdcReadEnable = false;
  2505. memory_level->EdcWriteEnable = false;
  2506. memory_level->RttEnable = false;
  2507. memory_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2508. if (pi->mclk_stutter_mode_threshold &&
  2509. (memory_clock <= pi->mclk_stutter_mode_threshold) &&
  2510. (pi->uvd_enabled == false) &&
  2511. (RREG32(mmDPG_PIPE_STUTTER_CONTROL) & DPG_PIPE_STUTTER_CONTROL__STUTTER_ENABLE_MASK) &&
  2512. (adev->pm.dpm.new_active_crtc_count <= 2))
  2513. memory_level->StutterEnable = true;
  2514. if (pi->mclk_strobe_mode_threshold &&
  2515. (memory_clock <= pi->mclk_strobe_mode_threshold))
  2516. memory_level->StrobeEnable = 1;
  2517. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
  2518. memory_level->StrobeRatio =
  2519. ci_get_mclk_frequency_ratio(memory_clock, memory_level->StrobeEnable);
  2520. if (pi->mclk_edc_enable_threshold &&
  2521. (memory_clock > pi->mclk_edc_enable_threshold))
  2522. memory_level->EdcReadEnable = true;
  2523. if (pi->mclk_edc_wr_enable_threshold &&
  2524. (memory_clock > pi->mclk_edc_wr_enable_threshold))
  2525. memory_level->EdcWriteEnable = true;
  2526. if (memory_level->StrobeEnable) {
  2527. if (ci_get_mclk_frequency_ratio(memory_clock, true) >=
  2528. ((RREG32(mmMC_SEQ_MISC7) >> 16) & 0xf))
  2529. dll_state_on = ((RREG32(mmMC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  2530. else
  2531. dll_state_on = ((RREG32(mmMC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
  2532. } else {
  2533. dll_state_on = pi->dll_default_on;
  2534. }
  2535. } else {
  2536. memory_level->StrobeRatio = ci_get_ddr3_mclk_frequency_ratio(memory_clock);
  2537. dll_state_on = ((RREG32(mmMC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  2538. }
  2539. ret = ci_calculate_mclk_params(adev, memory_clock, memory_level, memory_level->StrobeEnable, dll_state_on);
  2540. if (ret)
  2541. return ret;
  2542. memory_level->MinVddc = cpu_to_be32(memory_level->MinVddc * VOLTAGE_SCALE);
  2543. memory_level->MinVddcPhases = cpu_to_be32(memory_level->MinVddcPhases);
  2544. memory_level->MinVddci = cpu_to_be32(memory_level->MinVddci * VOLTAGE_SCALE);
  2545. memory_level->MinMvdd = cpu_to_be32(memory_level->MinMvdd * VOLTAGE_SCALE);
  2546. memory_level->MclkFrequency = cpu_to_be32(memory_level->MclkFrequency);
  2547. memory_level->ActivityLevel = cpu_to_be16(memory_level->ActivityLevel);
  2548. memory_level->MpllFuncCntl = cpu_to_be32(memory_level->MpllFuncCntl);
  2549. memory_level->MpllFuncCntl_1 = cpu_to_be32(memory_level->MpllFuncCntl_1);
  2550. memory_level->MpllFuncCntl_2 = cpu_to_be32(memory_level->MpllFuncCntl_2);
  2551. memory_level->MpllAdFuncCntl = cpu_to_be32(memory_level->MpllAdFuncCntl);
  2552. memory_level->MpllDqFuncCntl = cpu_to_be32(memory_level->MpllDqFuncCntl);
  2553. memory_level->MclkPwrmgtCntl = cpu_to_be32(memory_level->MclkPwrmgtCntl);
  2554. memory_level->DllCntl = cpu_to_be32(memory_level->DllCntl);
  2555. memory_level->MpllSs1 = cpu_to_be32(memory_level->MpllSs1);
  2556. memory_level->MpllSs2 = cpu_to_be32(memory_level->MpllSs2);
  2557. return 0;
  2558. }
  2559. static int ci_populate_smc_acpi_level(struct amdgpu_device *adev,
  2560. SMU7_Discrete_DpmTable *table)
  2561. {
  2562. struct ci_power_info *pi = ci_get_pi(adev);
  2563. struct atom_clock_dividers dividers;
  2564. SMU7_Discrete_VoltageLevel voltage_level;
  2565. u32 spll_func_cntl = pi->clock_registers.cg_spll_func_cntl;
  2566. u32 spll_func_cntl_2 = pi->clock_registers.cg_spll_func_cntl_2;
  2567. u32 dll_cntl = pi->clock_registers.dll_cntl;
  2568. u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
  2569. int ret;
  2570. table->ACPILevel.Flags &= ~PPSMC_SWSTATE_FLAG_DC;
  2571. if (pi->acpi_vddc)
  2572. table->ACPILevel.MinVddc = cpu_to_be32(pi->acpi_vddc * VOLTAGE_SCALE);
  2573. else
  2574. table->ACPILevel.MinVddc = cpu_to_be32(pi->min_vddc_in_pp_table * VOLTAGE_SCALE);
  2575. table->ACPILevel.MinVddcPhases = pi->vddc_phase_shed_control ? 0 : 1;
  2576. table->ACPILevel.SclkFrequency = adev->clock.spll.reference_freq;
  2577. ret = amdgpu_atombios_get_clock_dividers(adev,
  2578. COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
  2579. table->ACPILevel.SclkFrequency, false, &dividers);
  2580. if (ret)
  2581. return ret;
  2582. table->ACPILevel.SclkDid = (u8)dividers.post_divider;
  2583. table->ACPILevel.DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2584. table->ACPILevel.DeepSleepDivId = 0;
  2585. spll_func_cntl &= ~CG_SPLL_FUNC_CNTL__SPLL_PWRON_MASK;
  2586. spll_func_cntl |= CG_SPLL_FUNC_CNTL__SPLL_RESET_MASK;
  2587. spll_func_cntl_2 &= ~CG_SPLL_FUNC_CNTL_2__SCLK_MUX_SEL_MASK;
  2588. spll_func_cntl_2 |= (4 << CG_SPLL_FUNC_CNTL_2__SCLK_MUX_SEL__SHIFT);
  2589. table->ACPILevel.CgSpllFuncCntl = spll_func_cntl;
  2590. table->ACPILevel.CgSpllFuncCntl2 = spll_func_cntl_2;
  2591. table->ACPILevel.CgSpllFuncCntl3 = pi->clock_registers.cg_spll_func_cntl_3;
  2592. table->ACPILevel.CgSpllFuncCntl4 = pi->clock_registers.cg_spll_func_cntl_4;
  2593. table->ACPILevel.SpllSpreadSpectrum = pi->clock_registers.cg_spll_spread_spectrum;
  2594. table->ACPILevel.SpllSpreadSpectrum2 = pi->clock_registers.cg_spll_spread_spectrum_2;
  2595. table->ACPILevel.CcPwrDynRm = 0;
  2596. table->ACPILevel.CcPwrDynRm1 = 0;
  2597. table->ACPILevel.Flags = cpu_to_be32(table->ACPILevel.Flags);
  2598. table->ACPILevel.MinVddcPhases = cpu_to_be32(table->ACPILevel.MinVddcPhases);
  2599. table->ACPILevel.SclkFrequency = cpu_to_be32(table->ACPILevel.SclkFrequency);
  2600. table->ACPILevel.CgSpllFuncCntl = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl);
  2601. table->ACPILevel.CgSpllFuncCntl2 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl2);
  2602. table->ACPILevel.CgSpllFuncCntl3 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl3);
  2603. table->ACPILevel.CgSpllFuncCntl4 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl4);
  2604. table->ACPILevel.SpllSpreadSpectrum = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum);
  2605. table->ACPILevel.SpllSpreadSpectrum2 = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum2);
  2606. table->ACPILevel.CcPwrDynRm = cpu_to_be32(table->ACPILevel.CcPwrDynRm);
  2607. table->ACPILevel.CcPwrDynRm1 = cpu_to_be32(table->ACPILevel.CcPwrDynRm1);
  2608. table->MemoryACPILevel.MinVddc = table->ACPILevel.MinVddc;
  2609. table->MemoryACPILevel.MinVddcPhases = table->ACPILevel.MinVddcPhases;
  2610. if (pi->vddci_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  2611. if (pi->acpi_vddci)
  2612. table->MemoryACPILevel.MinVddci =
  2613. cpu_to_be32(pi->acpi_vddci * VOLTAGE_SCALE);
  2614. else
  2615. table->MemoryACPILevel.MinVddci =
  2616. cpu_to_be32(pi->min_vddci_in_pp_table * VOLTAGE_SCALE);
  2617. }
  2618. if (ci_populate_mvdd_value(adev, 0, &voltage_level))
  2619. table->MemoryACPILevel.MinMvdd = 0;
  2620. else
  2621. table->MemoryACPILevel.MinMvdd =
  2622. cpu_to_be32(voltage_level.Voltage * VOLTAGE_SCALE);
  2623. mclk_pwrmgt_cntl |= MCLK_PWRMGT_CNTL__MRDCK0_RESET_MASK |
  2624. MCLK_PWRMGT_CNTL__MRDCK1_RESET_MASK;
  2625. mclk_pwrmgt_cntl &= ~(MCLK_PWRMGT_CNTL__MRDCK0_PDNB_MASK |
  2626. MCLK_PWRMGT_CNTL__MRDCK1_PDNB_MASK);
  2627. dll_cntl &= ~(DLL_CNTL__MRDCK0_BYPASS_MASK | DLL_CNTL__MRDCK1_BYPASS_MASK);
  2628. table->MemoryACPILevel.DllCntl = cpu_to_be32(dll_cntl);
  2629. table->MemoryACPILevel.MclkPwrmgtCntl = cpu_to_be32(mclk_pwrmgt_cntl);
  2630. table->MemoryACPILevel.MpllAdFuncCntl =
  2631. cpu_to_be32(pi->clock_registers.mpll_ad_func_cntl);
  2632. table->MemoryACPILevel.MpllDqFuncCntl =
  2633. cpu_to_be32(pi->clock_registers.mpll_dq_func_cntl);
  2634. table->MemoryACPILevel.MpllFuncCntl =
  2635. cpu_to_be32(pi->clock_registers.mpll_func_cntl);
  2636. table->MemoryACPILevel.MpllFuncCntl_1 =
  2637. cpu_to_be32(pi->clock_registers.mpll_func_cntl_1);
  2638. table->MemoryACPILevel.MpllFuncCntl_2 =
  2639. cpu_to_be32(pi->clock_registers.mpll_func_cntl_2);
  2640. table->MemoryACPILevel.MpllSs1 = cpu_to_be32(pi->clock_registers.mpll_ss1);
  2641. table->MemoryACPILevel.MpllSs2 = cpu_to_be32(pi->clock_registers.mpll_ss2);
  2642. table->MemoryACPILevel.EnabledForThrottle = 0;
  2643. table->MemoryACPILevel.EnabledForActivity = 0;
  2644. table->MemoryACPILevel.UpH = 0;
  2645. table->MemoryACPILevel.DownH = 100;
  2646. table->MemoryACPILevel.VoltageDownH = 0;
  2647. table->MemoryACPILevel.ActivityLevel =
  2648. cpu_to_be16((u16)pi->mclk_activity_target);
  2649. table->MemoryACPILevel.StutterEnable = false;
  2650. table->MemoryACPILevel.StrobeEnable = false;
  2651. table->MemoryACPILevel.EdcReadEnable = false;
  2652. table->MemoryACPILevel.EdcWriteEnable = false;
  2653. table->MemoryACPILevel.RttEnable = false;
  2654. return 0;
  2655. }
  2656. static int ci_enable_ulv(struct amdgpu_device *adev, bool enable)
  2657. {
  2658. struct ci_power_info *pi = ci_get_pi(adev);
  2659. struct ci_ulv_parm *ulv = &pi->ulv;
  2660. if (ulv->supported) {
  2661. if (enable)
  2662. return (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
  2663. 0 : -EINVAL;
  2664. else
  2665. return (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
  2666. 0 : -EINVAL;
  2667. }
  2668. return 0;
  2669. }
  2670. static int ci_populate_ulv_level(struct amdgpu_device *adev,
  2671. SMU7_Discrete_Ulv *state)
  2672. {
  2673. struct ci_power_info *pi = ci_get_pi(adev);
  2674. u16 ulv_voltage = adev->pm.dpm.backbias_response_time;
  2675. state->CcPwrDynRm = 0;
  2676. state->CcPwrDynRm1 = 0;
  2677. if (ulv_voltage == 0) {
  2678. pi->ulv.supported = false;
  2679. return 0;
  2680. }
  2681. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  2682. if (ulv_voltage > adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
  2683. state->VddcOffset = 0;
  2684. else
  2685. state->VddcOffset =
  2686. adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage;
  2687. } else {
  2688. if (ulv_voltage > adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
  2689. state->VddcOffsetVid = 0;
  2690. else
  2691. state->VddcOffsetVid = (u8)
  2692. ((adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage) *
  2693. VOLTAGE_VID_OFFSET_SCALE2 / VOLTAGE_VID_OFFSET_SCALE1);
  2694. }
  2695. state->VddcPhase = pi->vddc_phase_shed_control ? 0 : 1;
  2696. state->CcPwrDynRm = cpu_to_be32(state->CcPwrDynRm);
  2697. state->CcPwrDynRm1 = cpu_to_be32(state->CcPwrDynRm1);
  2698. state->VddcOffset = cpu_to_be16(state->VddcOffset);
  2699. return 0;
  2700. }
  2701. static int ci_calculate_sclk_params(struct amdgpu_device *adev,
  2702. u32 engine_clock,
  2703. SMU7_Discrete_GraphicsLevel *sclk)
  2704. {
  2705. struct ci_power_info *pi = ci_get_pi(adev);
  2706. struct atom_clock_dividers dividers;
  2707. u32 spll_func_cntl_3 = pi->clock_registers.cg_spll_func_cntl_3;
  2708. u32 spll_func_cntl_4 = pi->clock_registers.cg_spll_func_cntl_4;
  2709. u32 cg_spll_spread_spectrum = pi->clock_registers.cg_spll_spread_spectrum;
  2710. u32 cg_spll_spread_spectrum_2 = pi->clock_registers.cg_spll_spread_spectrum_2;
  2711. u32 reference_clock = adev->clock.spll.reference_freq;
  2712. u32 reference_divider;
  2713. u32 fbdiv;
  2714. int ret;
  2715. ret = amdgpu_atombios_get_clock_dividers(adev,
  2716. COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
  2717. engine_clock, false, &dividers);
  2718. if (ret)
  2719. return ret;
  2720. reference_divider = 1 + dividers.ref_div;
  2721. fbdiv = dividers.fb_div & 0x3FFFFFF;
  2722. spll_func_cntl_3 &= ~CG_SPLL_FUNC_CNTL_3__SPLL_FB_DIV_MASK;
  2723. spll_func_cntl_3 |= (fbdiv << CG_SPLL_FUNC_CNTL_3__SPLL_FB_DIV__SHIFT);
  2724. spll_func_cntl_3 |= CG_SPLL_FUNC_CNTL_3__SPLL_DITHEN_MASK;
  2725. if (pi->caps_sclk_ss_support) {
  2726. struct amdgpu_atom_ss ss;
  2727. u32 vco_freq = engine_clock * dividers.post_div;
  2728. if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
  2729. ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
  2730. u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
  2731. u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
  2732. cg_spll_spread_spectrum &= ~(CG_SPLL_SPREAD_SPECTRUM__CLKS_MASK | CG_SPLL_SPREAD_SPECTRUM__SSEN_MASK);
  2733. cg_spll_spread_spectrum |= (clk_s << CG_SPLL_SPREAD_SPECTRUM__CLKS__SHIFT);
  2734. cg_spll_spread_spectrum |= (1 << CG_SPLL_SPREAD_SPECTRUM__SSEN__SHIFT);
  2735. cg_spll_spread_spectrum_2 &= ~CG_SPLL_SPREAD_SPECTRUM_2__CLKV_MASK;
  2736. cg_spll_spread_spectrum_2 |= (clk_v << CG_SPLL_SPREAD_SPECTRUM_2__CLKV__SHIFT);
  2737. }
  2738. }
  2739. sclk->SclkFrequency = engine_clock;
  2740. sclk->CgSpllFuncCntl3 = spll_func_cntl_3;
  2741. sclk->CgSpllFuncCntl4 = spll_func_cntl_4;
  2742. sclk->SpllSpreadSpectrum = cg_spll_spread_spectrum;
  2743. sclk->SpllSpreadSpectrum2 = cg_spll_spread_spectrum_2;
  2744. sclk->SclkDid = (u8)dividers.post_divider;
  2745. return 0;
  2746. }
  2747. static int ci_populate_single_graphic_level(struct amdgpu_device *adev,
  2748. u32 engine_clock,
  2749. u16 sclk_activity_level_t,
  2750. SMU7_Discrete_GraphicsLevel *graphic_level)
  2751. {
  2752. struct ci_power_info *pi = ci_get_pi(adev);
  2753. int ret;
  2754. ret = ci_calculate_sclk_params(adev, engine_clock, graphic_level);
  2755. if (ret)
  2756. return ret;
  2757. ret = ci_get_dependency_volt_by_clk(adev,
  2758. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  2759. engine_clock, &graphic_level->MinVddc);
  2760. if (ret)
  2761. return ret;
  2762. graphic_level->SclkFrequency = engine_clock;
  2763. graphic_level->Flags = 0;
  2764. graphic_level->MinVddcPhases = 1;
  2765. if (pi->vddc_phase_shed_control)
  2766. ci_populate_phase_value_based_on_sclk(adev,
  2767. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  2768. engine_clock,
  2769. &graphic_level->MinVddcPhases);
  2770. graphic_level->ActivityLevel = sclk_activity_level_t;
  2771. graphic_level->CcPwrDynRm = 0;
  2772. graphic_level->CcPwrDynRm1 = 0;
  2773. graphic_level->EnabledForThrottle = 1;
  2774. graphic_level->UpH = 0;
  2775. graphic_level->DownH = 0;
  2776. graphic_level->VoltageDownH = 0;
  2777. graphic_level->PowerThrottle = 0;
  2778. if (pi->caps_sclk_ds)
  2779. graphic_level->DeepSleepDivId = ci_get_sleep_divider_id_from_clock(adev,
  2780. engine_clock,
  2781. CISLAND_MINIMUM_ENGINE_CLOCK);
  2782. graphic_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2783. graphic_level->Flags = cpu_to_be32(graphic_level->Flags);
  2784. graphic_level->MinVddc = cpu_to_be32(graphic_level->MinVddc * VOLTAGE_SCALE);
  2785. graphic_level->MinVddcPhases = cpu_to_be32(graphic_level->MinVddcPhases);
  2786. graphic_level->SclkFrequency = cpu_to_be32(graphic_level->SclkFrequency);
  2787. graphic_level->ActivityLevel = cpu_to_be16(graphic_level->ActivityLevel);
  2788. graphic_level->CgSpllFuncCntl3 = cpu_to_be32(graphic_level->CgSpllFuncCntl3);
  2789. graphic_level->CgSpllFuncCntl4 = cpu_to_be32(graphic_level->CgSpllFuncCntl4);
  2790. graphic_level->SpllSpreadSpectrum = cpu_to_be32(graphic_level->SpllSpreadSpectrum);
  2791. graphic_level->SpllSpreadSpectrum2 = cpu_to_be32(graphic_level->SpllSpreadSpectrum2);
  2792. graphic_level->CcPwrDynRm = cpu_to_be32(graphic_level->CcPwrDynRm);
  2793. graphic_level->CcPwrDynRm1 = cpu_to_be32(graphic_level->CcPwrDynRm1);
  2794. graphic_level->EnabledForActivity = 1;
  2795. return 0;
  2796. }
  2797. static int ci_populate_all_graphic_levels(struct amdgpu_device *adev)
  2798. {
  2799. struct ci_power_info *pi = ci_get_pi(adev);
  2800. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2801. u32 level_array_address = pi->dpm_table_start +
  2802. offsetof(SMU7_Discrete_DpmTable, GraphicsLevel);
  2803. u32 level_array_size = sizeof(SMU7_Discrete_GraphicsLevel) *
  2804. SMU7_MAX_LEVELS_GRAPHICS;
  2805. SMU7_Discrete_GraphicsLevel *levels = pi->smc_state_table.GraphicsLevel;
  2806. u32 i, ret;
  2807. memset(levels, 0, level_array_size);
  2808. for (i = 0; i < dpm_table->sclk_table.count; i++) {
  2809. ret = ci_populate_single_graphic_level(adev,
  2810. dpm_table->sclk_table.dpm_levels[i].value,
  2811. (u16)pi->activity_target[i],
  2812. &pi->smc_state_table.GraphicsLevel[i]);
  2813. if (ret)
  2814. return ret;
  2815. if (i > 1)
  2816. pi->smc_state_table.GraphicsLevel[i].DeepSleepDivId = 0;
  2817. if (i == (dpm_table->sclk_table.count - 1))
  2818. pi->smc_state_table.GraphicsLevel[i].DisplayWatermark =
  2819. PPSMC_DISPLAY_WATERMARK_HIGH;
  2820. }
  2821. pi->smc_state_table.GraphicsDpmLevelCount = (u8)dpm_table->sclk_table.count;
  2822. pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
  2823. ci_get_dpm_level_enable_mask_value(&dpm_table->sclk_table);
  2824. ret = amdgpu_ci_copy_bytes_to_smc(adev, level_array_address,
  2825. (u8 *)levels, level_array_size,
  2826. pi->sram_end);
  2827. if (ret)
  2828. return ret;
  2829. return 0;
  2830. }
  2831. static int ci_populate_ulv_state(struct amdgpu_device *adev,
  2832. SMU7_Discrete_Ulv *ulv_level)
  2833. {
  2834. return ci_populate_ulv_level(adev, ulv_level);
  2835. }
  2836. static int ci_populate_all_memory_levels(struct amdgpu_device *adev)
  2837. {
  2838. struct ci_power_info *pi = ci_get_pi(adev);
  2839. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2840. u32 level_array_address = pi->dpm_table_start +
  2841. offsetof(SMU7_Discrete_DpmTable, MemoryLevel);
  2842. u32 level_array_size = sizeof(SMU7_Discrete_MemoryLevel) *
  2843. SMU7_MAX_LEVELS_MEMORY;
  2844. SMU7_Discrete_MemoryLevel *levels = pi->smc_state_table.MemoryLevel;
  2845. u32 i, ret;
  2846. memset(levels, 0, level_array_size);
  2847. for (i = 0; i < dpm_table->mclk_table.count; i++) {
  2848. if (dpm_table->mclk_table.dpm_levels[i].value == 0)
  2849. return -EINVAL;
  2850. ret = ci_populate_single_memory_level(adev,
  2851. dpm_table->mclk_table.dpm_levels[i].value,
  2852. &pi->smc_state_table.MemoryLevel[i]);
  2853. if (ret)
  2854. return ret;
  2855. }
  2856. if ((dpm_table->mclk_table.count >= 2) &&
  2857. ((adev->pdev->device == 0x67B0) || (adev->pdev->device == 0x67B1))) {
  2858. pi->smc_state_table.MemoryLevel[1].MinVddc =
  2859. pi->smc_state_table.MemoryLevel[0].MinVddc;
  2860. pi->smc_state_table.MemoryLevel[1].MinVddcPhases =
  2861. pi->smc_state_table.MemoryLevel[0].MinVddcPhases;
  2862. }
  2863. pi->smc_state_table.MemoryLevel[0].ActivityLevel = cpu_to_be16(0x1F);
  2864. pi->smc_state_table.MemoryDpmLevelCount = (u8)dpm_table->mclk_table.count;
  2865. pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
  2866. ci_get_dpm_level_enable_mask_value(&dpm_table->mclk_table);
  2867. pi->smc_state_table.MemoryLevel[dpm_table->mclk_table.count - 1].DisplayWatermark =
  2868. PPSMC_DISPLAY_WATERMARK_HIGH;
  2869. ret = amdgpu_ci_copy_bytes_to_smc(adev, level_array_address,
  2870. (u8 *)levels, level_array_size,
  2871. pi->sram_end);
  2872. if (ret)
  2873. return ret;
  2874. return 0;
  2875. }
  2876. static void ci_reset_single_dpm_table(struct amdgpu_device *adev,
  2877. struct ci_single_dpm_table* dpm_table,
  2878. u32 count)
  2879. {
  2880. u32 i;
  2881. dpm_table->count = count;
  2882. for (i = 0; i < MAX_REGULAR_DPM_NUMBER; i++)
  2883. dpm_table->dpm_levels[i].enabled = false;
  2884. }
  2885. static void ci_setup_pcie_table_entry(struct ci_single_dpm_table* dpm_table,
  2886. u32 index, u32 pcie_gen, u32 pcie_lanes)
  2887. {
  2888. dpm_table->dpm_levels[index].value = pcie_gen;
  2889. dpm_table->dpm_levels[index].param1 = pcie_lanes;
  2890. dpm_table->dpm_levels[index].enabled = true;
  2891. }
  2892. static int ci_setup_default_pcie_tables(struct amdgpu_device *adev)
  2893. {
  2894. struct ci_power_info *pi = ci_get_pi(adev);
  2895. if (!pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels)
  2896. return -EINVAL;
  2897. if (pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels) {
  2898. pi->pcie_gen_powersaving = pi->pcie_gen_performance;
  2899. pi->pcie_lane_powersaving = pi->pcie_lane_performance;
  2900. } else if (!pi->use_pcie_performance_levels && pi->use_pcie_powersaving_levels) {
  2901. pi->pcie_gen_performance = pi->pcie_gen_powersaving;
  2902. pi->pcie_lane_performance = pi->pcie_lane_powersaving;
  2903. }
  2904. ci_reset_single_dpm_table(adev,
  2905. &pi->dpm_table.pcie_speed_table,
  2906. SMU7_MAX_LEVELS_LINK);
  2907. if (adev->asic_type == CHIP_BONAIRE)
  2908. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 0,
  2909. pi->pcie_gen_powersaving.min,
  2910. pi->pcie_lane_powersaving.max);
  2911. else
  2912. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 0,
  2913. pi->pcie_gen_powersaving.min,
  2914. pi->pcie_lane_powersaving.min);
  2915. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 1,
  2916. pi->pcie_gen_performance.min,
  2917. pi->pcie_lane_performance.min);
  2918. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 2,
  2919. pi->pcie_gen_powersaving.min,
  2920. pi->pcie_lane_powersaving.max);
  2921. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 3,
  2922. pi->pcie_gen_performance.min,
  2923. pi->pcie_lane_performance.max);
  2924. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 4,
  2925. pi->pcie_gen_powersaving.max,
  2926. pi->pcie_lane_powersaving.max);
  2927. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 5,
  2928. pi->pcie_gen_performance.max,
  2929. pi->pcie_lane_performance.max);
  2930. pi->dpm_table.pcie_speed_table.count = 6;
  2931. return 0;
  2932. }
  2933. static int ci_setup_default_dpm_tables(struct amdgpu_device *adev)
  2934. {
  2935. struct ci_power_info *pi = ci_get_pi(adev);
  2936. struct amdgpu_clock_voltage_dependency_table *allowed_sclk_vddc_table =
  2937. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  2938. struct amdgpu_clock_voltage_dependency_table *allowed_mclk_table =
  2939. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
  2940. struct amdgpu_cac_leakage_table *std_voltage_table =
  2941. &adev->pm.dpm.dyn_state.cac_leakage_table;
  2942. u32 i;
  2943. if (allowed_sclk_vddc_table == NULL)
  2944. return -EINVAL;
  2945. if (allowed_sclk_vddc_table->count < 1)
  2946. return -EINVAL;
  2947. if (allowed_mclk_table == NULL)
  2948. return -EINVAL;
  2949. if (allowed_mclk_table->count < 1)
  2950. return -EINVAL;
  2951. memset(&pi->dpm_table, 0, sizeof(struct ci_dpm_table));
  2952. ci_reset_single_dpm_table(adev,
  2953. &pi->dpm_table.sclk_table,
  2954. SMU7_MAX_LEVELS_GRAPHICS);
  2955. ci_reset_single_dpm_table(adev,
  2956. &pi->dpm_table.mclk_table,
  2957. SMU7_MAX_LEVELS_MEMORY);
  2958. ci_reset_single_dpm_table(adev,
  2959. &pi->dpm_table.vddc_table,
  2960. SMU7_MAX_LEVELS_VDDC);
  2961. ci_reset_single_dpm_table(adev,
  2962. &pi->dpm_table.vddci_table,
  2963. SMU7_MAX_LEVELS_VDDCI);
  2964. ci_reset_single_dpm_table(adev,
  2965. &pi->dpm_table.mvdd_table,
  2966. SMU7_MAX_LEVELS_MVDD);
  2967. pi->dpm_table.sclk_table.count = 0;
  2968. for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
  2969. if ((i == 0) ||
  2970. (pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count-1].value !=
  2971. allowed_sclk_vddc_table->entries[i].clk)) {
  2972. pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].value =
  2973. allowed_sclk_vddc_table->entries[i].clk;
  2974. pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].enabled =
  2975. (i == 0) ? true : false;
  2976. pi->dpm_table.sclk_table.count++;
  2977. }
  2978. }
  2979. pi->dpm_table.mclk_table.count = 0;
  2980. for (i = 0; i < allowed_mclk_table->count; i++) {
  2981. if ((i == 0) ||
  2982. (pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count-1].value !=
  2983. allowed_mclk_table->entries[i].clk)) {
  2984. pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].value =
  2985. allowed_mclk_table->entries[i].clk;
  2986. pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].enabled =
  2987. (i == 0) ? true : false;
  2988. pi->dpm_table.mclk_table.count++;
  2989. }
  2990. }
  2991. for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
  2992. pi->dpm_table.vddc_table.dpm_levels[i].value =
  2993. allowed_sclk_vddc_table->entries[i].v;
  2994. pi->dpm_table.vddc_table.dpm_levels[i].param1 =
  2995. std_voltage_table->entries[i].leakage;
  2996. pi->dpm_table.vddc_table.dpm_levels[i].enabled = true;
  2997. }
  2998. pi->dpm_table.vddc_table.count = allowed_sclk_vddc_table->count;
  2999. allowed_mclk_table = &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
  3000. if (allowed_mclk_table) {
  3001. for (i = 0; i < allowed_mclk_table->count; i++) {
  3002. pi->dpm_table.vddci_table.dpm_levels[i].value =
  3003. allowed_mclk_table->entries[i].v;
  3004. pi->dpm_table.vddci_table.dpm_levels[i].enabled = true;
  3005. }
  3006. pi->dpm_table.vddci_table.count = allowed_mclk_table->count;
  3007. }
  3008. allowed_mclk_table = &adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk;
  3009. if (allowed_mclk_table) {
  3010. for (i = 0; i < allowed_mclk_table->count; i++) {
  3011. pi->dpm_table.mvdd_table.dpm_levels[i].value =
  3012. allowed_mclk_table->entries[i].v;
  3013. pi->dpm_table.mvdd_table.dpm_levels[i].enabled = true;
  3014. }
  3015. pi->dpm_table.mvdd_table.count = allowed_mclk_table->count;
  3016. }
  3017. ci_setup_default_pcie_tables(adev);
  3018. return 0;
  3019. }
  3020. static int ci_find_boot_level(struct ci_single_dpm_table *table,
  3021. u32 value, u32 *boot_level)
  3022. {
  3023. u32 i;
  3024. int ret = -EINVAL;
  3025. for(i = 0; i < table->count; i++) {
  3026. if (value == table->dpm_levels[i].value) {
  3027. *boot_level = i;
  3028. ret = 0;
  3029. }
  3030. }
  3031. return ret;
  3032. }
  3033. static int ci_init_smc_table(struct amdgpu_device *adev)
  3034. {
  3035. struct ci_power_info *pi = ci_get_pi(adev);
  3036. struct ci_ulv_parm *ulv = &pi->ulv;
  3037. struct amdgpu_ps *amdgpu_boot_state = adev->pm.dpm.boot_ps;
  3038. SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
  3039. int ret;
  3040. ret = ci_setup_default_dpm_tables(adev);
  3041. if (ret)
  3042. return ret;
  3043. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE)
  3044. ci_populate_smc_voltage_tables(adev, table);
  3045. ci_init_fps_limits(adev);
  3046. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  3047. table->SystemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  3048. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  3049. table->SystemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  3050. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
  3051. table->SystemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  3052. if (ulv->supported) {
  3053. ret = ci_populate_ulv_state(adev, &pi->smc_state_table.Ulv);
  3054. if (ret)
  3055. return ret;
  3056. WREG32_SMC(ixCG_ULV_PARAMETER, ulv->cg_ulv_parameter);
  3057. }
  3058. ret = ci_populate_all_graphic_levels(adev);
  3059. if (ret)
  3060. return ret;
  3061. ret = ci_populate_all_memory_levels(adev);
  3062. if (ret)
  3063. return ret;
  3064. ci_populate_smc_link_level(adev, table);
  3065. ret = ci_populate_smc_acpi_level(adev, table);
  3066. if (ret)
  3067. return ret;
  3068. ret = ci_populate_smc_vce_level(adev, table);
  3069. if (ret)
  3070. return ret;
  3071. ret = ci_populate_smc_acp_level(adev, table);
  3072. if (ret)
  3073. return ret;
  3074. ret = ci_populate_smc_samu_level(adev, table);
  3075. if (ret)
  3076. return ret;
  3077. ret = ci_do_program_memory_timing_parameters(adev);
  3078. if (ret)
  3079. return ret;
  3080. ret = ci_populate_smc_uvd_level(adev, table);
  3081. if (ret)
  3082. return ret;
  3083. table->UvdBootLevel = 0;
  3084. table->VceBootLevel = 0;
  3085. table->AcpBootLevel = 0;
  3086. table->SamuBootLevel = 0;
  3087. table->GraphicsBootLevel = 0;
  3088. table->MemoryBootLevel = 0;
  3089. ret = ci_find_boot_level(&pi->dpm_table.sclk_table,
  3090. pi->vbios_boot_state.sclk_bootup_value,
  3091. (u32 *)&pi->smc_state_table.GraphicsBootLevel);
  3092. ret = ci_find_boot_level(&pi->dpm_table.mclk_table,
  3093. pi->vbios_boot_state.mclk_bootup_value,
  3094. (u32 *)&pi->smc_state_table.MemoryBootLevel);
  3095. table->BootVddc = pi->vbios_boot_state.vddc_bootup_value;
  3096. table->BootVddci = pi->vbios_boot_state.vddci_bootup_value;
  3097. table->BootMVdd = pi->vbios_boot_state.mvdd_bootup_value;
  3098. ci_populate_smc_initial_state(adev, amdgpu_boot_state);
  3099. ret = ci_populate_bapm_parameters_in_dpm_table(adev);
  3100. if (ret)
  3101. return ret;
  3102. table->UVDInterval = 1;
  3103. table->VCEInterval = 1;
  3104. table->ACPInterval = 1;
  3105. table->SAMUInterval = 1;
  3106. table->GraphicsVoltageChangeEnable = 1;
  3107. table->GraphicsThermThrottleEnable = 1;
  3108. table->GraphicsInterval = 1;
  3109. table->VoltageInterval = 1;
  3110. table->ThermalInterval = 1;
  3111. table->TemperatureLimitHigh = (u16)((pi->thermal_temp_setting.temperature_high *
  3112. CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
  3113. table->TemperatureLimitLow = (u16)((pi->thermal_temp_setting.temperature_low *
  3114. CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
  3115. table->MemoryVoltageChangeEnable = 1;
  3116. table->MemoryInterval = 1;
  3117. table->VoltageResponseTime = 0;
  3118. table->VddcVddciDelta = 4000;
  3119. table->PhaseResponseTime = 0;
  3120. table->MemoryThermThrottleEnable = 1;
  3121. table->PCIeBootLinkLevel = pi->dpm_table.pcie_speed_table.count - 1;
  3122. table->PCIeGenInterval = 1;
  3123. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2)
  3124. table->SVI2Enable = 1;
  3125. else
  3126. table->SVI2Enable = 0;
  3127. table->ThermGpio = 17;
  3128. table->SclkStepSize = 0x4000;
  3129. table->SystemFlags = cpu_to_be32(table->SystemFlags);
  3130. table->SmioMaskVddcVid = cpu_to_be32(table->SmioMaskVddcVid);
  3131. table->SmioMaskVddcPhase = cpu_to_be32(table->SmioMaskVddcPhase);
  3132. table->SmioMaskVddciVid = cpu_to_be32(table->SmioMaskVddciVid);
  3133. table->SmioMaskMvddVid = cpu_to_be32(table->SmioMaskMvddVid);
  3134. table->SclkStepSize = cpu_to_be32(table->SclkStepSize);
  3135. table->TemperatureLimitHigh = cpu_to_be16(table->TemperatureLimitHigh);
  3136. table->TemperatureLimitLow = cpu_to_be16(table->TemperatureLimitLow);
  3137. table->VddcVddciDelta = cpu_to_be16(table->VddcVddciDelta);
  3138. table->VoltageResponseTime = cpu_to_be16(table->VoltageResponseTime);
  3139. table->PhaseResponseTime = cpu_to_be16(table->PhaseResponseTime);
  3140. table->BootVddc = cpu_to_be16(table->BootVddc * VOLTAGE_SCALE);
  3141. table->BootVddci = cpu_to_be16(table->BootVddci * VOLTAGE_SCALE);
  3142. table->BootMVdd = cpu_to_be16(table->BootMVdd * VOLTAGE_SCALE);
  3143. ret = amdgpu_ci_copy_bytes_to_smc(adev,
  3144. pi->dpm_table_start +
  3145. offsetof(SMU7_Discrete_DpmTable, SystemFlags),
  3146. (u8 *)&table->SystemFlags,
  3147. sizeof(SMU7_Discrete_DpmTable) - 3 * sizeof(SMU7_PIDController),
  3148. pi->sram_end);
  3149. if (ret)
  3150. return ret;
  3151. return 0;
  3152. }
  3153. static void ci_trim_single_dpm_states(struct amdgpu_device *adev,
  3154. struct ci_single_dpm_table *dpm_table,
  3155. u32 low_limit, u32 high_limit)
  3156. {
  3157. u32 i;
  3158. for (i = 0; i < dpm_table->count; i++) {
  3159. if ((dpm_table->dpm_levels[i].value < low_limit) ||
  3160. (dpm_table->dpm_levels[i].value > high_limit))
  3161. dpm_table->dpm_levels[i].enabled = false;
  3162. else
  3163. dpm_table->dpm_levels[i].enabled = true;
  3164. }
  3165. }
  3166. static void ci_trim_pcie_dpm_states(struct amdgpu_device *adev,
  3167. u32 speed_low, u32 lanes_low,
  3168. u32 speed_high, u32 lanes_high)
  3169. {
  3170. struct ci_power_info *pi = ci_get_pi(adev);
  3171. struct ci_single_dpm_table *pcie_table = &pi->dpm_table.pcie_speed_table;
  3172. u32 i, j;
  3173. for (i = 0; i < pcie_table->count; i++) {
  3174. if ((pcie_table->dpm_levels[i].value < speed_low) ||
  3175. (pcie_table->dpm_levels[i].param1 < lanes_low) ||
  3176. (pcie_table->dpm_levels[i].value > speed_high) ||
  3177. (pcie_table->dpm_levels[i].param1 > lanes_high))
  3178. pcie_table->dpm_levels[i].enabled = false;
  3179. else
  3180. pcie_table->dpm_levels[i].enabled = true;
  3181. }
  3182. for (i = 0; i < pcie_table->count; i++) {
  3183. if (pcie_table->dpm_levels[i].enabled) {
  3184. for (j = i + 1; j < pcie_table->count; j++) {
  3185. if (pcie_table->dpm_levels[j].enabled) {
  3186. if ((pcie_table->dpm_levels[i].value == pcie_table->dpm_levels[j].value) &&
  3187. (pcie_table->dpm_levels[i].param1 == pcie_table->dpm_levels[j].param1))
  3188. pcie_table->dpm_levels[j].enabled = false;
  3189. }
  3190. }
  3191. }
  3192. }
  3193. }
  3194. static int ci_trim_dpm_states(struct amdgpu_device *adev,
  3195. struct amdgpu_ps *amdgpu_state)
  3196. {
  3197. struct ci_ps *state = ci_get_ps(amdgpu_state);
  3198. struct ci_power_info *pi = ci_get_pi(adev);
  3199. u32 high_limit_count;
  3200. if (state->performance_level_count < 1)
  3201. return -EINVAL;
  3202. if (state->performance_level_count == 1)
  3203. high_limit_count = 0;
  3204. else
  3205. high_limit_count = 1;
  3206. ci_trim_single_dpm_states(adev,
  3207. &pi->dpm_table.sclk_table,
  3208. state->performance_levels[0].sclk,
  3209. state->performance_levels[high_limit_count].sclk);
  3210. ci_trim_single_dpm_states(adev,
  3211. &pi->dpm_table.mclk_table,
  3212. state->performance_levels[0].mclk,
  3213. state->performance_levels[high_limit_count].mclk);
  3214. ci_trim_pcie_dpm_states(adev,
  3215. state->performance_levels[0].pcie_gen,
  3216. state->performance_levels[0].pcie_lane,
  3217. state->performance_levels[high_limit_count].pcie_gen,
  3218. state->performance_levels[high_limit_count].pcie_lane);
  3219. return 0;
  3220. }
  3221. static int ci_apply_disp_minimum_voltage_request(struct amdgpu_device *adev)
  3222. {
  3223. struct amdgpu_clock_voltage_dependency_table *disp_voltage_table =
  3224. &adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk;
  3225. struct amdgpu_clock_voltage_dependency_table *vddc_table =
  3226. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  3227. u32 requested_voltage = 0;
  3228. u32 i;
  3229. if (disp_voltage_table == NULL)
  3230. return -EINVAL;
  3231. if (!disp_voltage_table->count)
  3232. return -EINVAL;
  3233. for (i = 0; i < disp_voltage_table->count; i++) {
  3234. if (adev->clock.current_dispclk == disp_voltage_table->entries[i].clk)
  3235. requested_voltage = disp_voltage_table->entries[i].v;
  3236. }
  3237. for (i = 0; i < vddc_table->count; i++) {
  3238. if (requested_voltage <= vddc_table->entries[i].v) {
  3239. requested_voltage = vddc_table->entries[i].v;
  3240. return (amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3241. PPSMC_MSG_VddC_Request,
  3242. requested_voltage * VOLTAGE_SCALE) == PPSMC_Result_OK) ?
  3243. 0 : -EINVAL;
  3244. }
  3245. }
  3246. return -EINVAL;
  3247. }
  3248. static int ci_upload_dpm_level_enable_mask(struct amdgpu_device *adev)
  3249. {
  3250. struct ci_power_info *pi = ci_get_pi(adev);
  3251. PPSMC_Result result;
  3252. ci_apply_disp_minimum_voltage_request(adev);
  3253. if (!pi->sclk_dpm_key_disabled) {
  3254. if (pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3255. result = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3256. PPSMC_MSG_SCLKDPM_SetEnabledMask,
  3257. pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
  3258. if (result != PPSMC_Result_OK)
  3259. return -EINVAL;
  3260. }
  3261. }
  3262. if (!pi->mclk_dpm_key_disabled) {
  3263. if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3264. result = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3265. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  3266. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3267. if (result != PPSMC_Result_OK)
  3268. return -EINVAL;
  3269. }
  3270. }
  3271. #if 0
  3272. if (!pi->pcie_dpm_key_disabled) {
  3273. if (pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3274. result = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3275. PPSMC_MSG_PCIeDPM_SetEnabledMask,
  3276. pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
  3277. if (result != PPSMC_Result_OK)
  3278. return -EINVAL;
  3279. }
  3280. }
  3281. #endif
  3282. return 0;
  3283. }
  3284. static void ci_find_dpm_states_clocks_in_dpm_table(struct amdgpu_device *adev,
  3285. struct amdgpu_ps *amdgpu_state)
  3286. {
  3287. struct ci_power_info *pi = ci_get_pi(adev);
  3288. struct ci_ps *state = ci_get_ps(amdgpu_state);
  3289. struct ci_single_dpm_table *sclk_table = &pi->dpm_table.sclk_table;
  3290. u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
  3291. struct ci_single_dpm_table *mclk_table = &pi->dpm_table.mclk_table;
  3292. u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
  3293. u32 i;
  3294. pi->need_update_smu7_dpm_table = 0;
  3295. for (i = 0; i < sclk_table->count; i++) {
  3296. if (sclk == sclk_table->dpm_levels[i].value)
  3297. break;
  3298. }
  3299. if (i >= sclk_table->count) {
  3300. pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_SCLK;
  3301. } else {
  3302. /* XXX check display min clock requirements */
  3303. if (CISLAND_MINIMUM_ENGINE_CLOCK != CISLAND_MINIMUM_ENGINE_CLOCK)
  3304. pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_SCLK;
  3305. }
  3306. for (i = 0; i < mclk_table->count; i++) {
  3307. if (mclk == mclk_table->dpm_levels[i].value)
  3308. break;
  3309. }
  3310. if (i >= mclk_table->count)
  3311. pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_MCLK;
  3312. if (adev->pm.dpm.current_active_crtc_count !=
  3313. adev->pm.dpm.new_active_crtc_count)
  3314. pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_MCLK;
  3315. }
  3316. static int ci_populate_and_upload_sclk_mclk_dpm_levels(struct amdgpu_device *adev,
  3317. struct amdgpu_ps *amdgpu_state)
  3318. {
  3319. struct ci_power_info *pi = ci_get_pi(adev);
  3320. struct ci_ps *state = ci_get_ps(amdgpu_state);
  3321. u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
  3322. u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
  3323. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  3324. int ret;
  3325. if (!pi->need_update_smu7_dpm_table)
  3326. return 0;
  3327. if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_SCLK)
  3328. dpm_table->sclk_table.dpm_levels[dpm_table->sclk_table.count-1].value = sclk;
  3329. if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)
  3330. dpm_table->mclk_table.dpm_levels[dpm_table->mclk_table.count-1].value = mclk;
  3331. if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK)) {
  3332. ret = ci_populate_all_graphic_levels(adev);
  3333. if (ret)
  3334. return ret;
  3335. }
  3336. if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_MCLK | DPMTABLE_UPDATE_MCLK)) {
  3337. ret = ci_populate_all_memory_levels(adev);
  3338. if (ret)
  3339. return ret;
  3340. }
  3341. return 0;
  3342. }
  3343. static int ci_enable_uvd_dpm(struct amdgpu_device *adev, bool enable)
  3344. {
  3345. struct ci_power_info *pi = ci_get_pi(adev);
  3346. const struct amdgpu_clock_and_voltage_limits *max_limits;
  3347. int i;
  3348. if (adev->pm.dpm.ac_power)
  3349. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3350. else
  3351. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3352. if (enable) {
  3353. pi->dpm_level_enable_mask.uvd_dpm_enable_mask = 0;
  3354. for (i = adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3355. if (adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3356. pi->dpm_level_enable_mask.uvd_dpm_enable_mask |= 1 << i;
  3357. if (!pi->caps_uvd_dpm)
  3358. break;
  3359. }
  3360. }
  3361. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3362. PPSMC_MSG_UVDDPM_SetEnabledMask,
  3363. pi->dpm_level_enable_mask.uvd_dpm_enable_mask);
  3364. if (pi->last_mclk_dpm_enable_mask & 0x1) {
  3365. pi->uvd_enabled = true;
  3366. pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
  3367. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3368. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  3369. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3370. }
  3371. } else {
  3372. if (pi->last_mclk_dpm_enable_mask & 0x1) {
  3373. pi->uvd_enabled = false;
  3374. pi->dpm_level_enable_mask.mclk_dpm_enable_mask |= 1;
  3375. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3376. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  3377. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3378. }
  3379. }
  3380. return (amdgpu_ci_send_msg_to_smc(adev, enable ?
  3381. PPSMC_MSG_UVDDPM_Enable : PPSMC_MSG_UVDDPM_Disable) == PPSMC_Result_OK) ?
  3382. 0 : -EINVAL;
  3383. }
  3384. static int ci_enable_vce_dpm(struct amdgpu_device *adev, bool enable)
  3385. {
  3386. struct ci_power_info *pi = ci_get_pi(adev);
  3387. const struct amdgpu_clock_and_voltage_limits *max_limits;
  3388. int i;
  3389. if (adev->pm.dpm.ac_power)
  3390. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3391. else
  3392. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3393. if (enable) {
  3394. pi->dpm_level_enable_mask.vce_dpm_enable_mask = 0;
  3395. for (i = adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3396. if (adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3397. pi->dpm_level_enable_mask.vce_dpm_enable_mask |= 1 << i;
  3398. if (!pi->caps_vce_dpm)
  3399. break;
  3400. }
  3401. }
  3402. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3403. PPSMC_MSG_VCEDPM_SetEnabledMask,
  3404. pi->dpm_level_enable_mask.vce_dpm_enable_mask);
  3405. }
  3406. return (amdgpu_ci_send_msg_to_smc(adev, enable ?
  3407. PPSMC_MSG_VCEDPM_Enable : PPSMC_MSG_VCEDPM_Disable) == PPSMC_Result_OK) ?
  3408. 0 : -EINVAL;
  3409. }
  3410. #if 0
  3411. static int ci_enable_samu_dpm(struct amdgpu_device *adev, bool enable)
  3412. {
  3413. struct ci_power_info *pi = ci_get_pi(adev);
  3414. const struct amdgpu_clock_and_voltage_limits *max_limits;
  3415. int i;
  3416. if (adev->pm.dpm.ac_power)
  3417. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3418. else
  3419. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3420. if (enable) {
  3421. pi->dpm_level_enable_mask.samu_dpm_enable_mask = 0;
  3422. for (i = adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3423. if (adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3424. pi->dpm_level_enable_mask.samu_dpm_enable_mask |= 1 << i;
  3425. if (!pi->caps_samu_dpm)
  3426. break;
  3427. }
  3428. }
  3429. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3430. PPSMC_MSG_SAMUDPM_SetEnabledMask,
  3431. pi->dpm_level_enable_mask.samu_dpm_enable_mask);
  3432. }
  3433. return (amdgpu_ci_send_msg_to_smc(adev, enable ?
  3434. PPSMC_MSG_SAMUDPM_Enable : PPSMC_MSG_SAMUDPM_Disable) == PPSMC_Result_OK) ?
  3435. 0 : -EINVAL;
  3436. }
  3437. static int ci_enable_acp_dpm(struct amdgpu_device *adev, bool enable)
  3438. {
  3439. struct ci_power_info *pi = ci_get_pi(adev);
  3440. const struct amdgpu_clock_and_voltage_limits *max_limits;
  3441. int i;
  3442. if (adev->pm.dpm.ac_power)
  3443. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3444. else
  3445. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3446. if (enable) {
  3447. pi->dpm_level_enable_mask.acp_dpm_enable_mask = 0;
  3448. for (i = adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3449. if (adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3450. pi->dpm_level_enable_mask.acp_dpm_enable_mask |= 1 << i;
  3451. if (!pi->caps_acp_dpm)
  3452. break;
  3453. }
  3454. }
  3455. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3456. PPSMC_MSG_ACPDPM_SetEnabledMask,
  3457. pi->dpm_level_enable_mask.acp_dpm_enable_mask);
  3458. }
  3459. return (amdgpu_ci_send_msg_to_smc(adev, enable ?
  3460. PPSMC_MSG_ACPDPM_Enable : PPSMC_MSG_ACPDPM_Disable) == PPSMC_Result_OK) ?
  3461. 0 : -EINVAL;
  3462. }
  3463. #endif
  3464. static int ci_update_uvd_dpm(struct amdgpu_device *adev, bool gate)
  3465. {
  3466. struct ci_power_info *pi = ci_get_pi(adev);
  3467. u32 tmp;
  3468. if (!gate) {
  3469. if (pi->caps_uvd_dpm ||
  3470. (adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count <= 0))
  3471. pi->smc_state_table.UvdBootLevel = 0;
  3472. else
  3473. pi->smc_state_table.UvdBootLevel =
  3474. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1;
  3475. tmp = RREG32_SMC(ixDPM_TABLE_475);
  3476. tmp &= ~DPM_TABLE_475__UvdBootLevel_MASK;
  3477. tmp |= (pi->smc_state_table.UvdBootLevel << DPM_TABLE_475__UvdBootLevel__SHIFT);
  3478. WREG32_SMC(ixDPM_TABLE_475, tmp);
  3479. }
  3480. return ci_enable_uvd_dpm(adev, !gate);
  3481. }
  3482. static u8 ci_get_vce_boot_level(struct amdgpu_device *adev)
  3483. {
  3484. u8 i;
  3485. u32 min_evclk = 30000; /* ??? */
  3486. struct amdgpu_vce_clock_voltage_dependency_table *table =
  3487. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  3488. for (i = 0; i < table->count; i++) {
  3489. if (table->entries[i].evclk >= min_evclk)
  3490. return i;
  3491. }
  3492. return table->count - 1;
  3493. }
  3494. static int ci_update_vce_dpm(struct amdgpu_device *adev,
  3495. struct amdgpu_ps *amdgpu_new_state,
  3496. struct amdgpu_ps *amdgpu_current_state)
  3497. {
  3498. struct ci_power_info *pi = ci_get_pi(adev);
  3499. int ret = 0;
  3500. u32 tmp;
  3501. if (amdgpu_current_state->evclk != amdgpu_new_state->evclk) {
  3502. if (amdgpu_new_state->evclk) {
  3503. /* turn the clocks on when encoding */
  3504. ret = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  3505. AMD_CG_STATE_UNGATE);
  3506. if (ret)
  3507. return ret;
  3508. pi->smc_state_table.VceBootLevel = ci_get_vce_boot_level(adev);
  3509. tmp = RREG32_SMC(ixDPM_TABLE_475);
  3510. tmp &= ~DPM_TABLE_475__VceBootLevel_MASK;
  3511. tmp |= (pi->smc_state_table.VceBootLevel << DPM_TABLE_475__VceBootLevel__SHIFT);
  3512. WREG32_SMC(ixDPM_TABLE_475, tmp);
  3513. ret = ci_enable_vce_dpm(adev, true);
  3514. } else {
  3515. /* turn the clocks off when not encoding */
  3516. ret = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  3517. AMD_CG_STATE_GATE);
  3518. if (ret)
  3519. return ret;
  3520. ret = ci_enable_vce_dpm(adev, false);
  3521. }
  3522. }
  3523. return ret;
  3524. }
  3525. #if 0
  3526. static int ci_update_samu_dpm(struct amdgpu_device *adev, bool gate)
  3527. {
  3528. return ci_enable_samu_dpm(adev, gate);
  3529. }
  3530. static int ci_update_acp_dpm(struct amdgpu_device *adev, bool gate)
  3531. {
  3532. struct ci_power_info *pi = ci_get_pi(adev);
  3533. u32 tmp;
  3534. if (!gate) {
  3535. pi->smc_state_table.AcpBootLevel = 0;
  3536. tmp = RREG32_SMC(ixDPM_TABLE_475);
  3537. tmp &= ~AcpBootLevel_MASK;
  3538. tmp |= AcpBootLevel(pi->smc_state_table.AcpBootLevel);
  3539. WREG32_SMC(ixDPM_TABLE_475, tmp);
  3540. }
  3541. return ci_enable_acp_dpm(adev, !gate);
  3542. }
  3543. #endif
  3544. static int ci_generate_dpm_level_enable_mask(struct amdgpu_device *adev,
  3545. struct amdgpu_ps *amdgpu_state)
  3546. {
  3547. struct ci_power_info *pi = ci_get_pi(adev);
  3548. int ret;
  3549. ret = ci_trim_dpm_states(adev, amdgpu_state);
  3550. if (ret)
  3551. return ret;
  3552. pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
  3553. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.sclk_table);
  3554. pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
  3555. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.mclk_table);
  3556. pi->last_mclk_dpm_enable_mask =
  3557. pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
  3558. if (pi->uvd_enabled) {
  3559. if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask & 1)
  3560. pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
  3561. }
  3562. pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
  3563. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.pcie_speed_table);
  3564. return 0;
  3565. }
  3566. static u32 ci_get_lowest_enabled_level(struct amdgpu_device *adev,
  3567. u32 level_mask)
  3568. {
  3569. u32 level = 0;
  3570. while ((level_mask & (1 << level)) == 0)
  3571. level++;
  3572. return level;
  3573. }
  3574. static int ci_dpm_force_performance_level(struct amdgpu_device *adev,
  3575. enum amdgpu_dpm_forced_level level)
  3576. {
  3577. struct ci_power_info *pi = ci_get_pi(adev);
  3578. u32 tmp, levels, i;
  3579. int ret;
  3580. if (level == AMDGPU_DPM_FORCED_LEVEL_HIGH) {
  3581. if ((!pi->pcie_dpm_key_disabled) &&
  3582. pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3583. levels = 0;
  3584. tmp = pi->dpm_level_enable_mask.pcie_dpm_enable_mask;
  3585. while (tmp >>= 1)
  3586. levels++;
  3587. if (levels) {
  3588. ret = ci_dpm_force_state_pcie(adev, level);
  3589. if (ret)
  3590. return ret;
  3591. for (i = 0; i < adev->usec_timeout; i++) {
  3592. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_1) &
  3593. TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX_MASK) >>
  3594. TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX__SHIFT;
  3595. if (tmp == levels)
  3596. break;
  3597. udelay(1);
  3598. }
  3599. }
  3600. }
  3601. if ((!pi->sclk_dpm_key_disabled) &&
  3602. pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3603. levels = 0;
  3604. tmp = pi->dpm_level_enable_mask.sclk_dpm_enable_mask;
  3605. while (tmp >>= 1)
  3606. levels++;
  3607. if (levels) {
  3608. ret = ci_dpm_force_state_sclk(adev, levels);
  3609. if (ret)
  3610. return ret;
  3611. for (i = 0; i < adev->usec_timeout; i++) {
  3612. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
  3613. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX_MASK) >>
  3614. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX__SHIFT;
  3615. if (tmp == levels)
  3616. break;
  3617. udelay(1);
  3618. }
  3619. }
  3620. }
  3621. if ((!pi->mclk_dpm_key_disabled) &&
  3622. pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3623. levels = 0;
  3624. tmp = pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
  3625. while (tmp >>= 1)
  3626. levels++;
  3627. if (levels) {
  3628. ret = ci_dpm_force_state_mclk(adev, levels);
  3629. if (ret)
  3630. return ret;
  3631. for (i = 0; i < adev->usec_timeout; i++) {
  3632. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
  3633. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX_MASK) >>
  3634. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX__SHIFT;
  3635. if (tmp == levels)
  3636. break;
  3637. udelay(1);
  3638. }
  3639. }
  3640. }
  3641. if ((!pi->pcie_dpm_key_disabled) &&
  3642. pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3643. levels = 0;
  3644. tmp = pi->dpm_level_enable_mask.pcie_dpm_enable_mask;
  3645. while (tmp >>= 1)
  3646. levels++;
  3647. if (levels) {
  3648. ret = ci_dpm_force_state_pcie(adev, level);
  3649. if (ret)
  3650. return ret;
  3651. for (i = 0; i < adev->usec_timeout; i++) {
  3652. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_1) &
  3653. TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX_MASK) >>
  3654. TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX__SHIFT;
  3655. if (tmp == levels)
  3656. break;
  3657. udelay(1);
  3658. }
  3659. }
  3660. }
  3661. } else if (level == AMDGPU_DPM_FORCED_LEVEL_LOW) {
  3662. if ((!pi->sclk_dpm_key_disabled) &&
  3663. pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3664. levels = ci_get_lowest_enabled_level(adev,
  3665. pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
  3666. ret = ci_dpm_force_state_sclk(adev, levels);
  3667. if (ret)
  3668. return ret;
  3669. for (i = 0; i < adev->usec_timeout; i++) {
  3670. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
  3671. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX_MASK) >>
  3672. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX__SHIFT;
  3673. if (tmp == levels)
  3674. break;
  3675. udelay(1);
  3676. }
  3677. }
  3678. if ((!pi->mclk_dpm_key_disabled) &&
  3679. pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3680. levels = ci_get_lowest_enabled_level(adev,
  3681. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3682. ret = ci_dpm_force_state_mclk(adev, levels);
  3683. if (ret)
  3684. return ret;
  3685. for (i = 0; i < adev->usec_timeout; i++) {
  3686. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
  3687. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX_MASK) >>
  3688. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX__SHIFT;
  3689. if (tmp == levels)
  3690. break;
  3691. udelay(1);
  3692. }
  3693. }
  3694. if ((!pi->pcie_dpm_key_disabled) &&
  3695. pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3696. levels = ci_get_lowest_enabled_level(adev,
  3697. pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
  3698. ret = ci_dpm_force_state_pcie(adev, levels);
  3699. if (ret)
  3700. return ret;
  3701. for (i = 0; i < adev->usec_timeout; i++) {
  3702. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_1) &
  3703. TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX_MASK) >>
  3704. TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX__SHIFT;
  3705. if (tmp == levels)
  3706. break;
  3707. udelay(1);
  3708. }
  3709. }
  3710. } else if (level == AMDGPU_DPM_FORCED_LEVEL_AUTO) {
  3711. if (!pi->pcie_dpm_key_disabled) {
  3712. PPSMC_Result smc_result;
  3713. smc_result = amdgpu_ci_send_msg_to_smc(adev,
  3714. PPSMC_MSG_PCIeDPM_UnForceLevel);
  3715. if (smc_result != PPSMC_Result_OK)
  3716. return -EINVAL;
  3717. }
  3718. ret = ci_upload_dpm_level_enable_mask(adev);
  3719. if (ret)
  3720. return ret;
  3721. }
  3722. adev->pm.dpm.forced_level = level;
  3723. return 0;
  3724. }
  3725. static int ci_set_mc_special_registers(struct amdgpu_device *adev,
  3726. struct ci_mc_reg_table *table)
  3727. {
  3728. u8 i, j, k;
  3729. u32 temp_reg;
  3730. for (i = 0, j = table->last; i < table->last; i++) {
  3731. if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3732. return -EINVAL;
  3733. switch(table->mc_reg_address[i].s1) {
  3734. case mmMC_SEQ_MISC1:
  3735. temp_reg = RREG32(mmMC_PMG_CMD_EMRS);
  3736. table->mc_reg_address[j].s1 = mmMC_PMG_CMD_EMRS;
  3737. table->mc_reg_address[j].s0 = mmMC_SEQ_PMG_CMD_EMRS_LP;
  3738. for (k = 0; k < table->num_entries; k++) {
  3739. table->mc_reg_table_entry[k].mc_data[j] =
  3740. ((temp_reg & 0xffff0000)) | ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
  3741. }
  3742. j++;
  3743. if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3744. return -EINVAL;
  3745. temp_reg = RREG32(mmMC_PMG_CMD_MRS);
  3746. table->mc_reg_address[j].s1 = mmMC_PMG_CMD_MRS;
  3747. table->mc_reg_address[j].s0 = mmMC_SEQ_PMG_CMD_MRS_LP;
  3748. for (k = 0; k < table->num_entries; k++) {
  3749. table->mc_reg_table_entry[k].mc_data[j] =
  3750. (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  3751. if (adev->mc.vram_type != AMDGPU_VRAM_TYPE_GDDR5)
  3752. table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
  3753. }
  3754. j++;
  3755. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3756. return -EINVAL;
  3757. if (adev->mc.vram_type != AMDGPU_VRAM_TYPE_GDDR5) {
  3758. table->mc_reg_address[j].s1 = mmMC_PMG_AUTO_CMD;
  3759. table->mc_reg_address[j].s0 = mmMC_PMG_AUTO_CMD;
  3760. for (k = 0; k < table->num_entries; k++) {
  3761. table->mc_reg_table_entry[k].mc_data[j] =
  3762. (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
  3763. }
  3764. j++;
  3765. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3766. return -EINVAL;
  3767. }
  3768. break;
  3769. case mmMC_SEQ_RESERVE_M:
  3770. temp_reg = RREG32(mmMC_PMG_CMD_MRS1);
  3771. table->mc_reg_address[j].s1 = mmMC_PMG_CMD_MRS1;
  3772. table->mc_reg_address[j].s0 = mmMC_SEQ_PMG_CMD_MRS1_LP;
  3773. for (k = 0; k < table->num_entries; k++) {
  3774. table->mc_reg_table_entry[k].mc_data[j] =
  3775. (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  3776. }
  3777. j++;
  3778. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3779. return -EINVAL;
  3780. break;
  3781. default:
  3782. break;
  3783. }
  3784. }
  3785. table->last = j;
  3786. return 0;
  3787. }
  3788. static bool ci_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
  3789. {
  3790. bool result = true;
  3791. switch(in_reg) {
  3792. case mmMC_SEQ_RAS_TIMING:
  3793. *out_reg = mmMC_SEQ_RAS_TIMING_LP;
  3794. break;
  3795. case mmMC_SEQ_DLL_STBY:
  3796. *out_reg = mmMC_SEQ_DLL_STBY_LP;
  3797. break;
  3798. case mmMC_SEQ_G5PDX_CMD0:
  3799. *out_reg = mmMC_SEQ_G5PDX_CMD0_LP;
  3800. break;
  3801. case mmMC_SEQ_G5PDX_CMD1:
  3802. *out_reg = mmMC_SEQ_G5PDX_CMD1_LP;
  3803. break;
  3804. case mmMC_SEQ_G5PDX_CTRL:
  3805. *out_reg = mmMC_SEQ_G5PDX_CTRL_LP;
  3806. break;
  3807. case mmMC_SEQ_CAS_TIMING:
  3808. *out_reg = mmMC_SEQ_CAS_TIMING_LP;
  3809. break;
  3810. case mmMC_SEQ_MISC_TIMING:
  3811. *out_reg = mmMC_SEQ_MISC_TIMING_LP;
  3812. break;
  3813. case mmMC_SEQ_MISC_TIMING2:
  3814. *out_reg = mmMC_SEQ_MISC_TIMING2_LP;
  3815. break;
  3816. case mmMC_SEQ_PMG_DVS_CMD:
  3817. *out_reg = mmMC_SEQ_PMG_DVS_CMD_LP;
  3818. break;
  3819. case mmMC_SEQ_PMG_DVS_CTL:
  3820. *out_reg = mmMC_SEQ_PMG_DVS_CTL_LP;
  3821. break;
  3822. case mmMC_SEQ_RD_CTL_D0:
  3823. *out_reg = mmMC_SEQ_RD_CTL_D0_LP;
  3824. break;
  3825. case mmMC_SEQ_RD_CTL_D1:
  3826. *out_reg = mmMC_SEQ_RD_CTL_D1_LP;
  3827. break;
  3828. case mmMC_SEQ_WR_CTL_D0:
  3829. *out_reg = mmMC_SEQ_WR_CTL_D0_LP;
  3830. break;
  3831. case mmMC_SEQ_WR_CTL_D1:
  3832. *out_reg = mmMC_SEQ_WR_CTL_D1_LP;
  3833. break;
  3834. case mmMC_PMG_CMD_EMRS:
  3835. *out_reg = mmMC_SEQ_PMG_CMD_EMRS_LP;
  3836. break;
  3837. case mmMC_PMG_CMD_MRS:
  3838. *out_reg = mmMC_SEQ_PMG_CMD_MRS_LP;
  3839. break;
  3840. case mmMC_PMG_CMD_MRS1:
  3841. *out_reg = mmMC_SEQ_PMG_CMD_MRS1_LP;
  3842. break;
  3843. case mmMC_SEQ_PMG_TIMING:
  3844. *out_reg = mmMC_SEQ_PMG_TIMING_LP;
  3845. break;
  3846. case mmMC_PMG_CMD_MRS2:
  3847. *out_reg = mmMC_SEQ_PMG_CMD_MRS2_LP;
  3848. break;
  3849. case mmMC_SEQ_WR_CTL_2:
  3850. *out_reg = mmMC_SEQ_WR_CTL_2_LP;
  3851. break;
  3852. default:
  3853. result = false;
  3854. break;
  3855. }
  3856. return result;
  3857. }
  3858. static void ci_set_valid_flag(struct ci_mc_reg_table *table)
  3859. {
  3860. u8 i, j;
  3861. for (i = 0; i < table->last; i++) {
  3862. for (j = 1; j < table->num_entries; j++) {
  3863. if (table->mc_reg_table_entry[j-1].mc_data[i] !=
  3864. table->mc_reg_table_entry[j].mc_data[i]) {
  3865. table->valid_flag |= 1 << i;
  3866. break;
  3867. }
  3868. }
  3869. }
  3870. }
  3871. static void ci_set_s0_mc_reg_index(struct ci_mc_reg_table *table)
  3872. {
  3873. u32 i;
  3874. u16 address;
  3875. for (i = 0; i < table->last; i++) {
  3876. table->mc_reg_address[i].s0 =
  3877. ci_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
  3878. address : table->mc_reg_address[i].s1;
  3879. }
  3880. }
  3881. static int ci_copy_vbios_mc_reg_table(const struct atom_mc_reg_table *table,
  3882. struct ci_mc_reg_table *ci_table)
  3883. {
  3884. u8 i, j;
  3885. if (table->last > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3886. return -EINVAL;
  3887. if (table->num_entries > MAX_AC_TIMING_ENTRIES)
  3888. return -EINVAL;
  3889. for (i = 0; i < table->last; i++)
  3890. ci_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
  3891. ci_table->last = table->last;
  3892. for (i = 0; i < table->num_entries; i++) {
  3893. ci_table->mc_reg_table_entry[i].mclk_max =
  3894. table->mc_reg_table_entry[i].mclk_max;
  3895. for (j = 0; j < table->last; j++)
  3896. ci_table->mc_reg_table_entry[i].mc_data[j] =
  3897. table->mc_reg_table_entry[i].mc_data[j];
  3898. }
  3899. ci_table->num_entries = table->num_entries;
  3900. return 0;
  3901. }
  3902. static int ci_register_patching_mc_seq(struct amdgpu_device *adev,
  3903. struct ci_mc_reg_table *table)
  3904. {
  3905. u8 i, k;
  3906. u32 tmp;
  3907. bool patch;
  3908. tmp = RREG32(mmMC_SEQ_MISC0);
  3909. patch = ((tmp & 0x0000f00) == 0x300) ? true : false;
  3910. if (patch &&
  3911. ((adev->pdev->device == 0x67B0) ||
  3912. (adev->pdev->device == 0x67B1))) {
  3913. for (i = 0; i < table->last; i++) {
  3914. if (table->last >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3915. return -EINVAL;
  3916. switch (table->mc_reg_address[i].s1) {
  3917. case mmMC_SEQ_MISC1:
  3918. for (k = 0; k < table->num_entries; k++) {
  3919. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3920. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3921. table->mc_reg_table_entry[k].mc_data[i] =
  3922. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFF8) |
  3923. 0x00000007;
  3924. }
  3925. break;
  3926. case mmMC_SEQ_WR_CTL_D0:
  3927. for (k = 0; k < table->num_entries; k++) {
  3928. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3929. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3930. table->mc_reg_table_entry[k].mc_data[i] =
  3931. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFF0F00) |
  3932. 0x0000D0DD;
  3933. }
  3934. break;
  3935. case mmMC_SEQ_WR_CTL_D1:
  3936. for (k = 0; k < table->num_entries; k++) {
  3937. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3938. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3939. table->mc_reg_table_entry[k].mc_data[i] =
  3940. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFF0F00) |
  3941. 0x0000D0DD;
  3942. }
  3943. break;
  3944. case mmMC_SEQ_WR_CTL_2:
  3945. for (k = 0; k < table->num_entries; k++) {
  3946. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3947. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3948. table->mc_reg_table_entry[k].mc_data[i] = 0;
  3949. }
  3950. break;
  3951. case mmMC_SEQ_CAS_TIMING:
  3952. for (k = 0; k < table->num_entries; k++) {
  3953. if (table->mc_reg_table_entry[k].mclk_max == 125000)
  3954. table->mc_reg_table_entry[k].mc_data[i] =
  3955. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFE0FE0F) |
  3956. 0x000C0140;
  3957. else if (table->mc_reg_table_entry[k].mclk_max == 137500)
  3958. table->mc_reg_table_entry[k].mc_data[i] =
  3959. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFE0FE0F) |
  3960. 0x000C0150;
  3961. }
  3962. break;
  3963. case mmMC_SEQ_MISC_TIMING:
  3964. for (k = 0; k < table->num_entries; k++) {
  3965. if (table->mc_reg_table_entry[k].mclk_max == 125000)
  3966. table->mc_reg_table_entry[k].mc_data[i] =
  3967. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFE0) |
  3968. 0x00000030;
  3969. else if (table->mc_reg_table_entry[k].mclk_max == 137500)
  3970. table->mc_reg_table_entry[k].mc_data[i] =
  3971. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFE0) |
  3972. 0x00000035;
  3973. }
  3974. break;
  3975. default:
  3976. break;
  3977. }
  3978. }
  3979. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, 3);
  3980. tmp = RREG32(mmMC_SEQ_IO_DEBUG_DATA);
  3981. tmp = (tmp & 0xFFF8FFFF) | (1 << 16);
  3982. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, 3);
  3983. WREG32(mmMC_SEQ_IO_DEBUG_DATA, tmp);
  3984. }
  3985. return 0;
  3986. }
  3987. static int ci_initialize_mc_reg_table(struct amdgpu_device *adev)
  3988. {
  3989. struct ci_power_info *pi = ci_get_pi(adev);
  3990. struct atom_mc_reg_table *table;
  3991. struct ci_mc_reg_table *ci_table = &pi->mc_reg_table;
  3992. u8 module_index = ci_get_memory_module_index(adev);
  3993. int ret;
  3994. table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
  3995. if (!table)
  3996. return -ENOMEM;
  3997. WREG32(mmMC_SEQ_RAS_TIMING_LP, RREG32(mmMC_SEQ_RAS_TIMING));
  3998. WREG32(mmMC_SEQ_CAS_TIMING_LP, RREG32(mmMC_SEQ_CAS_TIMING));
  3999. WREG32(mmMC_SEQ_DLL_STBY_LP, RREG32(mmMC_SEQ_DLL_STBY));
  4000. WREG32(mmMC_SEQ_G5PDX_CMD0_LP, RREG32(mmMC_SEQ_G5PDX_CMD0));
  4001. WREG32(mmMC_SEQ_G5PDX_CMD1_LP, RREG32(mmMC_SEQ_G5PDX_CMD1));
  4002. WREG32(mmMC_SEQ_G5PDX_CTRL_LP, RREG32(mmMC_SEQ_G5PDX_CTRL));
  4003. WREG32(mmMC_SEQ_PMG_DVS_CMD_LP, RREG32(mmMC_SEQ_PMG_DVS_CMD));
  4004. WREG32(mmMC_SEQ_PMG_DVS_CTL_LP, RREG32(mmMC_SEQ_PMG_DVS_CTL));
  4005. WREG32(mmMC_SEQ_MISC_TIMING_LP, RREG32(mmMC_SEQ_MISC_TIMING));
  4006. WREG32(mmMC_SEQ_MISC_TIMING2_LP, RREG32(mmMC_SEQ_MISC_TIMING2));
  4007. WREG32(mmMC_SEQ_PMG_CMD_EMRS_LP, RREG32(mmMC_PMG_CMD_EMRS));
  4008. WREG32(mmMC_SEQ_PMG_CMD_MRS_LP, RREG32(mmMC_PMG_CMD_MRS));
  4009. WREG32(mmMC_SEQ_PMG_CMD_MRS1_LP, RREG32(mmMC_PMG_CMD_MRS1));
  4010. WREG32(mmMC_SEQ_WR_CTL_D0_LP, RREG32(mmMC_SEQ_WR_CTL_D0));
  4011. WREG32(mmMC_SEQ_WR_CTL_D1_LP, RREG32(mmMC_SEQ_WR_CTL_D1));
  4012. WREG32(mmMC_SEQ_RD_CTL_D0_LP, RREG32(mmMC_SEQ_RD_CTL_D0));
  4013. WREG32(mmMC_SEQ_RD_CTL_D1_LP, RREG32(mmMC_SEQ_RD_CTL_D1));
  4014. WREG32(mmMC_SEQ_PMG_TIMING_LP, RREG32(mmMC_SEQ_PMG_TIMING));
  4015. WREG32(mmMC_SEQ_PMG_CMD_MRS2_LP, RREG32(mmMC_PMG_CMD_MRS2));
  4016. WREG32(mmMC_SEQ_WR_CTL_2_LP, RREG32(mmMC_SEQ_WR_CTL_2));
  4017. ret = amdgpu_atombios_init_mc_reg_table(adev, module_index, table);
  4018. if (ret)
  4019. goto init_mc_done;
  4020. ret = ci_copy_vbios_mc_reg_table(table, ci_table);
  4021. if (ret)
  4022. goto init_mc_done;
  4023. ci_set_s0_mc_reg_index(ci_table);
  4024. ret = ci_register_patching_mc_seq(adev, ci_table);
  4025. if (ret)
  4026. goto init_mc_done;
  4027. ret = ci_set_mc_special_registers(adev, ci_table);
  4028. if (ret)
  4029. goto init_mc_done;
  4030. ci_set_valid_flag(ci_table);
  4031. init_mc_done:
  4032. kfree(table);
  4033. return ret;
  4034. }
  4035. static int ci_populate_mc_reg_addresses(struct amdgpu_device *adev,
  4036. SMU7_Discrete_MCRegisters *mc_reg_table)
  4037. {
  4038. struct ci_power_info *pi = ci_get_pi(adev);
  4039. u32 i, j;
  4040. for (i = 0, j = 0; j < pi->mc_reg_table.last; j++) {
  4041. if (pi->mc_reg_table.valid_flag & (1 << j)) {
  4042. if (i >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  4043. return -EINVAL;
  4044. mc_reg_table->address[i].s0 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s0);
  4045. mc_reg_table->address[i].s1 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s1);
  4046. i++;
  4047. }
  4048. }
  4049. mc_reg_table->last = (u8)i;
  4050. return 0;
  4051. }
  4052. static void ci_convert_mc_registers(const struct ci_mc_reg_entry *entry,
  4053. SMU7_Discrete_MCRegisterSet *data,
  4054. u32 num_entries, u32 valid_flag)
  4055. {
  4056. u32 i, j;
  4057. for (i = 0, j = 0; j < num_entries; j++) {
  4058. if (valid_flag & (1 << j)) {
  4059. data->value[i] = cpu_to_be32(entry->mc_data[j]);
  4060. i++;
  4061. }
  4062. }
  4063. }
  4064. static void ci_convert_mc_reg_table_entry_to_smc(struct amdgpu_device *adev,
  4065. const u32 memory_clock,
  4066. SMU7_Discrete_MCRegisterSet *mc_reg_table_data)
  4067. {
  4068. struct ci_power_info *pi = ci_get_pi(adev);
  4069. u32 i = 0;
  4070. for(i = 0; i < pi->mc_reg_table.num_entries; i++) {
  4071. if (memory_clock <= pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
  4072. break;
  4073. }
  4074. if ((i == pi->mc_reg_table.num_entries) && (i > 0))
  4075. --i;
  4076. ci_convert_mc_registers(&pi->mc_reg_table.mc_reg_table_entry[i],
  4077. mc_reg_table_data, pi->mc_reg_table.last,
  4078. pi->mc_reg_table.valid_flag);
  4079. }
  4080. static void ci_convert_mc_reg_table_to_smc(struct amdgpu_device *adev,
  4081. SMU7_Discrete_MCRegisters *mc_reg_table)
  4082. {
  4083. struct ci_power_info *pi = ci_get_pi(adev);
  4084. u32 i;
  4085. for (i = 0; i < pi->dpm_table.mclk_table.count; i++)
  4086. ci_convert_mc_reg_table_entry_to_smc(adev,
  4087. pi->dpm_table.mclk_table.dpm_levels[i].value,
  4088. &mc_reg_table->data[i]);
  4089. }
  4090. static int ci_populate_initial_mc_reg_table(struct amdgpu_device *adev)
  4091. {
  4092. struct ci_power_info *pi = ci_get_pi(adev);
  4093. int ret;
  4094. memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
  4095. ret = ci_populate_mc_reg_addresses(adev, &pi->smc_mc_reg_table);
  4096. if (ret)
  4097. return ret;
  4098. ci_convert_mc_reg_table_to_smc(adev, &pi->smc_mc_reg_table);
  4099. return amdgpu_ci_copy_bytes_to_smc(adev,
  4100. pi->mc_reg_table_start,
  4101. (u8 *)&pi->smc_mc_reg_table,
  4102. sizeof(SMU7_Discrete_MCRegisters),
  4103. pi->sram_end);
  4104. }
  4105. static int ci_update_and_upload_mc_reg_table(struct amdgpu_device *adev)
  4106. {
  4107. struct ci_power_info *pi = ci_get_pi(adev);
  4108. if (!(pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK))
  4109. return 0;
  4110. memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
  4111. ci_convert_mc_reg_table_to_smc(adev, &pi->smc_mc_reg_table);
  4112. return amdgpu_ci_copy_bytes_to_smc(adev,
  4113. pi->mc_reg_table_start +
  4114. offsetof(SMU7_Discrete_MCRegisters, data[0]),
  4115. (u8 *)&pi->smc_mc_reg_table.data[0],
  4116. sizeof(SMU7_Discrete_MCRegisterSet) *
  4117. pi->dpm_table.mclk_table.count,
  4118. pi->sram_end);
  4119. }
  4120. static void ci_enable_voltage_control(struct amdgpu_device *adev)
  4121. {
  4122. u32 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  4123. tmp |= GENERAL_PWRMGT__VOLT_PWRMGT_EN_MASK;
  4124. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  4125. }
  4126. static enum amdgpu_pcie_gen ci_get_maximum_link_speed(struct amdgpu_device *adev,
  4127. struct amdgpu_ps *amdgpu_state)
  4128. {
  4129. struct ci_ps *state = ci_get_ps(amdgpu_state);
  4130. int i;
  4131. u16 pcie_speed, max_speed = 0;
  4132. for (i = 0; i < state->performance_level_count; i++) {
  4133. pcie_speed = state->performance_levels[i].pcie_gen;
  4134. if (max_speed < pcie_speed)
  4135. max_speed = pcie_speed;
  4136. }
  4137. return max_speed;
  4138. }
  4139. static u16 ci_get_current_pcie_speed(struct amdgpu_device *adev)
  4140. {
  4141. u32 speed_cntl = 0;
  4142. speed_cntl = RREG32_PCIE(ixPCIE_LC_SPEED_CNTL) &
  4143. PCIE_LC_SPEED_CNTL__LC_CURRENT_DATA_RATE_MASK;
  4144. speed_cntl >>= PCIE_LC_SPEED_CNTL__LC_CURRENT_DATA_RATE__SHIFT;
  4145. return (u16)speed_cntl;
  4146. }
  4147. static int ci_get_current_pcie_lane_number(struct amdgpu_device *adev)
  4148. {
  4149. u32 link_width = 0;
  4150. link_width = RREG32_PCIE(ixPCIE_LC_LINK_WIDTH_CNTL) &
  4151. PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD_MASK;
  4152. link_width >>= PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD__SHIFT;
  4153. switch (link_width) {
  4154. case 1:
  4155. return 1;
  4156. case 2:
  4157. return 2;
  4158. case 3:
  4159. return 4;
  4160. case 4:
  4161. return 8;
  4162. case 0:
  4163. case 6:
  4164. default:
  4165. return 16;
  4166. }
  4167. }
  4168. static void ci_request_link_speed_change_before_state_change(struct amdgpu_device *adev,
  4169. struct amdgpu_ps *amdgpu_new_state,
  4170. struct amdgpu_ps *amdgpu_current_state)
  4171. {
  4172. struct ci_power_info *pi = ci_get_pi(adev);
  4173. enum amdgpu_pcie_gen target_link_speed =
  4174. ci_get_maximum_link_speed(adev, amdgpu_new_state);
  4175. enum amdgpu_pcie_gen current_link_speed;
  4176. if (pi->force_pcie_gen == AMDGPU_PCIE_GEN_INVALID)
  4177. current_link_speed = ci_get_maximum_link_speed(adev, amdgpu_current_state);
  4178. else
  4179. current_link_speed = pi->force_pcie_gen;
  4180. pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
  4181. pi->pspp_notify_required = false;
  4182. if (target_link_speed > current_link_speed) {
  4183. switch (target_link_speed) {
  4184. #ifdef CONFIG_ACPI
  4185. case AMDGPU_PCIE_GEN3:
  4186. if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
  4187. break;
  4188. pi->force_pcie_gen = AMDGPU_PCIE_GEN2;
  4189. if (current_link_speed == AMDGPU_PCIE_GEN2)
  4190. break;
  4191. case AMDGPU_PCIE_GEN2:
  4192. if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
  4193. break;
  4194. #endif
  4195. default:
  4196. pi->force_pcie_gen = ci_get_current_pcie_speed(adev);
  4197. break;
  4198. }
  4199. } else {
  4200. if (target_link_speed < current_link_speed)
  4201. pi->pspp_notify_required = true;
  4202. }
  4203. }
  4204. static void ci_notify_link_speed_change_after_state_change(struct amdgpu_device *adev,
  4205. struct amdgpu_ps *amdgpu_new_state,
  4206. struct amdgpu_ps *amdgpu_current_state)
  4207. {
  4208. struct ci_power_info *pi = ci_get_pi(adev);
  4209. enum amdgpu_pcie_gen target_link_speed =
  4210. ci_get_maximum_link_speed(adev, amdgpu_new_state);
  4211. u8 request;
  4212. if (pi->pspp_notify_required) {
  4213. if (target_link_speed == AMDGPU_PCIE_GEN3)
  4214. request = PCIE_PERF_REQ_PECI_GEN3;
  4215. else if (target_link_speed == AMDGPU_PCIE_GEN2)
  4216. request = PCIE_PERF_REQ_PECI_GEN2;
  4217. else
  4218. request = PCIE_PERF_REQ_PECI_GEN1;
  4219. if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
  4220. (ci_get_current_pcie_speed(adev) > 0))
  4221. return;
  4222. #ifdef CONFIG_ACPI
  4223. amdgpu_acpi_pcie_performance_request(adev, request, false);
  4224. #endif
  4225. }
  4226. }
  4227. static int ci_set_private_data_variables_based_on_pptable(struct amdgpu_device *adev)
  4228. {
  4229. struct ci_power_info *pi = ci_get_pi(adev);
  4230. struct amdgpu_clock_voltage_dependency_table *allowed_sclk_vddc_table =
  4231. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  4232. struct amdgpu_clock_voltage_dependency_table *allowed_mclk_vddc_table =
  4233. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
  4234. struct amdgpu_clock_voltage_dependency_table *allowed_mclk_vddci_table =
  4235. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
  4236. if (allowed_sclk_vddc_table == NULL)
  4237. return -EINVAL;
  4238. if (allowed_sclk_vddc_table->count < 1)
  4239. return -EINVAL;
  4240. if (allowed_mclk_vddc_table == NULL)
  4241. return -EINVAL;
  4242. if (allowed_mclk_vddc_table->count < 1)
  4243. return -EINVAL;
  4244. if (allowed_mclk_vddci_table == NULL)
  4245. return -EINVAL;
  4246. if (allowed_mclk_vddci_table->count < 1)
  4247. return -EINVAL;
  4248. pi->min_vddc_in_pp_table = allowed_sclk_vddc_table->entries[0].v;
  4249. pi->max_vddc_in_pp_table =
  4250. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
  4251. pi->min_vddci_in_pp_table = allowed_mclk_vddci_table->entries[0].v;
  4252. pi->max_vddci_in_pp_table =
  4253. allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
  4254. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk =
  4255. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
  4256. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk =
  4257. allowed_mclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
  4258. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc =
  4259. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
  4260. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci =
  4261. allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
  4262. return 0;
  4263. }
  4264. static void ci_patch_with_vddc_leakage(struct amdgpu_device *adev, u16 *vddc)
  4265. {
  4266. struct ci_power_info *pi = ci_get_pi(adev);
  4267. struct ci_leakage_voltage *leakage_table = &pi->vddc_leakage;
  4268. u32 leakage_index;
  4269. for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
  4270. if (leakage_table->leakage_id[leakage_index] == *vddc) {
  4271. *vddc = leakage_table->actual_voltage[leakage_index];
  4272. break;
  4273. }
  4274. }
  4275. }
  4276. static void ci_patch_with_vddci_leakage(struct amdgpu_device *adev, u16 *vddci)
  4277. {
  4278. struct ci_power_info *pi = ci_get_pi(adev);
  4279. struct ci_leakage_voltage *leakage_table = &pi->vddci_leakage;
  4280. u32 leakage_index;
  4281. for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
  4282. if (leakage_table->leakage_id[leakage_index] == *vddci) {
  4283. *vddci = leakage_table->actual_voltage[leakage_index];
  4284. break;
  4285. }
  4286. }
  4287. }
  4288. static void ci_patch_clock_voltage_dependency_table_with_vddc_leakage(struct amdgpu_device *adev,
  4289. struct amdgpu_clock_voltage_dependency_table *table)
  4290. {
  4291. u32 i;
  4292. if (table) {
  4293. for (i = 0; i < table->count; i++)
  4294. ci_patch_with_vddc_leakage(adev, &table->entries[i].v);
  4295. }
  4296. }
  4297. static void ci_patch_clock_voltage_dependency_table_with_vddci_leakage(struct amdgpu_device *adev,
  4298. struct amdgpu_clock_voltage_dependency_table *table)
  4299. {
  4300. u32 i;
  4301. if (table) {
  4302. for (i = 0; i < table->count; i++)
  4303. ci_patch_with_vddci_leakage(adev, &table->entries[i].v);
  4304. }
  4305. }
  4306. static void ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(struct amdgpu_device *adev,
  4307. struct amdgpu_vce_clock_voltage_dependency_table *table)
  4308. {
  4309. u32 i;
  4310. if (table) {
  4311. for (i = 0; i < table->count; i++)
  4312. ci_patch_with_vddc_leakage(adev, &table->entries[i].v);
  4313. }
  4314. }
  4315. static void ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(struct amdgpu_device *adev,
  4316. struct amdgpu_uvd_clock_voltage_dependency_table *table)
  4317. {
  4318. u32 i;
  4319. if (table) {
  4320. for (i = 0; i < table->count; i++)
  4321. ci_patch_with_vddc_leakage(adev, &table->entries[i].v);
  4322. }
  4323. }
  4324. static void ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(struct amdgpu_device *adev,
  4325. struct amdgpu_phase_shedding_limits_table *table)
  4326. {
  4327. u32 i;
  4328. if (table) {
  4329. for (i = 0; i < table->count; i++)
  4330. ci_patch_with_vddc_leakage(adev, &table->entries[i].voltage);
  4331. }
  4332. }
  4333. static void ci_patch_clock_voltage_limits_with_vddc_leakage(struct amdgpu_device *adev,
  4334. struct amdgpu_clock_and_voltage_limits *table)
  4335. {
  4336. if (table) {
  4337. ci_patch_with_vddc_leakage(adev, (u16 *)&table->vddc);
  4338. ci_patch_with_vddci_leakage(adev, (u16 *)&table->vddci);
  4339. }
  4340. }
  4341. static void ci_patch_cac_leakage_table_with_vddc_leakage(struct amdgpu_device *adev,
  4342. struct amdgpu_cac_leakage_table *table)
  4343. {
  4344. u32 i;
  4345. if (table) {
  4346. for (i = 0; i < table->count; i++)
  4347. ci_patch_with_vddc_leakage(adev, &table->entries[i].vddc);
  4348. }
  4349. }
  4350. static void ci_patch_dependency_tables_with_leakage(struct amdgpu_device *adev)
  4351. {
  4352. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4353. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
  4354. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4355. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
  4356. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4357. &adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk);
  4358. ci_patch_clock_voltage_dependency_table_with_vddci_leakage(adev,
  4359. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
  4360. ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4361. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table);
  4362. ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4363. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table);
  4364. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4365. &adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table);
  4366. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4367. &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table);
  4368. ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(adev,
  4369. &adev->pm.dpm.dyn_state.phase_shedding_limits_table);
  4370. ci_patch_clock_voltage_limits_with_vddc_leakage(adev,
  4371. &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac);
  4372. ci_patch_clock_voltage_limits_with_vddc_leakage(adev,
  4373. &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc);
  4374. ci_patch_cac_leakage_table_with_vddc_leakage(adev,
  4375. &adev->pm.dpm.dyn_state.cac_leakage_table);
  4376. }
  4377. static void ci_update_current_ps(struct amdgpu_device *adev,
  4378. struct amdgpu_ps *rps)
  4379. {
  4380. struct ci_ps *new_ps = ci_get_ps(rps);
  4381. struct ci_power_info *pi = ci_get_pi(adev);
  4382. pi->current_rps = *rps;
  4383. pi->current_ps = *new_ps;
  4384. pi->current_rps.ps_priv = &pi->current_ps;
  4385. }
  4386. static void ci_update_requested_ps(struct amdgpu_device *adev,
  4387. struct amdgpu_ps *rps)
  4388. {
  4389. struct ci_ps *new_ps = ci_get_ps(rps);
  4390. struct ci_power_info *pi = ci_get_pi(adev);
  4391. pi->requested_rps = *rps;
  4392. pi->requested_ps = *new_ps;
  4393. pi->requested_rps.ps_priv = &pi->requested_ps;
  4394. }
  4395. static int ci_dpm_pre_set_power_state(struct amdgpu_device *adev)
  4396. {
  4397. struct ci_power_info *pi = ci_get_pi(adev);
  4398. struct amdgpu_ps requested_ps = *adev->pm.dpm.requested_ps;
  4399. struct amdgpu_ps *new_ps = &requested_ps;
  4400. ci_update_requested_ps(adev, new_ps);
  4401. ci_apply_state_adjust_rules(adev, &pi->requested_rps);
  4402. return 0;
  4403. }
  4404. static void ci_dpm_post_set_power_state(struct amdgpu_device *adev)
  4405. {
  4406. struct ci_power_info *pi = ci_get_pi(adev);
  4407. struct amdgpu_ps *new_ps = &pi->requested_rps;
  4408. ci_update_current_ps(adev, new_ps);
  4409. }
  4410. static void ci_dpm_setup_asic(struct amdgpu_device *adev)
  4411. {
  4412. ci_read_clock_registers(adev);
  4413. ci_enable_acpi_power_management(adev);
  4414. ci_init_sclk_t(adev);
  4415. }
  4416. static int ci_dpm_enable(struct amdgpu_device *adev)
  4417. {
  4418. struct ci_power_info *pi = ci_get_pi(adev);
  4419. struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
  4420. int ret;
  4421. if (amdgpu_ci_is_smc_running(adev))
  4422. return -EINVAL;
  4423. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  4424. ci_enable_voltage_control(adev);
  4425. ret = ci_construct_voltage_tables(adev);
  4426. if (ret) {
  4427. DRM_ERROR("ci_construct_voltage_tables failed\n");
  4428. return ret;
  4429. }
  4430. }
  4431. if (pi->caps_dynamic_ac_timing) {
  4432. ret = ci_initialize_mc_reg_table(adev);
  4433. if (ret)
  4434. pi->caps_dynamic_ac_timing = false;
  4435. }
  4436. if (pi->dynamic_ss)
  4437. ci_enable_spread_spectrum(adev, true);
  4438. if (pi->thermal_protection)
  4439. ci_enable_thermal_protection(adev, true);
  4440. ci_program_sstp(adev);
  4441. ci_enable_display_gap(adev);
  4442. ci_program_vc(adev);
  4443. ret = ci_upload_firmware(adev);
  4444. if (ret) {
  4445. DRM_ERROR("ci_upload_firmware failed\n");
  4446. return ret;
  4447. }
  4448. ret = ci_process_firmware_header(adev);
  4449. if (ret) {
  4450. DRM_ERROR("ci_process_firmware_header failed\n");
  4451. return ret;
  4452. }
  4453. ret = ci_initial_switch_from_arb_f0_to_f1(adev);
  4454. if (ret) {
  4455. DRM_ERROR("ci_initial_switch_from_arb_f0_to_f1 failed\n");
  4456. return ret;
  4457. }
  4458. ret = ci_init_smc_table(adev);
  4459. if (ret) {
  4460. DRM_ERROR("ci_init_smc_table failed\n");
  4461. return ret;
  4462. }
  4463. ret = ci_init_arb_table_index(adev);
  4464. if (ret) {
  4465. DRM_ERROR("ci_init_arb_table_index failed\n");
  4466. return ret;
  4467. }
  4468. if (pi->caps_dynamic_ac_timing) {
  4469. ret = ci_populate_initial_mc_reg_table(adev);
  4470. if (ret) {
  4471. DRM_ERROR("ci_populate_initial_mc_reg_table failed\n");
  4472. return ret;
  4473. }
  4474. }
  4475. ret = ci_populate_pm_base(adev);
  4476. if (ret) {
  4477. DRM_ERROR("ci_populate_pm_base failed\n");
  4478. return ret;
  4479. }
  4480. ci_dpm_start_smc(adev);
  4481. ci_enable_vr_hot_gpio_interrupt(adev);
  4482. ret = ci_notify_smc_display_change(adev, false);
  4483. if (ret) {
  4484. DRM_ERROR("ci_notify_smc_display_change failed\n");
  4485. return ret;
  4486. }
  4487. ci_enable_sclk_control(adev, true);
  4488. ret = ci_enable_ulv(adev, true);
  4489. if (ret) {
  4490. DRM_ERROR("ci_enable_ulv failed\n");
  4491. return ret;
  4492. }
  4493. ret = ci_enable_ds_master_switch(adev, true);
  4494. if (ret) {
  4495. DRM_ERROR("ci_enable_ds_master_switch failed\n");
  4496. return ret;
  4497. }
  4498. ret = ci_start_dpm(adev);
  4499. if (ret) {
  4500. DRM_ERROR("ci_start_dpm failed\n");
  4501. return ret;
  4502. }
  4503. ret = ci_enable_didt(adev, true);
  4504. if (ret) {
  4505. DRM_ERROR("ci_enable_didt failed\n");
  4506. return ret;
  4507. }
  4508. ret = ci_enable_smc_cac(adev, true);
  4509. if (ret) {
  4510. DRM_ERROR("ci_enable_smc_cac failed\n");
  4511. return ret;
  4512. }
  4513. ret = ci_enable_power_containment(adev, true);
  4514. if (ret) {
  4515. DRM_ERROR("ci_enable_power_containment failed\n");
  4516. return ret;
  4517. }
  4518. ret = ci_power_control_set_level(adev);
  4519. if (ret) {
  4520. DRM_ERROR("ci_power_control_set_level failed\n");
  4521. return ret;
  4522. }
  4523. ci_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  4524. ret = ci_enable_thermal_based_sclk_dpm(adev, true);
  4525. if (ret) {
  4526. DRM_ERROR("ci_enable_thermal_based_sclk_dpm failed\n");
  4527. return ret;
  4528. }
  4529. ci_thermal_start_thermal_controller(adev);
  4530. ci_update_current_ps(adev, boot_ps);
  4531. if (adev->irq.installed &&
  4532. amdgpu_is_internal_thermal_sensor(adev->pm.int_thermal_type)) {
  4533. #if 0
  4534. PPSMC_Result result;
  4535. #endif
  4536. ret = ci_thermal_set_temperature_range(adev, CISLANDS_TEMP_RANGE_MIN,
  4537. CISLANDS_TEMP_RANGE_MAX);
  4538. if (ret) {
  4539. DRM_ERROR("ci_thermal_set_temperature_range failed\n");
  4540. return ret;
  4541. }
  4542. amdgpu_irq_get(adev, &adev->pm.dpm.thermal.irq,
  4543. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH);
  4544. amdgpu_irq_get(adev, &adev->pm.dpm.thermal.irq,
  4545. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW);
  4546. #if 0
  4547. result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableThermalInterrupt);
  4548. if (result != PPSMC_Result_OK)
  4549. DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
  4550. #endif
  4551. }
  4552. return 0;
  4553. }
  4554. static void ci_dpm_disable(struct amdgpu_device *adev)
  4555. {
  4556. struct ci_power_info *pi = ci_get_pi(adev);
  4557. struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
  4558. amdgpu_irq_put(adev, &adev->pm.dpm.thermal.irq,
  4559. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH);
  4560. amdgpu_irq_put(adev, &adev->pm.dpm.thermal.irq,
  4561. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW);
  4562. ci_dpm_powergate_uvd(adev, false);
  4563. if (!amdgpu_ci_is_smc_running(adev))
  4564. return;
  4565. ci_thermal_stop_thermal_controller(adev);
  4566. if (pi->thermal_protection)
  4567. ci_enable_thermal_protection(adev, false);
  4568. ci_enable_power_containment(adev, false);
  4569. ci_enable_smc_cac(adev, false);
  4570. ci_enable_didt(adev, false);
  4571. ci_enable_spread_spectrum(adev, false);
  4572. ci_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
  4573. ci_stop_dpm(adev);
  4574. ci_enable_ds_master_switch(adev, false);
  4575. ci_enable_ulv(adev, false);
  4576. ci_clear_vc(adev);
  4577. ci_reset_to_default(adev);
  4578. ci_dpm_stop_smc(adev);
  4579. ci_force_switch_to_arb_f0(adev);
  4580. ci_enable_thermal_based_sclk_dpm(adev, false);
  4581. ci_update_current_ps(adev, boot_ps);
  4582. }
  4583. static int ci_dpm_set_power_state(struct amdgpu_device *adev)
  4584. {
  4585. struct ci_power_info *pi = ci_get_pi(adev);
  4586. struct amdgpu_ps *new_ps = &pi->requested_rps;
  4587. struct amdgpu_ps *old_ps = &pi->current_rps;
  4588. int ret;
  4589. ci_find_dpm_states_clocks_in_dpm_table(adev, new_ps);
  4590. if (pi->pcie_performance_request)
  4591. ci_request_link_speed_change_before_state_change(adev, new_ps, old_ps);
  4592. ret = ci_freeze_sclk_mclk_dpm(adev);
  4593. if (ret) {
  4594. DRM_ERROR("ci_freeze_sclk_mclk_dpm failed\n");
  4595. return ret;
  4596. }
  4597. ret = ci_populate_and_upload_sclk_mclk_dpm_levels(adev, new_ps);
  4598. if (ret) {
  4599. DRM_ERROR("ci_populate_and_upload_sclk_mclk_dpm_levels failed\n");
  4600. return ret;
  4601. }
  4602. ret = ci_generate_dpm_level_enable_mask(adev, new_ps);
  4603. if (ret) {
  4604. DRM_ERROR("ci_generate_dpm_level_enable_mask failed\n");
  4605. return ret;
  4606. }
  4607. ret = ci_update_vce_dpm(adev, new_ps, old_ps);
  4608. if (ret) {
  4609. DRM_ERROR("ci_update_vce_dpm failed\n");
  4610. return ret;
  4611. }
  4612. ret = ci_update_sclk_t(adev);
  4613. if (ret) {
  4614. DRM_ERROR("ci_update_sclk_t failed\n");
  4615. return ret;
  4616. }
  4617. if (pi->caps_dynamic_ac_timing) {
  4618. ret = ci_update_and_upload_mc_reg_table(adev);
  4619. if (ret) {
  4620. DRM_ERROR("ci_update_and_upload_mc_reg_table failed\n");
  4621. return ret;
  4622. }
  4623. }
  4624. ret = ci_program_memory_timing_parameters(adev);
  4625. if (ret) {
  4626. DRM_ERROR("ci_program_memory_timing_parameters failed\n");
  4627. return ret;
  4628. }
  4629. ret = ci_unfreeze_sclk_mclk_dpm(adev);
  4630. if (ret) {
  4631. DRM_ERROR("ci_unfreeze_sclk_mclk_dpm failed\n");
  4632. return ret;
  4633. }
  4634. ret = ci_upload_dpm_level_enable_mask(adev);
  4635. if (ret) {
  4636. DRM_ERROR("ci_upload_dpm_level_enable_mask failed\n");
  4637. return ret;
  4638. }
  4639. if (pi->pcie_performance_request)
  4640. ci_notify_link_speed_change_after_state_change(adev, new_ps, old_ps);
  4641. return 0;
  4642. }
  4643. #if 0
  4644. static void ci_dpm_reset_asic(struct amdgpu_device *adev)
  4645. {
  4646. ci_set_boot_state(adev);
  4647. }
  4648. #endif
  4649. static void ci_dpm_display_configuration_changed(struct amdgpu_device *adev)
  4650. {
  4651. ci_program_display_gap(adev);
  4652. }
  4653. union power_info {
  4654. struct _ATOM_POWERPLAY_INFO info;
  4655. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  4656. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  4657. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  4658. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  4659. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  4660. };
  4661. union pplib_clock_info {
  4662. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  4663. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  4664. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  4665. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  4666. struct _ATOM_PPLIB_SI_CLOCK_INFO si;
  4667. struct _ATOM_PPLIB_CI_CLOCK_INFO ci;
  4668. };
  4669. union pplib_power_state {
  4670. struct _ATOM_PPLIB_STATE v1;
  4671. struct _ATOM_PPLIB_STATE_V2 v2;
  4672. };
  4673. static void ci_parse_pplib_non_clock_info(struct amdgpu_device *adev,
  4674. struct amdgpu_ps *rps,
  4675. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  4676. u8 table_rev)
  4677. {
  4678. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  4679. rps->class = le16_to_cpu(non_clock_info->usClassification);
  4680. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  4681. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  4682. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  4683. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  4684. } else {
  4685. rps->vclk = 0;
  4686. rps->dclk = 0;
  4687. }
  4688. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  4689. adev->pm.dpm.boot_ps = rps;
  4690. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  4691. adev->pm.dpm.uvd_ps = rps;
  4692. }
  4693. static void ci_parse_pplib_clock_info(struct amdgpu_device *adev,
  4694. struct amdgpu_ps *rps, int index,
  4695. union pplib_clock_info *clock_info)
  4696. {
  4697. struct ci_power_info *pi = ci_get_pi(adev);
  4698. struct ci_ps *ps = ci_get_ps(rps);
  4699. struct ci_pl *pl = &ps->performance_levels[index];
  4700. ps->performance_level_count = index + 1;
  4701. pl->sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
  4702. pl->sclk |= clock_info->ci.ucEngineClockHigh << 16;
  4703. pl->mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
  4704. pl->mclk |= clock_info->ci.ucMemoryClockHigh << 16;
  4705. pl->pcie_gen = amdgpu_get_pcie_gen_support(adev,
  4706. pi->sys_pcie_mask,
  4707. pi->vbios_boot_state.pcie_gen_bootup_value,
  4708. clock_info->ci.ucPCIEGen);
  4709. pl->pcie_lane = amdgpu_get_pcie_lane_support(adev,
  4710. pi->vbios_boot_state.pcie_lane_bootup_value,
  4711. le16_to_cpu(clock_info->ci.usPCIELane));
  4712. if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
  4713. pi->acpi_pcie_gen = pl->pcie_gen;
  4714. }
  4715. if (rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) {
  4716. pi->ulv.supported = true;
  4717. pi->ulv.pl = *pl;
  4718. pi->ulv.cg_ulv_parameter = CISLANDS_CGULVPARAMETER_DFLT;
  4719. }
  4720. /* patch up boot state */
  4721. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  4722. pl->mclk = pi->vbios_boot_state.mclk_bootup_value;
  4723. pl->sclk = pi->vbios_boot_state.sclk_bootup_value;
  4724. pl->pcie_gen = pi->vbios_boot_state.pcie_gen_bootup_value;
  4725. pl->pcie_lane = pi->vbios_boot_state.pcie_lane_bootup_value;
  4726. }
  4727. switch (rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
  4728. case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
  4729. pi->use_pcie_powersaving_levels = true;
  4730. if (pi->pcie_gen_powersaving.max < pl->pcie_gen)
  4731. pi->pcie_gen_powersaving.max = pl->pcie_gen;
  4732. if (pi->pcie_gen_powersaving.min > pl->pcie_gen)
  4733. pi->pcie_gen_powersaving.min = pl->pcie_gen;
  4734. if (pi->pcie_lane_powersaving.max < pl->pcie_lane)
  4735. pi->pcie_lane_powersaving.max = pl->pcie_lane;
  4736. if (pi->pcie_lane_powersaving.min > pl->pcie_lane)
  4737. pi->pcie_lane_powersaving.min = pl->pcie_lane;
  4738. break;
  4739. case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
  4740. pi->use_pcie_performance_levels = true;
  4741. if (pi->pcie_gen_performance.max < pl->pcie_gen)
  4742. pi->pcie_gen_performance.max = pl->pcie_gen;
  4743. if (pi->pcie_gen_performance.min > pl->pcie_gen)
  4744. pi->pcie_gen_performance.min = pl->pcie_gen;
  4745. if (pi->pcie_lane_performance.max < pl->pcie_lane)
  4746. pi->pcie_lane_performance.max = pl->pcie_lane;
  4747. if (pi->pcie_lane_performance.min > pl->pcie_lane)
  4748. pi->pcie_lane_performance.min = pl->pcie_lane;
  4749. break;
  4750. default:
  4751. break;
  4752. }
  4753. }
  4754. static int ci_parse_power_table(struct amdgpu_device *adev)
  4755. {
  4756. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  4757. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  4758. union pplib_power_state *power_state;
  4759. int i, j, k, non_clock_array_index, clock_array_index;
  4760. union pplib_clock_info *clock_info;
  4761. struct _StateArray *state_array;
  4762. struct _ClockInfoArray *clock_info_array;
  4763. struct _NonClockInfoArray *non_clock_info_array;
  4764. union power_info *power_info;
  4765. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  4766. u16 data_offset;
  4767. u8 frev, crev;
  4768. u8 *power_state_offset;
  4769. struct ci_ps *ps;
  4770. if (!amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  4771. &frev, &crev, &data_offset))
  4772. return -EINVAL;
  4773. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  4774. amdgpu_add_thermal_controller(adev);
  4775. state_array = (struct _StateArray *)
  4776. (mode_info->atom_context->bios + data_offset +
  4777. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  4778. clock_info_array = (struct _ClockInfoArray *)
  4779. (mode_info->atom_context->bios + data_offset +
  4780. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  4781. non_clock_info_array = (struct _NonClockInfoArray *)
  4782. (mode_info->atom_context->bios + data_offset +
  4783. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  4784. adev->pm.dpm.ps = kzalloc(sizeof(struct amdgpu_ps) *
  4785. state_array->ucNumEntries, GFP_KERNEL);
  4786. if (!adev->pm.dpm.ps)
  4787. return -ENOMEM;
  4788. power_state_offset = (u8 *)state_array->states;
  4789. for (i = 0; i < state_array->ucNumEntries; i++) {
  4790. u8 *idx;
  4791. power_state = (union pplib_power_state *)power_state_offset;
  4792. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  4793. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  4794. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  4795. ps = kzalloc(sizeof(struct ci_ps), GFP_KERNEL);
  4796. if (ps == NULL) {
  4797. kfree(adev->pm.dpm.ps);
  4798. return -ENOMEM;
  4799. }
  4800. adev->pm.dpm.ps[i].ps_priv = ps;
  4801. ci_parse_pplib_non_clock_info(adev, &adev->pm.dpm.ps[i],
  4802. non_clock_info,
  4803. non_clock_info_array->ucEntrySize);
  4804. k = 0;
  4805. idx = (u8 *)&power_state->v2.clockInfoIndex[0];
  4806. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  4807. clock_array_index = idx[j];
  4808. if (clock_array_index >= clock_info_array->ucNumEntries)
  4809. continue;
  4810. if (k >= CISLANDS_MAX_HARDWARE_POWERLEVELS)
  4811. break;
  4812. clock_info = (union pplib_clock_info *)
  4813. ((u8 *)&clock_info_array->clockInfo[0] +
  4814. (clock_array_index * clock_info_array->ucEntrySize));
  4815. ci_parse_pplib_clock_info(adev,
  4816. &adev->pm.dpm.ps[i], k,
  4817. clock_info);
  4818. k++;
  4819. }
  4820. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  4821. }
  4822. adev->pm.dpm.num_ps = state_array->ucNumEntries;
  4823. /* fill in the vce power states */
  4824. for (i = 0; i < AMDGPU_MAX_VCE_LEVELS; i++) {
  4825. u32 sclk, mclk;
  4826. clock_array_index = adev->pm.dpm.vce_states[i].clk_idx;
  4827. clock_info = (union pplib_clock_info *)
  4828. &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
  4829. sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
  4830. sclk |= clock_info->ci.ucEngineClockHigh << 16;
  4831. mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
  4832. mclk |= clock_info->ci.ucMemoryClockHigh << 16;
  4833. adev->pm.dpm.vce_states[i].sclk = sclk;
  4834. adev->pm.dpm.vce_states[i].mclk = mclk;
  4835. }
  4836. return 0;
  4837. }
  4838. static int ci_get_vbios_boot_values(struct amdgpu_device *adev,
  4839. struct ci_vbios_boot_state *boot_state)
  4840. {
  4841. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  4842. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  4843. ATOM_FIRMWARE_INFO_V2_2 *firmware_info;
  4844. u8 frev, crev;
  4845. u16 data_offset;
  4846. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  4847. &frev, &crev, &data_offset)) {
  4848. firmware_info =
  4849. (ATOM_FIRMWARE_INFO_V2_2 *)(mode_info->atom_context->bios +
  4850. data_offset);
  4851. boot_state->mvdd_bootup_value = le16_to_cpu(firmware_info->usBootUpMVDDCVoltage);
  4852. boot_state->vddc_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCVoltage);
  4853. boot_state->vddci_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCIVoltage);
  4854. boot_state->pcie_gen_bootup_value = ci_get_current_pcie_speed(adev);
  4855. boot_state->pcie_lane_bootup_value = ci_get_current_pcie_lane_number(adev);
  4856. boot_state->sclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultEngineClock);
  4857. boot_state->mclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultMemoryClock);
  4858. return 0;
  4859. }
  4860. return -EINVAL;
  4861. }
  4862. static void ci_dpm_fini(struct amdgpu_device *adev)
  4863. {
  4864. int i;
  4865. for (i = 0; i < adev->pm.dpm.num_ps; i++) {
  4866. kfree(adev->pm.dpm.ps[i].ps_priv);
  4867. }
  4868. kfree(adev->pm.dpm.ps);
  4869. kfree(adev->pm.dpm.priv);
  4870. kfree(adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
  4871. amdgpu_free_extended_power_table(adev);
  4872. }
  4873. /**
  4874. * ci_dpm_init_microcode - load ucode images from disk
  4875. *
  4876. * @adev: amdgpu_device pointer
  4877. *
  4878. * Use the firmware interface to load the ucode images into
  4879. * the driver (not loaded into hw).
  4880. * Returns 0 on success, error on failure.
  4881. */
  4882. static int ci_dpm_init_microcode(struct amdgpu_device *adev)
  4883. {
  4884. const char *chip_name;
  4885. char fw_name[30];
  4886. int err;
  4887. DRM_DEBUG("\n");
  4888. switch (adev->asic_type) {
  4889. case CHIP_BONAIRE:
  4890. chip_name = "bonaire";
  4891. break;
  4892. case CHIP_HAWAII:
  4893. chip_name = "hawaii";
  4894. break;
  4895. case CHIP_KAVERI:
  4896. case CHIP_KABINI:
  4897. default: BUG();
  4898. }
  4899. snprintf(fw_name, sizeof(fw_name), "/*(DEBLOBBED)*/", chip_name);
  4900. err = reject_firmware(&adev->pm.fw, fw_name, adev->dev);
  4901. if (err)
  4902. goto out;
  4903. err = amdgpu_ucode_validate(adev->pm.fw);
  4904. out:
  4905. if (err) {
  4906. printk(KERN_ERR
  4907. "cik_smc: Failed to load firmware \"%s\"\n",
  4908. fw_name);
  4909. release_firmware(adev->pm.fw);
  4910. adev->pm.fw = NULL;
  4911. }
  4912. return err;
  4913. }
  4914. static int ci_dpm_init(struct amdgpu_device *adev)
  4915. {
  4916. int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
  4917. SMU7_Discrete_DpmTable *dpm_table;
  4918. struct amdgpu_gpio_rec gpio;
  4919. u16 data_offset, size;
  4920. u8 frev, crev;
  4921. struct ci_power_info *pi;
  4922. int ret;
  4923. u32 mask;
  4924. pi = kzalloc(sizeof(struct ci_power_info), GFP_KERNEL);
  4925. if (pi == NULL)
  4926. return -ENOMEM;
  4927. adev->pm.dpm.priv = pi;
  4928. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  4929. if (ret)
  4930. pi->sys_pcie_mask = 0;
  4931. else
  4932. pi->sys_pcie_mask = mask;
  4933. pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
  4934. pi->pcie_gen_performance.max = AMDGPU_PCIE_GEN1;
  4935. pi->pcie_gen_performance.min = AMDGPU_PCIE_GEN3;
  4936. pi->pcie_gen_powersaving.max = AMDGPU_PCIE_GEN1;
  4937. pi->pcie_gen_powersaving.min = AMDGPU_PCIE_GEN3;
  4938. pi->pcie_lane_performance.max = 0;
  4939. pi->pcie_lane_performance.min = 16;
  4940. pi->pcie_lane_powersaving.max = 0;
  4941. pi->pcie_lane_powersaving.min = 16;
  4942. ret = ci_get_vbios_boot_values(adev, &pi->vbios_boot_state);
  4943. if (ret) {
  4944. ci_dpm_fini(adev);
  4945. return ret;
  4946. }
  4947. ret = amdgpu_get_platform_caps(adev);
  4948. if (ret) {
  4949. ci_dpm_fini(adev);
  4950. return ret;
  4951. }
  4952. ret = amdgpu_parse_extended_power_table(adev);
  4953. if (ret) {
  4954. ci_dpm_fini(adev);
  4955. return ret;
  4956. }
  4957. ret = ci_parse_power_table(adev);
  4958. if (ret) {
  4959. ci_dpm_fini(adev);
  4960. return ret;
  4961. }
  4962. pi->dll_default_on = false;
  4963. pi->sram_end = SMC_RAM_END;
  4964. pi->activity_target[0] = CISLAND_TARGETACTIVITY_DFLT;
  4965. pi->activity_target[1] = CISLAND_TARGETACTIVITY_DFLT;
  4966. pi->activity_target[2] = CISLAND_TARGETACTIVITY_DFLT;
  4967. pi->activity_target[3] = CISLAND_TARGETACTIVITY_DFLT;
  4968. pi->activity_target[4] = CISLAND_TARGETACTIVITY_DFLT;
  4969. pi->activity_target[5] = CISLAND_TARGETACTIVITY_DFLT;
  4970. pi->activity_target[6] = CISLAND_TARGETACTIVITY_DFLT;
  4971. pi->activity_target[7] = CISLAND_TARGETACTIVITY_DFLT;
  4972. pi->mclk_activity_target = CISLAND_MCLK_TARGETACTIVITY_DFLT;
  4973. pi->sclk_dpm_key_disabled = 0;
  4974. pi->mclk_dpm_key_disabled = 0;
  4975. pi->pcie_dpm_key_disabled = 0;
  4976. pi->thermal_sclk_dpm_enabled = 0;
  4977. pi->caps_sclk_ds = true;
  4978. pi->mclk_strobe_mode_threshold = 40000;
  4979. pi->mclk_stutter_mode_threshold = 40000;
  4980. pi->mclk_edc_enable_threshold = 40000;
  4981. pi->mclk_edc_wr_enable_threshold = 40000;
  4982. ci_initialize_powertune_defaults(adev);
  4983. pi->caps_fps = false;
  4984. pi->caps_sclk_throttle_low_notification = false;
  4985. pi->caps_uvd_dpm = true;
  4986. pi->caps_vce_dpm = true;
  4987. ci_get_leakage_voltages(adev);
  4988. ci_patch_dependency_tables_with_leakage(adev);
  4989. ci_set_private_data_variables_based_on_pptable(adev);
  4990. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
  4991. kzalloc(4 * sizeof(struct amdgpu_clock_voltage_dependency_entry), GFP_KERNEL);
  4992. if (!adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
  4993. ci_dpm_fini(adev);
  4994. return -ENOMEM;
  4995. }
  4996. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
  4997. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
  4998. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
  4999. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
  5000. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
  5001. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
  5002. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
  5003. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
  5004. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
  5005. adev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
  5006. adev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
  5007. adev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
  5008. adev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
  5009. adev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
  5010. adev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
  5011. adev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
  5012. if (adev->asic_type == CHIP_HAWAII) {
  5013. pi->thermal_temp_setting.temperature_low = 94500;
  5014. pi->thermal_temp_setting.temperature_high = 95000;
  5015. pi->thermal_temp_setting.temperature_shutdown = 104000;
  5016. } else {
  5017. pi->thermal_temp_setting.temperature_low = 99500;
  5018. pi->thermal_temp_setting.temperature_high = 100000;
  5019. pi->thermal_temp_setting.temperature_shutdown = 104000;
  5020. }
  5021. pi->uvd_enabled = false;
  5022. dpm_table = &pi->smc_state_table;
  5023. gpio = amdgpu_atombios_lookup_gpio(adev, VDDC_VRHOT_GPIO_PINID);
  5024. if (gpio.valid) {
  5025. dpm_table->VRHotGpio = gpio.shift;
  5026. adev->pm.dpm.platform_caps |= ATOM_PP_PLATFORM_CAP_REGULATOR_HOT;
  5027. } else {
  5028. dpm_table->VRHotGpio = CISLANDS_UNUSED_GPIO_PIN;
  5029. adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_REGULATOR_HOT;
  5030. }
  5031. gpio = amdgpu_atombios_lookup_gpio(adev, PP_AC_DC_SWITCH_GPIO_PINID);
  5032. if (gpio.valid) {
  5033. dpm_table->AcDcGpio = gpio.shift;
  5034. adev->pm.dpm.platform_caps |= ATOM_PP_PLATFORM_CAP_HARDWAREDC;
  5035. } else {
  5036. dpm_table->AcDcGpio = CISLANDS_UNUSED_GPIO_PIN;
  5037. adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_HARDWAREDC;
  5038. }
  5039. gpio = amdgpu_atombios_lookup_gpio(adev, VDDC_PCC_GPIO_PINID);
  5040. if (gpio.valid) {
  5041. u32 tmp = RREG32_SMC(ixCNB_PWRMGT_CNTL);
  5042. switch (gpio.shift) {
  5043. case 0:
  5044. tmp &= ~CNB_PWRMGT_CNTL__GNB_SLOW_MODE_MASK;
  5045. tmp |= 1 << CNB_PWRMGT_CNTL__GNB_SLOW_MODE__SHIFT;
  5046. break;
  5047. case 1:
  5048. tmp &= ~CNB_PWRMGT_CNTL__GNB_SLOW_MODE_MASK;
  5049. tmp |= 2 << CNB_PWRMGT_CNTL__GNB_SLOW_MODE__SHIFT;
  5050. break;
  5051. case 2:
  5052. tmp |= CNB_PWRMGT_CNTL__GNB_SLOW_MASK;
  5053. break;
  5054. case 3:
  5055. tmp |= CNB_PWRMGT_CNTL__FORCE_NB_PS1_MASK;
  5056. break;
  5057. case 4:
  5058. tmp |= CNB_PWRMGT_CNTL__DPM_ENABLED_MASK;
  5059. break;
  5060. default:
  5061. DRM_ERROR("Invalid PCC GPIO: %u!\n", gpio.shift);
  5062. break;
  5063. }
  5064. WREG32_SMC(ixCNB_PWRMGT_CNTL, tmp);
  5065. }
  5066. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  5067. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  5068. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  5069. if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_GPIO_LUT))
  5070. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  5071. else if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_SVID2))
  5072. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  5073. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL) {
  5074. if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_GPIO_LUT))
  5075. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  5076. else if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_SVID2))
  5077. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  5078. else
  5079. adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL;
  5080. }
  5081. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_MVDDCONTROL) {
  5082. if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_GPIO_LUT))
  5083. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  5084. else if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_SVID2))
  5085. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  5086. else
  5087. adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_MVDDCONTROL;
  5088. }
  5089. pi->vddc_phase_shed_control = true;
  5090. #if defined(CONFIG_ACPI)
  5091. pi->pcie_performance_request =
  5092. amdgpu_acpi_is_pcie_performance_request_supported(adev);
  5093. #else
  5094. pi->pcie_performance_request = false;
  5095. #endif
  5096. if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, &size,
  5097. &frev, &crev, &data_offset)) {
  5098. pi->caps_sclk_ss_support = true;
  5099. pi->caps_mclk_ss_support = true;
  5100. pi->dynamic_ss = true;
  5101. } else {
  5102. pi->caps_sclk_ss_support = false;
  5103. pi->caps_mclk_ss_support = false;
  5104. pi->dynamic_ss = true;
  5105. }
  5106. if (adev->pm.int_thermal_type != THERMAL_TYPE_NONE)
  5107. pi->thermal_protection = true;
  5108. else
  5109. pi->thermal_protection = false;
  5110. pi->caps_dynamic_ac_timing = true;
  5111. pi->uvd_power_gated = false;
  5112. /* make sure dc limits are valid */
  5113. if ((adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
  5114. (adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
  5115. adev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
  5116. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  5117. pi->fan_ctrl_is_in_default_mode = true;
  5118. return 0;
  5119. }
  5120. static void
  5121. ci_dpm_debugfs_print_current_performance_level(struct amdgpu_device *adev,
  5122. struct seq_file *m)
  5123. {
  5124. struct ci_power_info *pi = ci_get_pi(adev);
  5125. struct amdgpu_ps *rps = &pi->current_rps;
  5126. u32 sclk = ci_get_average_sclk_freq(adev);
  5127. u32 mclk = ci_get_average_mclk_freq(adev);
  5128. seq_printf(m, "uvd %sabled\n", pi->uvd_enabled ? "en" : "dis");
  5129. seq_printf(m, "vce %sabled\n", rps->vce_active ? "en" : "dis");
  5130. seq_printf(m, "power level avg sclk: %u mclk: %u\n",
  5131. sclk, mclk);
  5132. }
  5133. static void ci_dpm_print_power_state(struct amdgpu_device *adev,
  5134. struct amdgpu_ps *rps)
  5135. {
  5136. struct ci_ps *ps = ci_get_ps(rps);
  5137. struct ci_pl *pl;
  5138. int i;
  5139. amdgpu_dpm_print_class_info(rps->class, rps->class2);
  5140. amdgpu_dpm_print_cap_info(rps->caps);
  5141. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  5142. for (i = 0; i < ps->performance_level_count; i++) {
  5143. pl = &ps->performance_levels[i];
  5144. printk("\t\tpower level %d sclk: %u mclk: %u pcie gen: %u pcie lanes: %u\n",
  5145. i, pl->sclk, pl->mclk, pl->pcie_gen + 1, pl->pcie_lane);
  5146. }
  5147. amdgpu_dpm_print_ps_status(adev, rps);
  5148. }
  5149. static u32 ci_dpm_get_sclk(struct amdgpu_device *adev, bool low)
  5150. {
  5151. struct ci_power_info *pi = ci_get_pi(adev);
  5152. struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
  5153. if (low)
  5154. return requested_state->performance_levels[0].sclk;
  5155. else
  5156. return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
  5157. }
  5158. static u32 ci_dpm_get_mclk(struct amdgpu_device *adev, bool low)
  5159. {
  5160. struct ci_power_info *pi = ci_get_pi(adev);
  5161. struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
  5162. if (low)
  5163. return requested_state->performance_levels[0].mclk;
  5164. else
  5165. return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
  5166. }
  5167. /* get temperature in millidegrees */
  5168. static int ci_dpm_get_temp(struct amdgpu_device *adev)
  5169. {
  5170. u32 temp;
  5171. int actual_temp = 0;
  5172. temp = (RREG32_SMC(ixCG_MULT_THERMAL_STATUS) & CG_MULT_THERMAL_STATUS__CTF_TEMP_MASK) >>
  5173. CG_MULT_THERMAL_STATUS__CTF_TEMP__SHIFT;
  5174. if (temp & 0x200)
  5175. actual_temp = 255;
  5176. else
  5177. actual_temp = temp & 0x1ff;
  5178. actual_temp = actual_temp * 1000;
  5179. return actual_temp;
  5180. }
  5181. static int ci_set_temperature_range(struct amdgpu_device *adev)
  5182. {
  5183. int ret;
  5184. ret = ci_thermal_enable_alert(adev, false);
  5185. if (ret)
  5186. return ret;
  5187. ret = ci_thermal_set_temperature_range(adev, CISLANDS_TEMP_RANGE_MIN,
  5188. CISLANDS_TEMP_RANGE_MAX);
  5189. if (ret)
  5190. return ret;
  5191. ret = ci_thermal_enable_alert(adev, true);
  5192. if (ret)
  5193. return ret;
  5194. return ret;
  5195. }
  5196. static int ci_dpm_early_init(void *handle)
  5197. {
  5198. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5199. ci_dpm_set_dpm_funcs(adev);
  5200. ci_dpm_set_irq_funcs(adev);
  5201. return 0;
  5202. }
  5203. static int ci_dpm_late_init(void *handle)
  5204. {
  5205. int ret;
  5206. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5207. if (!amdgpu_dpm)
  5208. return 0;
  5209. ret = ci_set_temperature_range(adev);
  5210. if (ret)
  5211. return ret;
  5212. ci_dpm_powergate_uvd(adev, true);
  5213. return 0;
  5214. }
  5215. static int ci_dpm_sw_init(void *handle)
  5216. {
  5217. int ret;
  5218. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5219. ret = amdgpu_irq_add_id(adev, 230, &adev->pm.dpm.thermal.irq);
  5220. if (ret)
  5221. return ret;
  5222. ret = amdgpu_irq_add_id(adev, 231, &adev->pm.dpm.thermal.irq);
  5223. if (ret)
  5224. return ret;
  5225. /* default to balanced state */
  5226. adev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
  5227. adev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  5228. adev->pm.dpm.forced_level = AMDGPU_DPM_FORCED_LEVEL_AUTO;
  5229. adev->pm.default_sclk = adev->clock.default_sclk;
  5230. adev->pm.default_mclk = adev->clock.default_mclk;
  5231. adev->pm.current_sclk = adev->clock.default_sclk;
  5232. adev->pm.current_mclk = adev->clock.default_mclk;
  5233. adev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  5234. if (amdgpu_dpm == 0)
  5235. return 0;
  5236. ret = ci_dpm_init_microcode(adev);
  5237. if (ret)
  5238. return ret;
  5239. INIT_WORK(&adev->pm.dpm.thermal.work, amdgpu_dpm_thermal_work_handler);
  5240. mutex_lock(&adev->pm.mutex);
  5241. ret = ci_dpm_init(adev);
  5242. if (ret)
  5243. goto dpm_failed;
  5244. adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
  5245. if (amdgpu_dpm == 1)
  5246. amdgpu_pm_print_power_states(adev);
  5247. ret = amdgpu_pm_sysfs_init(adev);
  5248. if (ret)
  5249. goto dpm_failed;
  5250. mutex_unlock(&adev->pm.mutex);
  5251. DRM_INFO("amdgpu: dpm initialized\n");
  5252. return 0;
  5253. dpm_failed:
  5254. ci_dpm_fini(adev);
  5255. mutex_unlock(&adev->pm.mutex);
  5256. DRM_ERROR("amdgpu: dpm initialization failed\n");
  5257. return ret;
  5258. }
  5259. static int ci_dpm_sw_fini(void *handle)
  5260. {
  5261. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5262. mutex_lock(&adev->pm.mutex);
  5263. amdgpu_pm_sysfs_fini(adev);
  5264. ci_dpm_fini(adev);
  5265. mutex_unlock(&adev->pm.mutex);
  5266. return 0;
  5267. }
  5268. static int ci_dpm_hw_init(void *handle)
  5269. {
  5270. int ret;
  5271. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5272. if (!amdgpu_dpm)
  5273. return 0;
  5274. mutex_lock(&adev->pm.mutex);
  5275. ci_dpm_setup_asic(adev);
  5276. ret = ci_dpm_enable(adev);
  5277. if (ret)
  5278. adev->pm.dpm_enabled = false;
  5279. else
  5280. adev->pm.dpm_enabled = true;
  5281. mutex_unlock(&adev->pm.mutex);
  5282. return ret;
  5283. }
  5284. static int ci_dpm_hw_fini(void *handle)
  5285. {
  5286. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5287. if (adev->pm.dpm_enabled) {
  5288. mutex_lock(&adev->pm.mutex);
  5289. ci_dpm_disable(adev);
  5290. mutex_unlock(&adev->pm.mutex);
  5291. }
  5292. return 0;
  5293. }
  5294. static int ci_dpm_suspend(void *handle)
  5295. {
  5296. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5297. if (adev->pm.dpm_enabled) {
  5298. mutex_lock(&adev->pm.mutex);
  5299. /* disable dpm */
  5300. ci_dpm_disable(adev);
  5301. /* reset the power state */
  5302. adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
  5303. mutex_unlock(&adev->pm.mutex);
  5304. }
  5305. return 0;
  5306. }
  5307. static int ci_dpm_resume(void *handle)
  5308. {
  5309. int ret;
  5310. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5311. if (adev->pm.dpm_enabled) {
  5312. /* asic init will reset to the boot state */
  5313. mutex_lock(&adev->pm.mutex);
  5314. ci_dpm_setup_asic(adev);
  5315. ret = ci_dpm_enable(adev);
  5316. if (ret)
  5317. adev->pm.dpm_enabled = false;
  5318. else
  5319. adev->pm.dpm_enabled = true;
  5320. mutex_unlock(&adev->pm.mutex);
  5321. if (adev->pm.dpm_enabled)
  5322. amdgpu_pm_compute_clocks(adev);
  5323. }
  5324. return 0;
  5325. }
  5326. static bool ci_dpm_is_idle(void *handle)
  5327. {
  5328. /* XXX */
  5329. return true;
  5330. }
  5331. static int ci_dpm_wait_for_idle(void *handle)
  5332. {
  5333. /* XXX */
  5334. return 0;
  5335. }
  5336. static void ci_dpm_print_status(void *handle)
  5337. {
  5338. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5339. dev_info(adev->dev, "CIK DPM registers\n");
  5340. dev_info(adev->dev, " BIOS_SCRATCH_4=0x%08X\n",
  5341. RREG32(mmBIOS_SCRATCH_4));
  5342. dev_info(adev->dev, " MC_ARB_DRAM_TIMING=0x%08X\n",
  5343. RREG32(mmMC_ARB_DRAM_TIMING));
  5344. dev_info(adev->dev, " MC_ARB_DRAM_TIMING2=0x%08X\n",
  5345. RREG32(mmMC_ARB_DRAM_TIMING2));
  5346. dev_info(adev->dev, " MC_ARB_BURST_TIME=0x%08X\n",
  5347. RREG32(mmMC_ARB_BURST_TIME));
  5348. dev_info(adev->dev, " MC_ARB_DRAM_TIMING_1=0x%08X\n",
  5349. RREG32(mmMC_ARB_DRAM_TIMING_1));
  5350. dev_info(adev->dev, " MC_ARB_DRAM_TIMING2_1=0x%08X\n",
  5351. RREG32(mmMC_ARB_DRAM_TIMING2_1));
  5352. dev_info(adev->dev, " MC_CG_CONFIG=0x%08X\n",
  5353. RREG32(mmMC_CG_CONFIG));
  5354. dev_info(adev->dev, " MC_ARB_CG=0x%08X\n",
  5355. RREG32(mmMC_ARB_CG));
  5356. dev_info(adev->dev, " DIDT_SQ_CTRL0=0x%08X\n",
  5357. RREG32_DIDT(ixDIDT_SQ_CTRL0));
  5358. dev_info(adev->dev, " DIDT_DB_CTRL0=0x%08X\n",
  5359. RREG32_DIDT(ixDIDT_DB_CTRL0));
  5360. dev_info(adev->dev, " DIDT_TD_CTRL0=0x%08X\n",
  5361. RREG32_DIDT(ixDIDT_TD_CTRL0));
  5362. dev_info(adev->dev, " DIDT_TCP_CTRL0=0x%08X\n",
  5363. RREG32_DIDT(ixDIDT_TCP_CTRL0));
  5364. dev_info(adev->dev, " CG_THERMAL_INT=0x%08X\n",
  5365. RREG32_SMC(ixCG_THERMAL_INT));
  5366. dev_info(adev->dev, " CG_THERMAL_CTRL=0x%08X\n",
  5367. RREG32_SMC(ixCG_THERMAL_CTRL));
  5368. dev_info(adev->dev, " GENERAL_PWRMGT=0x%08X\n",
  5369. RREG32_SMC(ixGENERAL_PWRMGT));
  5370. dev_info(adev->dev, " MC_SEQ_CNTL_3=0x%08X\n",
  5371. RREG32(mmMC_SEQ_CNTL_3));
  5372. dev_info(adev->dev, " LCAC_MC0_CNTL=0x%08X\n",
  5373. RREG32_SMC(ixLCAC_MC0_CNTL));
  5374. dev_info(adev->dev, " LCAC_MC1_CNTL=0x%08X\n",
  5375. RREG32_SMC(ixLCAC_MC1_CNTL));
  5376. dev_info(adev->dev, " LCAC_CPL_CNTL=0x%08X\n",
  5377. RREG32_SMC(ixLCAC_CPL_CNTL));
  5378. dev_info(adev->dev, " SCLK_PWRMGT_CNTL=0x%08X\n",
  5379. RREG32_SMC(ixSCLK_PWRMGT_CNTL));
  5380. dev_info(adev->dev, " BIF_LNCNT_RESET=0x%08X\n",
  5381. RREG32(mmBIF_LNCNT_RESET));
  5382. dev_info(adev->dev, " FIRMWARE_FLAGS=0x%08X\n",
  5383. RREG32_SMC(ixFIRMWARE_FLAGS));
  5384. dev_info(adev->dev, " CG_SPLL_FUNC_CNTL=0x%08X\n",
  5385. RREG32_SMC(ixCG_SPLL_FUNC_CNTL));
  5386. dev_info(adev->dev, " CG_SPLL_FUNC_CNTL_2=0x%08X\n",
  5387. RREG32_SMC(ixCG_SPLL_FUNC_CNTL_2));
  5388. dev_info(adev->dev, " CG_SPLL_FUNC_CNTL_3=0x%08X\n",
  5389. RREG32_SMC(ixCG_SPLL_FUNC_CNTL_3));
  5390. dev_info(adev->dev, " CG_SPLL_FUNC_CNTL_4=0x%08X\n",
  5391. RREG32_SMC(ixCG_SPLL_FUNC_CNTL_4));
  5392. dev_info(adev->dev, " CG_SPLL_SPREAD_SPECTRUM=0x%08X\n",
  5393. RREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM));
  5394. dev_info(adev->dev, " CG_SPLL_SPREAD_SPECTRUM_2=0x%08X\n",
  5395. RREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM_2));
  5396. dev_info(adev->dev, " DLL_CNTL=0x%08X\n",
  5397. RREG32(mmDLL_CNTL));
  5398. dev_info(adev->dev, " MCLK_PWRMGT_CNTL=0x%08X\n",
  5399. RREG32(mmMCLK_PWRMGT_CNTL));
  5400. dev_info(adev->dev, " MPLL_AD_FUNC_CNTL=0x%08X\n",
  5401. RREG32(mmMPLL_AD_FUNC_CNTL));
  5402. dev_info(adev->dev, " MPLL_DQ_FUNC_CNTL=0x%08X\n",
  5403. RREG32(mmMPLL_DQ_FUNC_CNTL));
  5404. dev_info(adev->dev, " MPLL_FUNC_CNTL=0x%08X\n",
  5405. RREG32(mmMPLL_FUNC_CNTL));
  5406. dev_info(adev->dev, " MPLL_FUNC_CNTL_1=0x%08X\n",
  5407. RREG32(mmMPLL_FUNC_CNTL_1));
  5408. dev_info(adev->dev, " MPLL_FUNC_CNTL_2=0x%08X\n",
  5409. RREG32(mmMPLL_FUNC_CNTL_2));
  5410. dev_info(adev->dev, " MPLL_SS1=0x%08X\n",
  5411. RREG32(mmMPLL_SS1));
  5412. dev_info(adev->dev, " MPLL_SS2=0x%08X\n",
  5413. RREG32(mmMPLL_SS2));
  5414. dev_info(adev->dev, " CG_DISPLAY_GAP_CNTL=0x%08X\n",
  5415. RREG32_SMC(ixCG_DISPLAY_GAP_CNTL));
  5416. dev_info(adev->dev, " CG_DISPLAY_GAP_CNTL2=0x%08X\n",
  5417. RREG32_SMC(ixCG_DISPLAY_GAP_CNTL2));
  5418. dev_info(adev->dev, " CG_STATIC_SCREEN_PARAMETER=0x%08X\n",
  5419. RREG32_SMC(ixCG_STATIC_SCREEN_PARAMETER));
  5420. dev_info(adev->dev, " CG_FREQ_TRAN_VOTING_0=0x%08X\n",
  5421. RREG32_SMC(ixCG_FREQ_TRAN_VOTING_0));
  5422. dev_info(adev->dev, " CG_FREQ_TRAN_VOTING_1=0x%08X\n",
  5423. RREG32_SMC(ixCG_FREQ_TRAN_VOTING_1));
  5424. dev_info(adev->dev, " CG_FREQ_TRAN_VOTING_2=0x%08X\n",
  5425. RREG32_SMC(ixCG_FREQ_TRAN_VOTING_2));
  5426. dev_info(adev->dev, " CG_FREQ_TRAN_VOTING_3=0x%08X\n",
  5427. RREG32_SMC(ixCG_FREQ_TRAN_VOTING_3));
  5428. dev_info(adev->dev, " CG_FREQ_TRAN_VOTING_4=0x%08X\n",
  5429. RREG32_SMC(ixCG_FREQ_TRAN_VOTING_4));
  5430. dev_info(adev->dev, " CG_FREQ_TRAN_VOTING_5=0x%08X\n",
  5431. RREG32_SMC(ixCG_FREQ_TRAN_VOTING_5));
  5432. dev_info(adev->dev, " CG_FREQ_TRAN_VOTING_6=0x%08X\n",
  5433. RREG32_SMC(ixCG_FREQ_TRAN_VOTING_6));
  5434. dev_info(adev->dev, " CG_FREQ_TRAN_VOTING_7=0x%08X\n",
  5435. RREG32_SMC(ixCG_FREQ_TRAN_VOTING_7));
  5436. dev_info(adev->dev, " RCU_UC_EVENTS=0x%08X\n",
  5437. RREG32_SMC(ixRCU_UC_EVENTS));
  5438. dev_info(adev->dev, " DPM_TABLE_475=0x%08X\n",
  5439. RREG32_SMC(ixDPM_TABLE_475));
  5440. dev_info(adev->dev, " MC_SEQ_RAS_TIMING_LP=0x%08X\n",
  5441. RREG32(mmMC_SEQ_RAS_TIMING_LP));
  5442. dev_info(adev->dev, " MC_SEQ_RAS_TIMING=0x%08X\n",
  5443. RREG32(mmMC_SEQ_RAS_TIMING));
  5444. dev_info(adev->dev, " MC_SEQ_CAS_TIMING_LP=0x%08X\n",
  5445. RREG32(mmMC_SEQ_CAS_TIMING_LP));
  5446. dev_info(adev->dev, " MC_SEQ_CAS_TIMING=0x%08X\n",
  5447. RREG32(mmMC_SEQ_CAS_TIMING));
  5448. dev_info(adev->dev, " MC_SEQ_DLL_STBY_LP=0x%08X\n",
  5449. RREG32(mmMC_SEQ_DLL_STBY_LP));
  5450. dev_info(adev->dev, " MC_SEQ_DLL_STBY=0x%08X\n",
  5451. RREG32(mmMC_SEQ_DLL_STBY));
  5452. dev_info(adev->dev, " MC_SEQ_G5PDX_CMD0_LP=0x%08X\n",
  5453. RREG32(mmMC_SEQ_G5PDX_CMD0_LP));
  5454. dev_info(adev->dev, " MC_SEQ_G5PDX_CMD0=0x%08X\n",
  5455. RREG32(mmMC_SEQ_G5PDX_CMD0));
  5456. dev_info(adev->dev, " MC_SEQ_G5PDX_CMD1_LP=0x%08X\n",
  5457. RREG32(mmMC_SEQ_G5PDX_CMD1_LP));
  5458. dev_info(adev->dev, " MC_SEQ_G5PDX_CMD1=0x%08X\n",
  5459. RREG32(mmMC_SEQ_G5PDX_CMD1));
  5460. dev_info(adev->dev, " MC_SEQ_G5PDX_CTRL_LP=0x%08X\n",
  5461. RREG32(mmMC_SEQ_G5PDX_CTRL_LP));
  5462. dev_info(adev->dev, " MC_SEQ_G5PDX_CTRL=0x%08X\n",
  5463. RREG32(mmMC_SEQ_G5PDX_CTRL));
  5464. dev_info(adev->dev, " MC_SEQ_PMG_DVS_CMD_LP=0x%08X\n",
  5465. RREG32(mmMC_SEQ_PMG_DVS_CMD_LP));
  5466. dev_info(adev->dev, " MC_SEQ_PMG_DVS_CMD=0x%08X\n",
  5467. RREG32(mmMC_SEQ_PMG_DVS_CMD));
  5468. dev_info(adev->dev, " MC_SEQ_PMG_DVS_CTL_LP=0x%08X\n",
  5469. RREG32(mmMC_SEQ_PMG_DVS_CTL_LP));
  5470. dev_info(adev->dev, " MC_SEQ_PMG_DVS_CTL=0x%08X\n",
  5471. RREG32(mmMC_SEQ_PMG_DVS_CTL));
  5472. dev_info(adev->dev, " MC_SEQ_MISC_TIMING_LP=0x%08X\n",
  5473. RREG32(mmMC_SEQ_MISC_TIMING_LP));
  5474. dev_info(adev->dev, " MC_SEQ_MISC_TIMING=0x%08X\n",
  5475. RREG32(mmMC_SEQ_MISC_TIMING));
  5476. dev_info(adev->dev, " MC_SEQ_MISC_TIMING2_LP=0x%08X\n",
  5477. RREG32(mmMC_SEQ_MISC_TIMING2_LP));
  5478. dev_info(adev->dev, " MC_SEQ_MISC_TIMING2=0x%08X\n",
  5479. RREG32(mmMC_SEQ_MISC_TIMING2));
  5480. dev_info(adev->dev, " MC_SEQ_PMG_CMD_EMRS_LP=0x%08X\n",
  5481. RREG32(mmMC_SEQ_PMG_CMD_EMRS_LP));
  5482. dev_info(adev->dev, " MC_PMG_CMD_EMRS=0x%08X\n",
  5483. RREG32(mmMC_PMG_CMD_EMRS));
  5484. dev_info(adev->dev, " MC_SEQ_PMG_CMD_MRS_LP=0x%08X\n",
  5485. RREG32(mmMC_SEQ_PMG_CMD_MRS_LP));
  5486. dev_info(adev->dev, " MC_PMG_CMD_MRS=0x%08X\n",
  5487. RREG32(mmMC_PMG_CMD_MRS));
  5488. dev_info(adev->dev, " MC_SEQ_PMG_CMD_MRS1_LP=0x%08X\n",
  5489. RREG32(mmMC_SEQ_PMG_CMD_MRS1_LP));
  5490. dev_info(adev->dev, " MC_PMG_CMD_MRS1=0x%08X\n",
  5491. RREG32(mmMC_PMG_CMD_MRS1));
  5492. dev_info(adev->dev, " MC_SEQ_WR_CTL_D0_LP=0x%08X\n",
  5493. RREG32(mmMC_SEQ_WR_CTL_D0_LP));
  5494. dev_info(adev->dev, " MC_SEQ_WR_CTL_D0=0x%08X\n",
  5495. RREG32(mmMC_SEQ_WR_CTL_D0));
  5496. dev_info(adev->dev, " MC_SEQ_WR_CTL_D1_LP=0x%08X\n",
  5497. RREG32(mmMC_SEQ_WR_CTL_D1_LP));
  5498. dev_info(adev->dev, " MC_SEQ_WR_CTL_D1=0x%08X\n",
  5499. RREG32(mmMC_SEQ_WR_CTL_D1));
  5500. dev_info(adev->dev, " MC_SEQ_RD_CTL_D0_LP=0x%08X\n",
  5501. RREG32(mmMC_SEQ_RD_CTL_D0_LP));
  5502. dev_info(adev->dev, " MC_SEQ_RD_CTL_D0=0x%08X\n",
  5503. RREG32(mmMC_SEQ_RD_CTL_D0));
  5504. dev_info(adev->dev, " MC_SEQ_RD_CTL_D1_LP=0x%08X\n",
  5505. RREG32(mmMC_SEQ_RD_CTL_D1_LP));
  5506. dev_info(adev->dev, " MC_SEQ_RD_CTL_D1=0x%08X\n",
  5507. RREG32(mmMC_SEQ_RD_CTL_D1));
  5508. dev_info(adev->dev, " MC_SEQ_PMG_TIMING_LP=0x%08X\n",
  5509. RREG32(mmMC_SEQ_PMG_TIMING_LP));
  5510. dev_info(adev->dev, " MC_SEQ_PMG_TIMING=0x%08X\n",
  5511. RREG32(mmMC_SEQ_PMG_TIMING));
  5512. dev_info(adev->dev, " MC_SEQ_PMG_CMD_MRS2_LP=0x%08X\n",
  5513. RREG32(mmMC_SEQ_PMG_CMD_MRS2_LP));
  5514. dev_info(adev->dev, " MC_PMG_CMD_MRS2=0x%08X\n",
  5515. RREG32(mmMC_PMG_CMD_MRS2));
  5516. dev_info(adev->dev, " MC_SEQ_WR_CTL_2_LP=0x%08X\n",
  5517. RREG32(mmMC_SEQ_WR_CTL_2_LP));
  5518. dev_info(adev->dev, " MC_SEQ_WR_CTL_2=0x%08X\n",
  5519. RREG32(mmMC_SEQ_WR_CTL_2));
  5520. dev_info(adev->dev, " PCIE_LC_SPEED_CNTL=0x%08X\n",
  5521. RREG32_PCIE(ixPCIE_LC_SPEED_CNTL));
  5522. dev_info(adev->dev, " PCIE_LC_LINK_WIDTH_CNTL=0x%08X\n",
  5523. RREG32_PCIE(ixPCIE_LC_LINK_WIDTH_CNTL));
  5524. dev_info(adev->dev, " SMC_IND_INDEX_0=0x%08X\n",
  5525. RREG32(mmSMC_IND_INDEX_0));
  5526. dev_info(adev->dev, " SMC_IND_DATA_0=0x%08X\n",
  5527. RREG32(mmSMC_IND_DATA_0));
  5528. dev_info(adev->dev, " SMC_IND_ACCESS_CNTL=0x%08X\n",
  5529. RREG32(mmSMC_IND_ACCESS_CNTL));
  5530. dev_info(adev->dev, " SMC_RESP_0=0x%08X\n",
  5531. RREG32(mmSMC_RESP_0));
  5532. dev_info(adev->dev, " SMC_MESSAGE_0=0x%08X\n",
  5533. RREG32(mmSMC_MESSAGE_0));
  5534. dev_info(adev->dev, " SMC_SYSCON_RESET_CNTL=0x%08X\n",
  5535. RREG32_SMC(ixSMC_SYSCON_RESET_CNTL));
  5536. dev_info(adev->dev, " SMC_SYSCON_CLOCK_CNTL_0=0x%08X\n",
  5537. RREG32_SMC(ixSMC_SYSCON_CLOCK_CNTL_0));
  5538. dev_info(adev->dev, " SMC_SYSCON_MISC_CNTL=0x%08X\n",
  5539. RREG32_SMC(ixSMC_SYSCON_MISC_CNTL));
  5540. dev_info(adev->dev, " SMC_PC_C=0x%08X\n",
  5541. RREG32_SMC(ixSMC_PC_C));
  5542. }
  5543. static int ci_dpm_soft_reset(void *handle)
  5544. {
  5545. return 0;
  5546. }
  5547. static int ci_dpm_set_interrupt_state(struct amdgpu_device *adev,
  5548. struct amdgpu_irq_src *source,
  5549. unsigned type,
  5550. enum amdgpu_interrupt_state state)
  5551. {
  5552. u32 cg_thermal_int;
  5553. switch (type) {
  5554. case AMDGPU_THERMAL_IRQ_LOW_TO_HIGH:
  5555. switch (state) {
  5556. case AMDGPU_IRQ_STATE_DISABLE:
  5557. cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
  5558. cg_thermal_int &= ~CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK;
  5559. WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
  5560. break;
  5561. case AMDGPU_IRQ_STATE_ENABLE:
  5562. cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
  5563. cg_thermal_int |= CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK;
  5564. WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
  5565. break;
  5566. default:
  5567. break;
  5568. }
  5569. break;
  5570. case AMDGPU_THERMAL_IRQ_HIGH_TO_LOW:
  5571. switch (state) {
  5572. case AMDGPU_IRQ_STATE_DISABLE:
  5573. cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
  5574. cg_thermal_int &= ~CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK;
  5575. WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
  5576. break;
  5577. case AMDGPU_IRQ_STATE_ENABLE:
  5578. cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
  5579. cg_thermal_int |= CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK;
  5580. WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
  5581. break;
  5582. default:
  5583. break;
  5584. }
  5585. break;
  5586. default:
  5587. break;
  5588. }
  5589. return 0;
  5590. }
  5591. static int ci_dpm_process_interrupt(struct amdgpu_device *adev,
  5592. struct amdgpu_irq_src *source,
  5593. struct amdgpu_iv_entry *entry)
  5594. {
  5595. bool queue_thermal = false;
  5596. if (entry == NULL)
  5597. return -EINVAL;
  5598. switch (entry->src_id) {
  5599. case 230: /* thermal low to high */
  5600. DRM_DEBUG("IH: thermal low to high\n");
  5601. adev->pm.dpm.thermal.high_to_low = false;
  5602. queue_thermal = true;
  5603. break;
  5604. case 231: /* thermal high to low */
  5605. DRM_DEBUG("IH: thermal high to low\n");
  5606. adev->pm.dpm.thermal.high_to_low = true;
  5607. queue_thermal = true;
  5608. break;
  5609. default:
  5610. break;
  5611. }
  5612. if (queue_thermal)
  5613. schedule_work(&adev->pm.dpm.thermal.work);
  5614. return 0;
  5615. }
  5616. static int ci_dpm_set_clockgating_state(void *handle,
  5617. enum amd_clockgating_state state)
  5618. {
  5619. return 0;
  5620. }
  5621. static int ci_dpm_set_powergating_state(void *handle,
  5622. enum amd_powergating_state state)
  5623. {
  5624. return 0;
  5625. }
  5626. const struct amd_ip_funcs ci_dpm_ip_funcs = {
  5627. .early_init = ci_dpm_early_init,
  5628. .late_init = ci_dpm_late_init,
  5629. .sw_init = ci_dpm_sw_init,
  5630. .sw_fini = ci_dpm_sw_fini,
  5631. .hw_init = ci_dpm_hw_init,
  5632. .hw_fini = ci_dpm_hw_fini,
  5633. .suspend = ci_dpm_suspend,
  5634. .resume = ci_dpm_resume,
  5635. .is_idle = ci_dpm_is_idle,
  5636. .wait_for_idle = ci_dpm_wait_for_idle,
  5637. .soft_reset = ci_dpm_soft_reset,
  5638. .print_status = ci_dpm_print_status,
  5639. .set_clockgating_state = ci_dpm_set_clockgating_state,
  5640. .set_powergating_state = ci_dpm_set_powergating_state,
  5641. };
  5642. static const struct amdgpu_dpm_funcs ci_dpm_funcs = {
  5643. .get_temperature = &ci_dpm_get_temp,
  5644. .pre_set_power_state = &ci_dpm_pre_set_power_state,
  5645. .set_power_state = &ci_dpm_set_power_state,
  5646. .post_set_power_state = &ci_dpm_post_set_power_state,
  5647. .display_configuration_changed = &ci_dpm_display_configuration_changed,
  5648. .get_sclk = &ci_dpm_get_sclk,
  5649. .get_mclk = &ci_dpm_get_mclk,
  5650. .print_power_state = &ci_dpm_print_power_state,
  5651. .debugfs_print_current_performance_level = &ci_dpm_debugfs_print_current_performance_level,
  5652. .force_performance_level = &ci_dpm_force_performance_level,
  5653. .vblank_too_short = &ci_dpm_vblank_too_short,
  5654. .powergate_uvd = &ci_dpm_powergate_uvd,
  5655. .set_fan_control_mode = &ci_dpm_set_fan_control_mode,
  5656. .get_fan_control_mode = &ci_dpm_get_fan_control_mode,
  5657. .set_fan_speed_percent = &ci_dpm_set_fan_speed_percent,
  5658. .get_fan_speed_percent = &ci_dpm_get_fan_speed_percent,
  5659. };
  5660. static void ci_dpm_set_dpm_funcs(struct amdgpu_device *adev)
  5661. {
  5662. if (adev->pm.funcs == NULL)
  5663. adev->pm.funcs = &ci_dpm_funcs;
  5664. }
  5665. static const struct amdgpu_irq_src_funcs ci_dpm_irq_funcs = {
  5666. .set = ci_dpm_set_interrupt_state,
  5667. .process = ci_dpm_process_interrupt,
  5668. };
  5669. static void ci_dpm_set_irq_funcs(struct amdgpu_device *adev)
  5670. {
  5671. adev->pm.dpm.thermal.irq.num_types = AMDGPU_THERMAL_IRQ_LAST;
  5672. adev->pm.dpm.thermal.irq.funcs = &ci_dpm_irq_funcs;
  5673. }