amdgpu_fb.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422
  1. /*
  2. * Copyright © 2007 David Airlie
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * David Airlie
  25. */
  26. #include <linux/module.h>
  27. #include <linux/slab.h>
  28. #include <linux/fb.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc.h>
  31. #include <drm/drm_crtc_helper.h>
  32. #include <drm/amdgpu_drm.h>
  33. #include "amdgpu.h"
  34. #include "cikd.h"
  35. #include <drm/drm_fb_helper.h>
  36. #include <linux/vga_switcheroo.h>
  37. /* object hierarchy -
  38. this contains a helper + a amdgpu fb
  39. the helper contains a pointer to amdgpu framebuffer baseclass.
  40. */
  41. struct amdgpu_fbdev {
  42. struct drm_fb_helper helper;
  43. struct amdgpu_framebuffer rfb;
  44. struct list_head fbdev_list;
  45. struct amdgpu_device *adev;
  46. };
  47. static struct fb_ops amdgpufb_ops = {
  48. .owner = THIS_MODULE,
  49. .fb_check_var = drm_fb_helper_check_var,
  50. .fb_set_par = drm_fb_helper_set_par,
  51. .fb_fillrect = cfb_fillrect,
  52. .fb_copyarea = cfb_copyarea,
  53. .fb_imageblit = cfb_imageblit,
  54. .fb_pan_display = drm_fb_helper_pan_display,
  55. .fb_blank = drm_fb_helper_blank,
  56. .fb_setcmap = drm_fb_helper_setcmap,
  57. .fb_debug_enter = drm_fb_helper_debug_enter,
  58. .fb_debug_leave = drm_fb_helper_debug_leave,
  59. };
  60. int amdgpu_align_pitch(struct amdgpu_device *adev, int width, int bpp, bool tiled)
  61. {
  62. int aligned = width;
  63. int pitch_mask = 0;
  64. switch (bpp / 8) {
  65. case 1:
  66. pitch_mask = 255;
  67. break;
  68. case 2:
  69. pitch_mask = 127;
  70. break;
  71. case 3:
  72. case 4:
  73. pitch_mask = 63;
  74. break;
  75. }
  76. aligned += pitch_mask;
  77. aligned &= ~pitch_mask;
  78. return aligned;
  79. }
  80. static void amdgpufb_destroy_pinned_object(struct drm_gem_object *gobj)
  81. {
  82. struct amdgpu_bo *rbo = gem_to_amdgpu_bo(gobj);
  83. int ret;
  84. ret = amdgpu_bo_reserve(rbo, false);
  85. if (likely(ret == 0)) {
  86. amdgpu_bo_kunmap(rbo);
  87. amdgpu_bo_unpin(rbo);
  88. amdgpu_bo_unreserve(rbo);
  89. }
  90. drm_gem_object_unreference_unlocked(gobj);
  91. }
  92. static int amdgpufb_create_pinned_object(struct amdgpu_fbdev *rfbdev,
  93. struct drm_mode_fb_cmd2 *mode_cmd,
  94. struct drm_gem_object **gobj_p)
  95. {
  96. struct amdgpu_device *adev = rfbdev->adev;
  97. struct drm_gem_object *gobj = NULL;
  98. struct amdgpu_bo *rbo = NULL;
  99. bool fb_tiled = false; /* useful for testing */
  100. u32 tiling_flags = 0;
  101. int ret;
  102. int aligned_size, size;
  103. int height = mode_cmd->height;
  104. u32 bpp, depth;
  105. drm_fb_get_bpp_depth(mode_cmd->pixel_format, &depth, &bpp);
  106. /* need to align pitch with crtc limits */
  107. mode_cmd->pitches[0] = amdgpu_align_pitch(adev, mode_cmd->width, bpp,
  108. fb_tiled) * ((bpp + 1) / 8);
  109. height = ALIGN(mode_cmd->height, 8);
  110. size = mode_cmd->pitches[0] * height;
  111. aligned_size = ALIGN(size, PAGE_SIZE);
  112. ret = amdgpu_gem_object_create(adev, aligned_size, 0,
  113. AMDGPU_GEM_DOMAIN_VRAM,
  114. 0, true,
  115. &gobj);
  116. if (ret) {
  117. printk(KERN_ERR "failed to allocate framebuffer (%d)\n",
  118. aligned_size);
  119. return -ENOMEM;
  120. }
  121. rbo = gem_to_amdgpu_bo(gobj);
  122. if (fb_tiled)
  123. tiling_flags = AMDGPU_TILING_SET(ARRAY_MODE, GRPH_ARRAY_2D_TILED_THIN1);
  124. ret = amdgpu_bo_reserve(rbo, false);
  125. if (unlikely(ret != 0))
  126. goto out_unref;
  127. if (tiling_flags) {
  128. ret = amdgpu_bo_set_tiling_flags(rbo,
  129. tiling_flags);
  130. if (ret)
  131. dev_err(adev->dev, "FB failed to set tiling flags\n");
  132. }
  133. ret = amdgpu_bo_pin_restricted(rbo, AMDGPU_GEM_DOMAIN_VRAM, 0, 0, NULL);
  134. if (ret) {
  135. amdgpu_bo_unreserve(rbo);
  136. goto out_unref;
  137. }
  138. ret = amdgpu_bo_kmap(rbo, NULL);
  139. amdgpu_bo_unreserve(rbo);
  140. if (ret) {
  141. goto out_unref;
  142. }
  143. *gobj_p = gobj;
  144. return 0;
  145. out_unref:
  146. amdgpufb_destroy_pinned_object(gobj);
  147. *gobj_p = NULL;
  148. return ret;
  149. }
  150. static int amdgpufb_create(struct drm_fb_helper *helper,
  151. struct drm_fb_helper_surface_size *sizes)
  152. {
  153. struct amdgpu_fbdev *rfbdev = (struct amdgpu_fbdev *)helper;
  154. struct amdgpu_device *adev = rfbdev->adev;
  155. struct fb_info *info;
  156. struct drm_framebuffer *fb = NULL;
  157. struct drm_mode_fb_cmd2 mode_cmd;
  158. struct drm_gem_object *gobj = NULL;
  159. struct amdgpu_bo *rbo = NULL;
  160. struct device *device = &adev->pdev->dev;
  161. int ret;
  162. unsigned long tmp;
  163. mode_cmd.width = sizes->surface_width;
  164. mode_cmd.height = sizes->surface_height;
  165. if (sizes->surface_bpp == 24)
  166. sizes->surface_bpp = 32;
  167. mode_cmd.pixel_format = drm_mode_legacy_fb_format(sizes->surface_bpp,
  168. sizes->surface_depth);
  169. ret = amdgpufb_create_pinned_object(rfbdev, &mode_cmd, &gobj);
  170. if (ret) {
  171. DRM_ERROR("failed to create fbcon object %d\n", ret);
  172. return ret;
  173. }
  174. rbo = gem_to_amdgpu_bo(gobj);
  175. /* okay we have an object now allocate the framebuffer */
  176. info = framebuffer_alloc(0, device);
  177. if (info == NULL) {
  178. ret = -ENOMEM;
  179. goto out_unref;
  180. }
  181. info->par = rfbdev;
  182. ret = amdgpu_framebuffer_init(adev->ddev, &rfbdev->rfb, &mode_cmd, gobj);
  183. if (ret) {
  184. DRM_ERROR("failed to initialize framebuffer %d\n", ret);
  185. goto out_unref;
  186. }
  187. fb = &rfbdev->rfb.base;
  188. /* setup helper */
  189. rfbdev->helper.fb = fb;
  190. rfbdev->helper.fbdev = info;
  191. memset_io(rbo->kptr, 0x0, amdgpu_bo_size(rbo));
  192. strcpy(info->fix.id, "amdgpudrmfb");
  193. drm_fb_helper_fill_fix(info, fb->pitches[0], fb->depth);
  194. info->flags = FBINFO_DEFAULT | FBINFO_CAN_FORCE_OUTPUT;
  195. info->fbops = &amdgpufb_ops;
  196. tmp = amdgpu_bo_gpu_offset(rbo) - adev->mc.vram_start;
  197. info->fix.smem_start = adev->mc.aper_base + tmp;
  198. info->fix.smem_len = amdgpu_bo_size(rbo);
  199. info->screen_base = rbo->kptr;
  200. info->screen_size = amdgpu_bo_size(rbo);
  201. drm_fb_helper_fill_var(info, &rfbdev->helper, sizes->fb_width, sizes->fb_height);
  202. /* setup aperture base/size for vesafb takeover */
  203. info->apertures = alloc_apertures(1);
  204. if (!info->apertures) {
  205. ret = -ENOMEM;
  206. goto out_unref;
  207. }
  208. info->apertures->ranges[0].base = adev->ddev->mode_config.fb_base;
  209. info->apertures->ranges[0].size = adev->mc.aper_size;
  210. /* Use default scratch pixmap (info->pixmap.flags = FB_PIXMAP_SYSTEM) */
  211. if (info->screen_base == NULL) {
  212. ret = -ENOSPC;
  213. goto out_unref;
  214. }
  215. ret = fb_alloc_cmap(&info->cmap, 256, 0);
  216. if (ret) {
  217. ret = -ENOMEM;
  218. goto out_unref;
  219. }
  220. DRM_INFO("fb mappable at 0x%lX\n", info->fix.smem_start);
  221. DRM_INFO("vram apper at 0x%lX\n", (unsigned long)adev->mc.aper_base);
  222. DRM_INFO("size %lu\n", (unsigned long)amdgpu_bo_size(rbo));
  223. DRM_INFO("fb depth is %d\n", fb->depth);
  224. DRM_INFO(" pitch is %d\n", fb->pitches[0]);
  225. vga_switcheroo_client_fb_set(adev->ddev->pdev, info);
  226. return 0;
  227. out_unref:
  228. if (rbo) {
  229. }
  230. if (fb && ret) {
  231. drm_gem_object_unreference(gobj);
  232. drm_framebuffer_unregister_private(fb);
  233. drm_framebuffer_cleanup(fb);
  234. kfree(fb);
  235. }
  236. return ret;
  237. }
  238. void amdgpu_fb_output_poll_changed(struct amdgpu_device *adev)
  239. {
  240. if (adev->mode_info.rfbdev)
  241. drm_fb_helper_hotplug_event(&adev->mode_info.rfbdev->helper);
  242. }
  243. static int amdgpu_fbdev_destroy(struct drm_device *dev, struct amdgpu_fbdev *rfbdev)
  244. {
  245. struct fb_info *info;
  246. struct amdgpu_framebuffer *rfb = &rfbdev->rfb;
  247. if (rfbdev->helper.fbdev) {
  248. info = rfbdev->helper.fbdev;
  249. unregister_framebuffer(info);
  250. if (info->cmap.len)
  251. fb_dealloc_cmap(&info->cmap);
  252. framebuffer_release(info);
  253. }
  254. if (rfb->obj) {
  255. amdgpufb_destroy_pinned_object(rfb->obj);
  256. rfb->obj = NULL;
  257. }
  258. drm_fb_helper_fini(&rfbdev->helper);
  259. drm_framebuffer_unregister_private(&rfb->base);
  260. drm_framebuffer_cleanup(&rfb->base);
  261. return 0;
  262. }
  263. /** Sets the color ramps on behalf of fbcon */
  264. static void amdgpu_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  265. u16 blue, int regno)
  266. {
  267. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  268. amdgpu_crtc->lut_r[regno] = red >> 6;
  269. amdgpu_crtc->lut_g[regno] = green >> 6;
  270. amdgpu_crtc->lut_b[regno] = blue >> 6;
  271. }
  272. /** Gets the color ramps on behalf of fbcon */
  273. static void amdgpu_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  274. u16 *blue, int regno)
  275. {
  276. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  277. *red = amdgpu_crtc->lut_r[regno] << 6;
  278. *green = amdgpu_crtc->lut_g[regno] << 6;
  279. *blue = amdgpu_crtc->lut_b[regno] << 6;
  280. }
  281. static const struct drm_fb_helper_funcs amdgpu_fb_helper_funcs = {
  282. .gamma_set = amdgpu_crtc_fb_gamma_set,
  283. .gamma_get = amdgpu_crtc_fb_gamma_get,
  284. .fb_probe = amdgpufb_create,
  285. };
  286. int amdgpu_fbdev_init(struct amdgpu_device *adev)
  287. {
  288. struct amdgpu_fbdev *rfbdev;
  289. int bpp_sel = 32;
  290. int ret;
  291. /* don't init fbdev on hw without DCE */
  292. if (!adev->mode_info.mode_config_initialized)
  293. return 0;
  294. /* select 8 bpp console on low vram cards */
  295. if (adev->mc.real_vram_size <= (32*1024*1024))
  296. bpp_sel = 8;
  297. rfbdev = kzalloc(sizeof(struct amdgpu_fbdev), GFP_KERNEL);
  298. if (!rfbdev)
  299. return -ENOMEM;
  300. rfbdev->adev = adev;
  301. adev->mode_info.rfbdev = rfbdev;
  302. drm_fb_helper_prepare(adev->ddev, &rfbdev->helper,
  303. &amdgpu_fb_helper_funcs);
  304. ret = drm_fb_helper_init(adev->ddev, &rfbdev->helper,
  305. adev->mode_info.num_crtc,
  306. AMDGPUFB_CONN_LIMIT);
  307. if (ret) {
  308. kfree(rfbdev);
  309. return ret;
  310. }
  311. drm_fb_helper_single_add_all_connectors(&rfbdev->helper);
  312. /* disable all the possible outputs/crtcs before entering KMS mode */
  313. drm_helper_disable_unused_functions(adev->ddev);
  314. drm_fb_helper_initial_config(&rfbdev->helper, bpp_sel);
  315. return 0;
  316. }
  317. void amdgpu_fbdev_fini(struct amdgpu_device *adev)
  318. {
  319. if (!adev->mode_info.rfbdev)
  320. return;
  321. amdgpu_fbdev_destroy(adev->ddev, adev->mode_info.rfbdev);
  322. kfree(adev->mode_info.rfbdev);
  323. adev->mode_info.rfbdev = NULL;
  324. }
  325. void amdgpu_fbdev_set_suspend(struct amdgpu_device *adev, int state)
  326. {
  327. if (adev->mode_info.rfbdev)
  328. fb_set_suspend(adev->mode_info.rfbdev->helper.fbdev, state);
  329. }
  330. int amdgpu_fbdev_total_size(struct amdgpu_device *adev)
  331. {
  332. struct amdgpu_bo *robj;
  333. int size = 0;
  334. if (!adev->mode_info.rfbdev)
  335. return 0;
  336. robj = gem_to_amdgpu_bo(adev->mode_info.rfbdev->rfb.obj);
  337. size += amdgpu_bo_size(robj);
  338. return size;
  339. }
  340. bool amdgpu_fbdev_robj_is_fb(struct amdgpu_device *adev, struct amdgpu_bo *robj)
  341. {
  342. if (!adev->mode_info.rfbdev)
  343. return false;
  344. if (robj == gem_to_amdgpu_bo(adev->mode_info.rfbdev->rfb.obj))
  345. return true;
  346. return false;
  347. }