gpio-zynq.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787
  1. /*
  2. * Xilinx Zynq GPIO device driver
  3. *
  4. * Copyright (C) 2009 - 2014 Xilinx, Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it under
  7. * the terms of the GNU General Public License as published by the Free Software
  8. * Foundation; either version 2 of the License, or (at your option) any later
  9. * version.
  10. */
  11. #include <linux/bitops.h>
  12. #include <linux/clk.h>
  13. #include <linux/gpio/driver.h>
  14. #include <linux/init.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/io.h>
  17. #include <linux/module.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/pm_runtime.h>
  20. #include <linux/of.h>
  21. #define DRIVER_NAME "zynq-gpio"
  22. /* Maximum banks */
  23. #define ZYNQ_GPIO_MAX_BANK 4
  24. #define ZYNQMP_GPIO_MAX_BANK 6
  25. #define ZYNQ_GPIO_BANK0_NGPIO 32
  26. #define ZYNQ_GPIO_BANK1_NGPIO 22
  27. #define ZYNQ_GPIO_BANK2_NGPIO 32
  28. #define ZYNQ_GPIO_BANK3_NGPIO 32
  29. #define ZYNQMP_GPIO_BANK0_NGPIO 26
  30. #define ZYNQMP_GPIO_BANK1_NGPIO 26
  31. #define ZYNQMP_GPIO_BANK2_NGPIO 26
  32. #define ZYNQMP_GPIO_BANK3_NGPIO 32
  33. #define ZYNQMP_GPIO_BANK4_NGPIO 32
  34. #define ZYNQMP_GPIO_BANK5_NGPIO 32
  35. #define ZYNQ_GPIO_NR_GPIOS 118
  36. #define ZYNQMP_GPIO_NR_GPIOS 174
  37. #define ZYNQ_GPIO_BANK0_PIN_MIN(str) 0
  38. #define ZYNQ_GPIO_BANK0_PIN_MAX(str) (ZYNQ_GPIO_BANK0_PIN_MIN(str) + \
  39. ZYNQ##str##_GPIO_BANK0_NGPIO - 1)
  40. #define ZYNQ_GPIO_BANK1_PIN_MIN(str) (ZYNQ_GPIO_BANK0_PIN_MAX(str) + 1)
  41. #define ZYNQ_GPIO_BANK1_PIN_MAX(str) (ZYNQ_GPIO_BANK1_PIN_MIN(str) + \
  42. ZYNQ##str##_GPIO_BANK1_NGPIO - 1)
  43. #define ZYNQ_GPIO_BANK2_PIN_MIN(str) (ZYNQ_GPIO_BANK1_PIN_MAX(str) + 1)
  44. #define ZYNQ_GPIO_BANK2_PIN_MAX(str) (ZYNQ_GPIO_BANK2_PIN_MIN(str) + \
  45. ZYNQ##str##_GPIO_BANK2_NGPIO - 1)
  46. #define ZYNQ_GPIO_BANK3_PIN_MIN(str) (ZYNQ_GPIO_BANK2_PIN_MAX(str) + 1)
  47. #define ZYNQ_GPIO_BANK3_PIN_MAX(str) (ZYNQ_GPIO_BANK3_PIN_MIN(str) + \
  48. ZYNQ##str##_GPIO_BANK3_NGPIO - 1)
  49. #define ZYNQ_GPIO_BANK4_PIN_MIN(str) (ZYNQ_GPIO_BANK3_PIN_MAX(str) + 1)
  50. #define ZYNQ_GPIO_BANK4_PIN_MAX(str) (ZYNQ_GPIO_BANK4_PIN_MIN(str) + \
  51. ZYNQ##str##_GPIO_BANK4_NGPIO - 1)
  52. #define ZYNQ_GPIO_BANK5_PIN_MIN(str) (ZYNQ_GPIO_BANK4_PIN_MAX(str) + 1)
  53. #define ZYNQ_GPIO_BANK5_PIN_MAX(str) (ZYNQ_GPIO_BANK5_PIN_MIN(str) + \
  54. ZYNQ##str##_GPIO_BANK5_NGPIO - 1)
  55. /* Register offsets for the GPIO device */
  56. /* LSW Mask & Data -WO */
  57. #define ZYNQ_GPIO_DATA_LSW_OFFSET(BANK) (0x000 + (8 * BANK))
  58. /* MSW Mask & Data -WO */
  59. #define ZYNQ_GPIO_DATA_MSW_OFFSET(BANK) (0x004 + (8 * BANK))
  60. /* Data Register-RW */
  61. #define ZYNQ_GPIO_DATA_RO_OFFSET(BANK) (0x060 + (4 * BANK))
  62. /* Direction mode reg-RW */
  63. #define ZYNQ_GPIO_DIRM_OFFSET(BANK) (0x204 + (0x40 * BANK))
  64. /* Output enable reg-RW */
  65. #define ZYNQ_GPIO_OUTEN_OFFSET(BANK) (0x208 + (0x40 * BANK))
  66. /* Interrupt mask reg-RO */
  67. #define ZYNQ_GPIO_INTMASK_OFFSET(BANK) (0x20C + (0x40 * BANK))
  68. /* Interrupt enable reg-WO */
  69. #define ZYNQ_GPIO_INTEN_OFFSET(BANK) (0x210 + (0x40 * BANK))
  70. /* Interrupt disable reg-WO */
  71. #define ZYNQ_GPIO_INTDIS_OFFSET(BANK) (0x214 + (0x40 * BANK))
  72. /* Interrupt status reg-RO */
  73. #define ZYNQ_GPIO_INTSTS_OFFSET(BANK) (0x218 + (0x40 * BANK))
  74. /* Interrupt type reg-RW */
  75. #define ZYNQ_GPIO_INTTYPE_OFFSET(BANK) (0x21C + (0x40 * BANK))
  76. /* Interrupt polarity reg-RW */
  77. #define ZYNQ_GPIO_INTPOL_OFFSET(BANK) (0x220 + (0x40 * BANK))
  78. /* Interrupt on any, reg-RW */
  79. #define ZYNQ_GPIO_INTANY_OFFSET(BANK) (0x224 + (0x40 * BANK))
  80. /* Disable all interrupts mask */
  81. #define ZYNQ_GPIO_IXR_DISABLE_ALL 0xFFFFFFFF
  82. /* Mid pin number of a bank */
  83. #define ZYNQ_GPIO_MID_PIN_NUM 16
  84. /* GPIO upper 16 bit mask */
  85. #define ZYNQ_GPIO_UPPER_MASK 0xFFFF0000
  86. /**
  87. * struct zynq_gpio - gpio device private data structure
  88. * @chip: instance of the gpio_chip
  89. * @base_addr: base address of the GPIO device
  90. * @clk: clock resource for this controller
  91. * @irq: interrupt for the GPIO device
  92. * @p_data: pointer to platform data
  93. */
  94. struct zynq_gpio {
  95. struct gpio_chip chip;
  96. void __iomem *base_addr;
  97. struct clk *clk;
  98. int irq;
  99. const struct zynq_platform_data *p_data;
  100. };
  101. /**
  102. * struct zynq_platform_data - zynq gpio platform data structure
  103. * @label: string to store in gpio->label
  104. * @ngpio: max number of gpio pins
  105. * @max_bank: maximum number of gpio banks
  106. * @bank_min: this array represents bank's min pin
  107. * @bank_max: this array represents bank's max pin
  108. */
  109. struct zynq_platform_data {
  110. const char *label;
  111. u16 ngpio;
  112. int max_bank;
  113. int bank_min[ZYNQMP_GPIO_MAX_BANK];
  114. int bank_max[ZYNQMP_GPIO_MAX_BANK];
  115. };
  116. static struct irq_chip zynq_gpio_level_irqchip;
  117. static struct irq_chip zynq_gpio_edge_irqchip;
  118. /**
  119. * zynq_gpio_get_bank_pin - Get the bank number and pin number within that bank
  120. * for a given pin in the GPIO device
  121. * @pin_num: gpio pin number within the device
  122. * @bank_num: an output parameter used to return the bank number of the gpio
  123. * pin
  124. * @bank_pin_num: an output parameter used to return pin number within a bank
  125. * for the given gpio pin
  126. *
  127. * Returns the bank number and pin offset within the bank.
  128. */
  129. static inline void zynq_gpio_get_bank_pin(unsigned int pin_num,
  130. unsigned int *bank_num,
  131. unsigned int *bank_pin_num,
  132. struct zynq_gpio *gpio)
  133. {
  134. int bank;
  135. for (bank = 0; bank < gpio->p_data->max_bank; bank++) {
  136. if ((pin_num >= gpio->p_data->bank_min[bank]) &&
  137. (pin_num <= gpio->p_data->bank_max[bank])) {
  138. *bank_num = bank;
  139. *bank_pin_num = pin_num -
  140. gpio->p_data->bank_min[bank];
  141. return;
  142. }
  143. }
  144. /* default */
  145. WARN(true, "invalid GPIO pin number: %u", pin_num);
  146. *bank_num = 0;
  147. *bank_pin_num = 0;
  148. }
  149. /**
  150. * zynq_gpio_get_value - Get the state of the specified pin of GPIO device
  151. * @chip: gpio_chip instance to be worked on
  152. * @pin: gpio pin number within the device
  153. *
  154. * This function reads the state of the specified pin of the GPIO device.
  155. *
  156. * Return: 0 if the pin is low, 1 if pin is high.
  157. */
  158. static int zynq_gpio_get_value(struct gpio_chip *chip, unsigned int pin)
  159. {
  160. u32 data;
  161. unsigned int bank_num, bank_pin_num;
  162. struct zynq_gpio *gpio = container_of(chip, struct zynq_gpio, chip);
  163. zynq_gpio_get_bank_pin(pin, &bank_num, &bank_pin_num, gpio);
  164. data = readl_relaxed(gpio->base_addr +
  165. ZYNQ_GPIO_DATA_RO_OFFSET(bank_num));
  166. return (data >> bank_pin_num) & 1;
  167. }
  168. /**
  169. * zynq_gpio_set_value - Modify the state of the pin with specified value
  170. * @chip: gpio_chip instance to be worked on
  171. * @pin: gpio pin number within the device
  172. * @state: value used to modify the state of the specified pin
  173. *
  174. * This function calculates the register offset (i.e to lower 16 bits or
  175. * upper 16 bits) based on the given pin number and sets the state of a
  176. * gpio pin to the specified value. The state is either 0 or non-zero.
  177. */
  178. static void zynq_gpio_set_value(struct gpio_chip *chip, unsigned int pin,
  179. int state)
  180. {
  181. unsigned int reg_offset, bank_num, bank_pin_num;
  182. struct zynq_gpio *gpio = container_of(chip, struct zynq_gpio, chip);
  183. zynq_gpio_get_bank_pin(pin, &bank_num, &bank_pin_num, gpio);
  184. if (bank_pin_num >= ZYNQ_GPIO_MID_PIN_NUM) {
  185. /* only 16 data bits in bit maskable reg */
  186. bank_pin_num -= ZYNQ_GPIO_MID_PIN_NUM;
  187. reg_offset = ZYNQ_GPIO_DATA_MSW_OFFSET(bank_num);
  188. } else {
  189. reg_offset = ZYNQ_GPIO_DATA_LSW_OFFSET(bank_num);
  190. }
  191. /*
  192. * get the 32 bit value to be written to the mask/data register where
  193. * the upper 16 bits is the mask and lower 16 bits is the data
  194. */
  195. state = !!state;
  196. state = ~(1 << (bank_pin_num + ZYNQ_GPIO_MID_PIN_NUM)) &
  197. ((state << bank_pin_num) | ZYNQ_GPIO_UPPER_MASK);
  198. writel_relaxed(state, gpio->base_addr + reg_offset);
  199. }
  200. /**
  201. * zynq_gpio_dir_in - Set the direction of the specified GPIO pin as input
  202. * @chip: gpio_chip instance to be worked on
  203. * @pin: gpio pin number within the device
  204. *
  205. * This function uses the read-modify-write sequence to set the direction of
  206. * the gpio pin as input.
  207. *
  208. * Return: 0 always
  209. */
  210. static int zynq_gpio_dir_in(struct gpio_chip *chip, unsigned int pin)
  211. {
  212. u32 reg;
  213. unsigned int bank_num, bank_pin_num;
  214. struct zynq_gpio *gpio = container_of(chip, struct zynq_gpio, chip);
  215. zynq_gpio_get_bank_pin(pin, &bank_num, &bank_pin_num, gpio);
  216. /* bank 0 pins 7 and 8 are special and cannot be used as inputs */
  217. if (bank_num == 0 && (bank_pin_num == 7 || bank_pin_num == 8))
  218. return -EINVAL;
  219. /* clear the bit in direction mode reg to set the pin as input */
  220. reg = readl_relaxed(gpio->base_addr + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
  221. reg &= ~BIT(bank_pin_num);
  222. writel_relaxed(reg, gpio->base_addr + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
  223. return 0;
  224. }
  225. /**
  226. * zynq_gpio_dir_out - Set the direction of the specified GPIO pin as output
  227. * @chip: gpio_chip instance to be worked on
  228. * @pin: gpio pin number within the device
  229. * @state: value to be written to specified pin
  230. *
  231. * This function sets the direction of specified GPIO pin as output, configures
  232. * the Output Enable register for the pin and uses zynq_gpio_set to set
  233. * the state of the pin to the value specified.
  234. *
  235. * Return: 0 always
  236. */
  237. static int zynq_gpio_dir_out(struct gpio_chip *chip, unsigned int pin,
  238. int state)
  239. {
  240. u32 reg;
  241. unsigned int bank_num, bank_pin_num;
  242. struct zynq_gpio *gpio = container_of(chip, struct zynq_gpio, chip);
  243. zynq_gpio_get_bank_pin(pin, &bank_num, &bank_pin_num, gpio);
  244. /* set the GPIO pin as output */
  245. reg = readl_relaxed(gpio->base_addr + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
  246. reg |= BIT(bank_pin_num);
  247. writel_relaxed(reg, gpio->base_addr + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
  248. /* configure the output enable reg for the pin */
  249. reg = readl_relaxed(gpio->base_addr + ZYNQ_GPIO_OUTEN_OFFSET(bank_num));
  250. reg |= BIT(bank_pin_num);
  251. writel_relaxed(reg, gpio->base_addr + ZYNQ_GPIO_OUTEN_OFFSET(bank_num));
  252. /* set the state of the pin */
  253. zynq_gpio_set_value(chip, pin, state);
  254. return 0;
  255. }
  256. /**
  257. * zynq_gpio_irq_mask - Disable the interrupts for a gpio pin
  258. * @irq_data: per irq and chip data passed down to chip functions
  259. *
  260. * This function calculates gpio pin number from irq number and sets the
  261. * bit in the Interrupt Disable register of the corresponding bank to disable
  262. * interrupts for that pin.
  263. */
  264. static void zynq_gpio_irq_mask(struct irq_data *irq_data)
  265. {
  266. unsigned int device_pin_num, bank_num, bank_pin_num;
  267. struct zynq_gpio *gpio = irq_data_get_irq_chip_data(irq_data);
  268. device_pin_num = irq_data->hwirq;
  269. zynq_gpio_get_bank_pin(device_pin_num, &bank_num, &bank_pin_num, gpio);
  270. writel_relaxed(BIT(bank_pin_num),
  271. gpio->base_addr + ZYNQ_GPIO_INTDIS_OFFSET(bank_num));
  272. }
  273. /**
  274. * zynq_gpio_irq_unmask - Enable the interrupts for a gpio pin
  275. * @irq_data: irq data containing irq number of gpio pin for the interrupt
  276. * to enable
  277. *
  278. * This function calculates the gpio pin number from irq number and sets the
  279. * bit in the Interrupt Enable register of the corresponding bank to enable
  280. * interrupts for that pin.
  281. */
  282. static void zynq_gpio_irq_unmask(struct irq_data *irq_data)
  283. {
  284. unsigned int device_pin_num, bank_num, bank_pin_num;
  285. struct zynq_gpio *gpio = irq_data_get_irq_chip_data(irq_data);
  286. device_pin_num = irq_data->hwirq;
  287. zynq_gpio_get_bank_pin(device_pin_num, &bank_num, &bank_pin_num, gpio);
  288. writel_relaxed(BIT(bank_pin_num),
  289. gpio->base_addr + ZYNQ_GPIO_INTEN_OFFSET(bank_num));
  290. }
  291. /**
  292. * zynq_gpio_irq_ack - Acknowledge the interrupt of a gpio pin
  293. * @irq_data: irq data containing irq number of gpio pin for the interrupt
  294. * to ack
  295. *
  296. * This function calculates gpio pin number from irq number and sets the bit
  297. * in the Interrupt Status Register of the corresponding bank, to ACK the irq.
  298. */
  299. static void zynq_gpio_irq_ack(struct irq_data *irq_data)
  300. {
  301. unsigned int device_pin_num, bank_num, bank_pin_num;
  302. struct zynq_gpio *gpio = irq_data_get_irq_chip_data(irq_data);
  303. device_pin_num = irq_data->hwirq;
  304. zynq_gpio_get_bank_pin(device_pin_num, &bank_num, &bank_pin_num, gpio);
  305. writel_relaxed(BIT(bank_pin_num),
  306. gpio->base_addr + ZYNQ_GPIO_INTSTS_OFFSET(bank_num));
  307. }
  308. /**
  309. * zynq_gpio_irq_enable - Enable the interrupts for a gpio pin
  310. * @irq_data: irq data containing irq number of gpio pin for the interrupt
  311. * to enable
  312. *
  313. * Clears the INTSTS bit and unmasks the given interrupt.
  314. */
  315. static void zynq_gpio_irq_enable(struct irq_data *irq_data)
  316. {
  317. /*
  318. * The Zynq GPIO controller does not disable interrupt detection when
  319. * the interrupt is masked and only disables the propagation of the
  320. * interrupt. This means when the controller detects an interrupt
  321. * condition while the interrupt is logically disabled it will propagate
  322. * that interrupt event once the interrupt is enabled. This will cause
  323. * the interrupt consumer to see spurious interrupts to prevent this
  324. * first make sure that the interrupt is not asserted and then enable
  325. * it.
  326. */
  327. zynq_gpio_irq_ack(irq_data);
  328. zynq_gpio_irq_unmask(irq_data);
  329. }
  330. /**
  331. * zynq_gpio_set_irq_type - Set the irq type for a gpio pin
  332. * @irq_data: irq data containing irq number of gpio pin
  333. * @type: interrupt type that is to be set for the gpio pin
  334. *
  335. * This function gets the gpio pin number and its bank from the gpio pin number
  336. * and configures the INT_TYPE, INT_POLARITY and INT_ANY registers.
  337. *
  338. * Return: 0, negative error otherwise.
  339. * TYPE-EDGE_RISING, INT_TYPE - 1, INT_POLARITY - 1, INT_ANY - 0;
  340. * TYPE-EDGE_FALLING, INT_TYPE - 1, INT_POLARITY - 0, INT_ANY - 0;
  341. * TYPE-EDGE_BOTH, INT_TYPE - 1, INT_POLARITY - NA, INT_ANY - 1;
  342. * TYPE-LEVEL_HIGH, INT_TYPE - 0, INT_POLARITY - 1, INT_ANY - NA;
  343. * TYPE-LEVEL_LOW, INT_TYPE - 0, INT_POLARITY - 0, INT_ANY - NA
  344. */
  345. static int zynq_gpio_set_irq_type(struct irq_data *irq_data, unsigned int type)
  346. {
  347. u32 int_type, int_pol, int_any;
  348. unsigned int device_pin_num, bank_num, bank_pin_num;
  349. struct zynq_gpio *gpio = irq_data_get_irq_chip_data(irq_data);
  350. device_pin_num = irq_data->hwirq;
  351. zynq_gpio_get_bank_pin(device_pin_num, &bank_num, &bank_pin_num, gpio);
  352. int_type = readl_relaxed(gpio->base_addr +
  353. ZYNQ_GPIO_INTTYPE_OFFSET(bank_num));
  354. int_pol = readl_relaxed(gpio->base_addr +
  355. ZYNQ_GPIO_INTPOL_OFFSET(bank_num));
  356. int_any = readl_relaxed(gpio->base_addr +
  357. ZYNQ_GPIO_INTANY_OFFSET(bank_num));
  358. /*
  359. * based on the type requested, configure the INT_TYPE, INT_POLARITY
  360. * and INT_ANY registers
  361. */
  362. switch (type) {
  363. case IRQ_TYPE_EDGE_RISING:
  364. int_type |= BIT(bank_pin_num);
  365. int_pol |= BIT(bank_pin_num);
  366. int_any &= ~BIT(bank_pin_num);
  367. break;
  368. case IRQ_TYPE_EDGE_FALLING:
  369. int_type |= BIT(bank_pin_num);
  370. int_pol &= ~BIT(bank_pin_num);
  371. int_any &= ~BIT(bank_pin_num);
  372. break;
  373. case IRQ_TYPE_EDGE_BOTH:
  374. int_type |= BIT(bank_pin_num);
  375. int_any |= BIT(bank_pin_num);
  376. break;
  377. case IRQ_TYPE_LEVEL_HIGH:
  378. int_type &= ~BIT(bank_pin_num);
  379. int_pol |= BIT(bank_pin_num);
  380. break;
  381. case IRQ_TYPE_LEVEL_LOW:
  382. int_type &= ~BIT(bank_pin_num);
  383. int_pol &= ~BIT(bank_pin_num);
  384. break;
  385. default:
  386. return -EINVAL;
  387. }
  388. writel_relaxed(int_type,
  389. gpio->base_addr + ZYNQ_GPIO_INTTYPE_OFFSET(bank_num));
  390. writel_relaxed(int_pol,
  391. gpio->base_addr + ZYNQ_GPIO_INTPOL_OFFSET(bank_num));
  392. writel_relaxed(int_any,
  393. gpio->base_addr + ZYNQ_GPIO_INTANY_OFFSET(bank_num));
  394. if (type & IRQ_TYPE_LEVEL_MASK) {
  395. __irq_set_chip_handler_name_locked(irq_data->irq,
  396. &zynq_gpio_level_irqchip, handle_fasteoi_irq, NULL);
  397. } else {
  398. __irq_set_chip_handler_name_locked(irq_data->irq,
  399. &zynq_gpio_edge_irqchip, handle_level_irq, NULL);
  400. }
  401. return 0;
  402. }
  403. static int zynq_gpio_set_wake(struct irq_data *data, unsigned int on)
  404. {
  405. struct zynq_gpio *gpio = irq_data_get_irq_chip_data(data);
  406. irq_set_irq_wake(gpio->irq, on);
  407. return 0;
  408. }
  409. /* irq chip descriptor */
  410. static struct irq_chip zynq_gpio_level_irqchip = {
  411. .name = DRIVER_NAME,
  412. .irq_enable = zynq_gpio_irq_enable,
  413. .irq_eoi = zynq_gpio_irq_ack,
  414. .irq_mask = zynq_gpio_irq_mask,
  415. .irq_unmask = zynq_gpio_irq_unmask,
  416. .irq_set_type = zynq_gpio_set_irq_type,
  417. .irq_set_wake = zynq_gpio_set_wake,
  418. .flags = IRQCHIP_EOI_THREADED | IRQCHIP_EOI_IF_HANDLED |
  419. IRQCHIP_MASK_ON_SUSPEND,
  420. };
  421. static struct irq_chip zynq_gpio_edge_irqchip = {
  422. .name = DRIVER_NAME,
  423. .irq_enable = zynq_gpio_irq_enable,
  424. .irq_ack = zynq_gpio_irq_ack,
  425. .irq_mask = zynq_gpio_irq_mask,
  426. .irq_unmask = zynq_gpio_irq_unmask,
  427. .irq_set_type = zynq_gpio_set_irq_type,
  428. .irq_set_wake = zynq_gpio_set_wake,
  429. .flags = IRQCHIP_MASK_ON_SUSPEND,
  430. };
  431. static void zynq_gpio_handle_bank_irq(struct zynq_gpio *gpio,
  432. unsigned int bank_num,
  433. unsigned long pending)
  434. {
  435. unsigned int bank_offset = gpio->p_data->bank_min[bank_num];
  436. struct irq_domain *irqdomain = gpio->chip.irqdomain;
  437. int offset;
  438. if (!pending)
  439. return;
  440. for_each_set_bit(offset, &pending, 32) {
  441. unsigned int gpio_irq;
  442. gpio_irq = irq_find_mapping(irqdomain, offset + bank_offset);
  443. generic_handle_irq(gpio_irq);
  444. }
  445. }
  446. /**
  447. * zynq_gpio_irqhandler - IRQ handler for the gpio banks of a gpio device
  448. * @irq: irq number of the gpio bank where interrupt has occurred
  449. * @desc: irq descriptor instance of the 'irq'
  450. *
  451. * This function reads the Interrupt Status Register of each bank to get the
  452. * gpio pin number which has triggered an interrupt. It then acks the triggered
  453. * interrupt and calls the pin specific handler set by the higher layer
  454. * application for that pin.
  455. * Note: A bug is reported if no handler is set for the gpio pin.
  456. */
  457. static void zynq_gpio_irqhandler(unsigned int irq, struct irq_desc *desc)
  458. {
  459. u32 int_sts, int_enb;
  460. unsigned int bank_num;
  461. struct zynq_gpio *gpio = irq_get_handler_data(irq);
  462. struct irq_chip *irqchip = irq_desc_get_chip(desc);
  463. chained_irq_enter(irqchip, desc);
  464. for (bank_num = 0; bank_num < gpio->p_data->max_bank; bank_num++) {
  465. int_sts = readl_relaxed(gpio->base_addr +
  466. ZYNQ_GPIO_INTSTS_OFFSET(bank_num));
  467. int_enb = readl_relaxed(gpio->base_addr +
  468. ZYNQ_GPIO_INTMASK_OFFSET(bank_num));
  469. zynq_gpio_handle_bank_irq(gpio, bank_num, int_sts & ~int_enb);
  470. }
  471. chained_irq_exit(irqchip, desc);
  472. }
  473. static int __maybe_unused zynq_gpio_suspend(struct device *dev)
  474. {
  475. struct platform_device *pdev = to_platform_device(dev);
  476. int irq = platform_get_irq(pdev, 0);
  477. struct irq_data *data = irq_get_irq_data(irq);
  478. if (!irqd_is_wakeup_set(data))
  479. return pm_runtime_force_suspend(dev);
  480. return 0;
  481. }
  482. static int __maybe_unused zynq_gpio_resume(struct device *dev)
  483. {
  484. struct platform_device *pdev = to_platform_device(dev);
  485. int irq = platform_get_irq(pdev, 0);
  486. struct irq_data *data = irq_get_irq_data(irq);
  487. if (!irqd_is_wakeup_set(data))
  488. return pm_runtime_force_resume(dev);
  489. return 0;
  490. }
  491. static int __maybe_unused zynq_gpio_runtime_suspend(struct device *dev)
  492. {
  493. struct platform_device *pdev = to_platform_device(dev);
  494. struct zynq_gpio *gpio = platform_get_drvdata(pdev);
  495. clk_disable_unprepare(gpio->clk);
  496. return 0;
  497. }
  498. static int __maybe_unused zynq_gpio_runtime_resume(struct device *dev)
  499. {
  500. struct platform_device *pdev = to_platform_device(dev);
  501. struct zynq_gpio *gpio = platform_get_drvdata(pdev);
  502. return clk_prepare_enable(gpio->clk);
  503. }
  504. static int zynq_gpio_request(struct gpio_chip *chip, unsigned offset)
  505. {
  506. int ret;
  507. ret = pm_runtime_get_sync(chip->dev);
  508. /*
  509. * If the device is already active pm_runtime_get() will return 1 on
  510. * success, but gpio_request still needs to return 0.
  511. */
  512. return ret < 0 ? ret : 0;
  513. }
  514. static void zynq_gpio_free(struct gpio_chip *chip, unsigned offset)
  515. {
  516. pm_runtime_put(chip->dev);
  517. }
  518. static const struct dev_pm_ops zynq_gpio_dev_pm_ops = {
  519. SET_SYSTEM_SLEEP_PM_OPS(zynq_gpio_suspend, zynq_gpio_resume)
  520. SET_RUNTIME_PM_OPS(zynq_gpio_runtime_suspend,
  521. zynq_gpio_runtime_resume, NULL)
  522. };
  523. static const struct zynq_platform_data zynqmp_gpio_def = {
  524. .label = "zynqmp_gpio",
  525. .ngpio = ZYNQMP_GPIO_NR_GPIOS,
  526. .max_bank = ZYNQMP_GPIO_MAX_BANK,
  527. .bank_min[0] = ZYNQ_GPIO_BANK0_PIN_MIN(MP),
  528. .bank_max[0] = ZYNQ_GPIO_BANK0_PIN_MAX(MP),
  529. .bank_min[1] = ZYNQ_GPIO_BANK1_PIN_MIN(MP),
  530. .bank_max[1] = ZYNQ_GPIO_BANK1_PIN_MAX(MP),
  531. .bank_min[2] = ZYNQ_GPIO_BANK2_PIN_MIN(MP),
  532. .bank_max[2] = ZYNQ_GPIO_BANK2_PIN_MAX(MP),
  533. .bank_min[3] = ZYNQ_GPIO_BANK3_PIN_MIN(MP),
  534. .bank_max[3] = ZYNQ_GPIO_BANK3_PIN_MAX(MP),
  535. .bank_min[4] = ZYNQ_GPIO_BANK4_PIN_MIN(MP),
  536. .bank_max[4] = ZYNQ_GPIO_BANK4_PIN_MAX(MP),
  537. .bank_min[5] = ZYNQ_GPIO_BANK5_PIN_MIN(MP),
  538. .bank_max[5] = ZYNQ_GPIO_BANK5_PIN_MAX(MP),
  539. };
  540. static const struct zynq_platform_data zynq_gpio_def = {
  541. .label = "zynq_gpio",
  542. .ngpio = ZYNQ_GPIO_NR_GPIOS,
  543. .max_bank = ZYNQ_GPIO_MAX_BANK,
  544. .bank_min[0] = ZYNQ_GPIO_BANK0_PIN_MIN(),
  545. .bank_max[0] = ZYNQ_GPIO_BANK0_PIN_MAX(),
  546. .bank_min[1] = ZYNQ_GPIO_BANK1_PIN_MIN(),
  547. .bank_max[1] = ZYNQ_GPIO_BANK1_PIN_MAX(),
  548. .bank_min[2] = ZYNQ_GPIO_BANK2_PIN_MIN(),
  549. .bank_max[2] = ZYNQ_GPIO_BANK2_PIN_MAX(),
  550. .bank_min[3] = ZYNQ_GPIO_BANK3_PIN_MIN(),
  551. .bank_max[3] = ZYNQ_GPIO_BANK3_PIN_MAX(),
  552. };
  553. static const struct of_device_id zynq_gpio_of_match[] = {
  554. { .compatible = "xlnx,zynq-gpio-1.0", .data = (void *)&zynq_gpio_def },
  555. { .compatible = "xlnx,zynqmp-gpio-1.0",
  556. .data = (void *)&zynqmp_gpio_def },
  557. { /* end of table */ }
  558. };
  559. MODULE_DEVICE_TABLE(of, zynq_gpio_of_match);
  560. /**
  561. * zynq_gpio_probe - Initialization method for a zynq_gpio device
  562. * @pdev: platform device instance
  563. *
  564. * This function allocates memory resources for the gpio device and registers
  565. * all the banks of the device. It will also set up interrupts for the gpio
  566. * pins.
  567. * Note: Interrupts are disabled for all the banks during initialization.
  568. *
  569. * Return: 0 on success, negative error otherwise.
  570. */
  571. static int zynq_gpio_probe(struct platform_device *pdev)
  572. {
  573. int ret, bank_num;
  574. struct zynq_gpio *gpio;
  575. struct gpio_chip *chip;
  576. struct resource *res;
  577. const struct of_device_id *match;
  578. gpio = devm_kzalloc(&pdev->dev, sizeof(*gpio), GFP_KERNEL);
  579. if (!gpio)
  580. return -ENOMEM;
  581. match = of_match_node(zynq_gpio_of_match, pdev->dev.of_node);
  582. if (!match) {
  583. dev_err(&pdev->dev, "of_match_node() failed\n");
  584. return -EINVAL;
  585. }
  586. gpio->p_data = match->data;
  587. platform_set_drvdata(pdev, gpio);
  588. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  589. gpio->base_addr = devm_ioremap_resource(&pdev->dev, res);
  590. if (IS_ERR(gpio->base_addr))
  591. return PTR_ERR(gpio->base_addr);
  592. gpio->irq = platform_get_irq(pdev, 0);
  593. if (gpio->irq < 0) {
  594. dev_err(&pdev->dev, "invalid IRQ\n");
  595. return gpio->irq;
  596. }
  597. /* configure the gpio chip */
  598. chip = &gpio->chip;
  599. chip->label = gpio->p_data->label;
  600. chip->owner = THIS_MODULE;
  601. chip->dev = &pdev->dev;
  602. chip->get = zynq_gpio_get_value;
  603. chip->set = zynq_gpio_set_value;
  604. chip->request = zynq_gpio_request;
  605. chip->free = zynq_gpio_free;
  606. chip->direction_input = zynq_gpio_dir_in;
  607. chip->direction_output = zynq_gpio_dir_out;
  608. chip->base = -1;
  609. chip->ngpio = gpio->p_data->ngpio;
  610. /* Enable GPIO clock */
  611. gpio->clk = devm_clk_get(&pdev->dev, NULL);
  612. if (IS_ERR(gpio->clk)) {
  613. dev_err(&pdev->dev, "input clock not found.\n");
  614. return PTR_ERR(gpio->clk);
  615. }
  616. ret = clk_prepare_enable(gpio->clk);
  617. if (ret) {
  618. dev_err(&pdev->dev, "Unable to enable clock.\n");
  619. return ret;
  620. }
  621. /* report a bug if gpio chip registration fails */
  622. ret = gpiochip_add(chip);
  623. if (ret) {
  624. dev_err(&pdev->dev, "Failed to add gpio chip\n");
  625. goto err_disable_clk;
  626. }
  627. /* disable interrupts for all banks */
  628. for (bank_num = 0; bank_num < gpio->p_data->max_bank; bank_num++)
  629. writel_relaxed(ZYNQ_GPIO_IXR_DISABLE_ALL, gpio->base_addr +
  630. ZYNQ_GPIO_INTDIS_OFFSET(bank_num));
  631. ret = gpiochip_irqchip_add(chip, &zynq_gpio_edge_irqchip, 0,
  632. handle_level_irq, IRQ_TYPE_NONE);
  633. if (ret) {
  634. dev_err(&pdev->dev, "Failed to add irq chip\n");
  635. goto err_rm_gpiochip;
  636. }
  637. gpiochip_set_chained_irqchip(chip, &zynq_gpio_edge_irqchip, gpio->irq,
  638. zynq_gpio_irqhandler);
  639. pm_runtime_set_active(&pdev->dev);
  640. pm_runtime_enable(&pdev->dev);
  641. return 0;
  642. err_rm_gpiochip:
  643. gpiochip_remove(chip);
  644. err_disable_clk:
  645. clk_disable_unprepare(gpio->clk);
  646. return ret;
  647. }
  648. /**
  649. * zynq_gpio_remove - Driver removal function
  650. * @pdev: platform device instance
  651. *
  652. * Return: 0 always
  653. */
  654. static int zynq_gpio_remove(struct platform_device *pdev)
  655. {
  656. struct zynq_gpio *gpio = platform_get_drvdata(pdev);
  657. pm_runtime_get_sync(&pdev->dev);
  658. gpiochip_remove(&gpio->chip);
  659. clk_disable_unprepare(gpio->clk);
  660. device_set_wakeup_capable(&pdev->dev, 0);
  661. return 0;
  662. }
  663. static struct platform_driver zynq_gpio_driver = {
  664. .driver = {
  665. .name = DRIVER_NAME,
  666. .pm = &zynq_gpio_dev_pm_ops,
  667. .of_match_table = zynq_gpio_of_match,
  668. },
  669. .probe = zynq_gpio_probe,
  670. .remove = zynq_gpio_remove,
  671. };
  672. /**
  673. * zynq_gpio_init - Initial driver registration call
  674. *
  675. * Return: value from platform_driver_register
  676. */
  677. static int __init zynq_gpio_init(void)
  678. {
  679. return platform_driver_register(&zynq_gpio_driver);
  680. }
  681. postcore_initcall(zynq_gpio_init);
  682. MODULE_AUTHOR("Xilinx Inc.");
  683. MODULE_DESCRIPTION("Zynq GPIO driver");
  684. MODULE_LICENSE("GPL");