exynos-cpufreq.h 2.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990
  1. /*
  2. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * EXYNOS - CPUFreq support
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. enum cpufreq_level_index {
  12. L0, L1, L2, L3, L4,
  13. L5, L6, L7, L8, L9,
  14. L10, L11, L12, L13, L14,
  15. L15, L16, L17, L18, L19,
  16. L20,
  17. };
  18. enum exynos_soc_type {
  19. EXYNOS_SOC_4212,
  20. EXYNOS_SOC_4412,
  21. EXYNOS_SOC_5250,
  22. };
  23. #define APLL_FREQ(f, a0, a1, a2, a3, a4, a5, a6, a7, b0, b1, b2, m, p, s) \
  24. { \
  25. .freq = (f) * 1000, \
  26. .clk_div_cpu0 = ((a0) | (a1) << 4 | (a2) << 8 | (a3) << 12 | \
  27. (a4) << 16 | (a5) << 20 | (a6) << 24 | (a7) << 28), \
  28. .clk_div_cpu1 = (b0 << 0 | b1 << 4 | b2 << 8), \
  29. .mps = ((m) << 16 | (p) << 8 | (s)), \
  30. }
  31. struct apll_freq {
  32. unsigned int freq;
  33. u32 clk_div_cpu0;
  34. u32 clk_div_cpu1;
  35. u32 mps;
  36. };
  37. struct exynos_dvfs_info {
  38. enum exynos_soc_type type;
  39. struct device *dev;
  40. unsigned long mpll_freq_khz;
  41. unsigned int pll_safe_idx;
  42. struct clk *cpu_clk;
  43. unsigned int *volt_table;
  44. struct cpufreq_frequency_table *freq_table;
  45. void (*set_freq)(unsigned int, unsigned int);
  46. bool (*need_apll_change)(unsigned int, unsigned int);
  47. void __iomem *cmu_regs;
  48. };
  49. #ifdef CONFIG_ARM_EXYNOS4X12_CPUFREQ
  50. extern int exynos4x12_cpufreq_init(struct exynos_dvfs_info *);
  51. #else
  52. static inline int exynos4x12_cpufreq_init(struct exynos_dvfs_info *info)
  53. {
  54. return -EOPNOTSUPP;
  55. }
  56. #endif
  57. #ifdef CONFIG_ARM_EXYNOS5250_CPUFREQ
  58. extern int exynos5250_cpufreq_init(struct exynos_dvfs_info *);
  59. #else
  60. static inline int exynos5250_cpufreq_init(struct exynos_dvfs_info *info)
  61. {
  62. return -EOPNOTSUPP;
  63. }
  64. #endif
  65. #define EXYNOS4_CLKSRC_CPU 0x14200
  66. #define EXYNOS4_CLKMUX_STATCPU 0x14400
  67. #define EXYNOS4_CLKDIV_CPU 0x14500
  68. #define EXYNOS4_CLKDIV_CPU1 0x14504
  69. #define EXYNOS4_CLKDIV_STATCPU 0x14600
  70. #define EXYNOS4_CLKDIV_STATCPU1 0x14604
  71. #define EXYNOS4_CLKSRC_CPU_MUXCORE_SHIFT (16)
  72. #define EXYNOS4_CLKMUX_STATCPU_MUXCORE_MASK (0x7 << EXYNOS4_CLKSRC_CPU_MUXCORE_SHIFT)
  73. #define EXYNOS5_APLL_LOCK 0x00000
  74. #define EXYNOS5_APLL_CON0 0x00100
  75. #define EXYNOS5_CLKMUX_STATCPU 0x00400
  76. #define EXYNOS5_CLKDIV_CPU0 0x00500
  77. #define EXYNOS5_CLKDIV_CPU1 0x00504
  78. #define EXYNOS5_CLKDIV_STATCPU0 0x00600
  79. #define EXYNOS5_CLKDIV_STATCPU1 0x00604