clk-s5pv210-audss.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241
  1. /*
  2. * Copyright (c) 2014 Tomasz Figa <t.figa@samsung.com>
  3. *
  4. * Based on Exynos Audio Subsystem Clock Controller driver:
  5. *
  6. * Copyright (c) 2013 Samsung Electronics Co., Ltd.
  7. * Author: Padmavathi Venna <padma.v@samsung.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * Driver for Audio Subsystem Clock Controller of S5PV210-compatible SoCs.
  14. */
  15. #include <linux/clkdev.h>
  16. #include <linux/io.h>
  17. #include <linux/clk-provider.h>
  18. #include <linux/of_address.h>
  19. #include <linux/syscore_ops.h>
  20. #include <linux/module.h>
  21. #include <linux/platform_device.h>
  22. #include <dt-bindings/clock/s5pv210-audss.h>
  23. static DEFINE_SPINLOCK(lock);
  24. static struct clk **clk_table;
  25. static void __iomem *reg_base;
  26. static struct clk_onecell_data clk_data;
  27. #define ASS_CLK_SRC 0x0
  28. #define ASS_CLK_DIV 0x4
  29. #define ASS_CLK_GATE 0x8
  30. #ifdef CONFIG_PM_SLEEP
  31. static unsigned long reg_save[][2] = {
  32. {ASS_CLK_SRC, 0},
  33. {ASS_CLK_DIV, 0},
  34. {ASS_CLK_GATE, 0},
  35. };
  36. static int s5pv210_audss_clk_suspend(void)
  37. {
  38. int i;
  39. for (i = 0; i < ARRAY_SIZE(reg_save); i++)
  40. reg_save[i][1] = readl(reg_base + reg_save[i][0]);
  41. return 0;
  42. }
  43. static void s5pv210_audss_clk_resume(void)
  44. {
  45. int i;
  46. for (i = 0; i < ARRAY_SIZE(reg_save); i++)
  47. writel(reg_save[i][1], reg_base + reg_save[i][0]);
  48. }
  49. static struct syscore_ops s5pv210_audss_clk_syscore_ops = {
  50. .suspend = s5pv210_audss_clk_suspend,
  51. .resume = s5pv210_audss_clk_resume,
  52. };
  53. #endif /* CONFIG_PM_SLEEP */
  54. /* register s5pv210_audss clocks */
  55. static int s5pv210_audss_clk_probe(struct platform_device *pdev)
  56. {
  57. int i, ret = 0;
  58. struct resource *res;
  59. const char *mout_audss_p[2];
  60. const char *mout_i2s_p[3];
  61. const char *hclk_p;
  62. struct clk *hclk, *pll_ref, *pll_in, *cdclk, *sclk_audio;
  63. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  64. reg_base = devm_ioremap_resource(&pdev->dev, res);
  65. if (IS_ERR(reg_base)) {
  66. dev_err(&pdev->dev, "failed to map audss registers\n");
  67. return PTR_ERR(reg_base);
  68. }
  69. clk_table = devm_kzalloc(&pdev->dev,
  70. sizeof(struct clk *) * AUDSS_MAX_CLKS,
  71. GFP_KERNEL);
  72. if (!clk_table)
  73. return -ENOMEM;
  74. clk_data.clks = clk_table;
  75. clk_data.clk_num = AUDSS_MAX_CLKS;
  76. hclk = devm_clk_get(&pdev->dev, "hclk");
  77. if (IS_ERR(hclk)) {
  78. dev_err(&pdev->dev, "failed to get hclk clock\n");
  79. return PTR_ERR(hclk);
  80. }
  81. pll_in = devm_clk_get(&pdev->dev, "fout_epll");
  82. if (IS_ERR(pll_in)) {
  83. dev_err(&pdev->dev, "failed to get fout_epll clock\n");
  84. return PTR_ERR(pll_in);
  85. }
  86. sclk_audio = devm_clk_get(&pdev->dev, "sclk_audio0");
  87. if (IS_ERR(sclk_audio)) {
  88. dev_err(&pdev->dev, "failed to get sclk_audio0 clock\n");
  89. return PTR_ERR(sclk_audio);
  90. }
  91. /* iiscdclk0 is an optional external I2S codec clock */
  92. cdclk = devm_clk_get(&pdev->dev, "iiscdclk0");
  93. pll_ref = devm_clk_get(&pdev->dev, "xxti");
  94. if (!IS_ERR(pll_ref))
  95. mout_audss_p[0] = __clk_get_name(pll_ref);
  96. else
  97. mout_audss_p[0] = "xxti";
  98. mout_audss_p[1] = __clk_get_name(pll_in);
  99. clk_table[CLK_MOUT_AUDSS] = clk_register_mux(NULL, "mout_audss",
  100. mout_audss_p, ARRAY_SIZE(mout_audss_p),
  101. CLK_SET_RATE_NO_REPARENT,
  102. reg_base + ASS_CLK_SRC, 0, 1, 0, &lock);
  103. mout_i2s_p[0] = "mout_audss";
  104. if (!IS_ERR(cdclk))
  105. mout_i2s_p[1] = __clk_get_name(cdclk);
  106. else
  107. mout_i2s_p[1] = "iiscdclk0";
  108. mout_i2s_p[2] = __clk_get_name(sclk_audio);
  109. clk_table[CLK_MOUT_I2S_A] = clk_register_mux(NULL, "mout_i2s_audss",
  110. mout_i2s_p, ARRAY_SIZE(mout_i2s_p),
  111. CLK_SET_RATE_NO_REPARENT,
  112. reg_base + ASS_CLK_SRC, 2, 2, 0, &lock);
  113. clk_table[CLK_DOUT_AUD_BUS] = clk_register_divider(NULL,
  114. "dout_aud_bus", "mout_audss", 0,
  115. reg_base + ASS_CLK_DIV, 0, 4, 0, &lock);
  116. clk_table[CLK_DOUT_I2S_A] = clk_register_divider(NULL, "dout_i2s_audss",
  117. "mout_i2s_audss", 0, reg_base + ASS_CLK_DIV,
  118. 4, 4, 0, &lock);
  119. clk_table[CLK_I2S] = clk_register_gate(NULL, "i2s_audss",
  120. "dout_i2s_audss", CLK_SET_RATE_PARENT,
  121. reg_base + ASS_CLK_GATE, 6, 0, &lock);
  122. hclk_p = __clk_get_name(hclk);
  123. clk_table[CLK_HCLK_I2S] = clk_register_gate(NULL, "hclk_i2s_audss",
  124. hclk_p, CLK_IGNORE_UNUSED,
  125. reg_base + ASS_CLK_GATE, 5, 0, &lock);
  126. clk_table[CLK_HCLK_UART] = clk_register_gate(NULL, "hclk_uart_audss",
  127. hclk_p, CLK_IGNORE_UNUSED,
  128. reg_base + ASS_CLK_GATE, 4, 0, &lock);
  129. clk_table[CLK_HCLK_HWA] = clk_register_gate(NULL, "hclk_hwa_audss",
  130. hclk_p, CLK_IGNORE_UNUSED,
  131. reg_base + ASS_CLK_GATE, 3, 0, &lock);
  132. clk_table[CLK_HCLK_DMA] = clk_register_gate(NULL, "hclk_dma_audss",
  133. hclk_p, CLK_IGNORE_UNUSED,
  134. reg_base + ASS_CLK_GATE, 2, 0, &lock);
  135. clk_table[CLK_HCLK_BUF] = clk_register_gate(NULL, "hclk_buf_audss",
  136. hclk_p, CLK_IGNORE_UNUSED,
  137. reg_base + ASS_CLK_GATE, 1, 0, &lock);
  138. clk_table[CLK_HCLK_RP] = clk_register_gate(NULL, "hclk_rp_audss",
  139. hclk_p, CLK_IGNORE_UNUSED,
  140. reg_base + ASS_CLK_GATE, 0, 0, &lock);
  141. for (i = 0; i < clk_data.clk_num; i++) {
  142. if (IS_ERR(clk_table[i])) {
  143. dev_err(&pdev->dev, "failed to register clock %d\n", i);
  144. ret = PTR_ERR(clk_table[i]);
  145. goto unregister;
  146. }
  147. }
  148. ret = of_clk_add_provider(pdev->dev.of_node, of_clk_src_onecell_get,
  149. &clk_data);
  150. if (ret) {
  151. dev_err(&pdev->dev, "failed to add clock provider\n");
  152. goto unregister;
  153. }
  154. #ifdef CONFIG_PM_SLEEP
  155. register_syscore_ops(&s5pv210_audss_clk_syscore_ops);
  156. #endif
  157. return 0;
  158. unregister:
  159. for (i = 0; i < clk_data.clk_num; i++) {
  160. if (!IS_ERR(clk_table[i]))
  161. clk_unregister(clk_table[i]);
  162. }
  163. return ret;
  164. }
  165. static int s5pv210_audss_clk_remove(struct platform_device *pdev)
  166. {
  167. int i;
  168. of_clk_del_provider(pdev->dev.of_node);
  169. for (i = 0; i < clk_data.clk_num; i++) {
  170. if (!IS_ERR(clk_table[i]))
  171. clk_unregister(clk_table[i]);
  172. }
  173. return 0;
  174. }
  175. static const struct of_device_id s5pv210_audss_clk_of_match[] = {
  176. { .compatible = "samsung,s5pv210-audss-clock", },
  177. {},
  178. };
  179. static struct platform_driver s5pv210_audss_clk_driver = {
  180. .driver = {
  181. .name = "s5pv210-audss-clk",
  182. .of_match_table = s5pv210_audss_clk_of_match,
  183. },
  184. .probe = s5pv210_audss_clk_probe,
  185. .remove = s5pv210_audss_clk_remove,
  186. };
  187. static int __init s5pv210_audss_clk_init(void)
  188. {
  189. return platform_driver_register(&s5pv210_audss_clk_driver);
  190. }
  191. core_initcall(s5pv210_audss_clk_init);
  192. static void __exit s5pv210_audss_clk_exit(void)
  193. {
  194. platform_driver_unregister(&s5pv210_audss_clk_driver);
  195. }
  196. module_exit(s5pv210_audss_clk_exit);
  197. MODULE_AUTHOR("Tomasz Figa <t.figa@samsung.com>");
  198. MODULE_DESCRIPTION("S5PV210 Audio Subsystem Clock Controller");
  199. MODULE_LICENSE("GPL v2");
  200. MODULE_ALIAS("platform:s5pv210-audss-clk");