clk-s3c2410-dclk.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440
  1. /*
  2. * Copyright (c) 2013 Heiko Stuebner <heiko@sntech.de>
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * Common Clock Framework support for s3c24xx external clock output.
  9. */
  10. #include <linux/platform_device.h>
  11. #include <linux/module.h>
  12. #include "clk.h"
  13. /* legacy access to misccr, until dt conversion is finished */
  14. #include <mach/hardware.h>
  15. #include <mach/regs-gpio.h>
  16. #define MUX_DCLK0 0
  17. #define MUX_DCLK1 1
  18. #define DIV_DCLK0 2
  19. #define DIV_DCLK1 3
  20. #define GATE_DCLK0 4
  21. #define GATE_DCLK1 5
  22. #define MUX_CLKOUT0 6
  23. #define MUX_CLKOUT1 7
  24. #define DCLK_MAX_CLKS (MUX_CLKOUT1 + 1)
  25. enum supported_socs {
  26. S3C2410,
  27. S3C2412,
  28. S3C2440,
  29. S3C2443,
  30. };
  31. struct s3c24xx_dclk_drv_data {
  32. const char **clkout0_parent_names;
  33. int clkout0_num_parents;
  34. const char **clkout1_parent_names;
  35. int clkout1_num_parents;
  36. const char **mux_parent_names;
  37. int mux_num_parents;
  38. };
  39. /*
  40. * Clock for output-parent selection in misccr
  41. */
  42. struct s3c24xx_clkout {
  43. struct clk_hw hw;
  44. u32 mask;
  45. u8 shift;
  46. };
  47. #define to_s3c24xx_clkout(_hw) container_of(_hw, struct s3c24xx_clkout, hw)
  48. static u8 s3c24xx_clkout_get_parent(struct clk_hw *hw)
  49. {
  50. struct s3c24xx_clkout *clkout = to_s3c24xx_clkout(hw);
  51. int num_parents = __clk_get_num_parents(hw->clk);
  52. u32 val;
  53. val = readl_relaxed(S3C24XX_MISCCR) >> clkout->shift;
  54. val >>= clkout->shift;
  55. val &= clkout->mask;
  56. if (val >= num_parents)
  57. return -EINVAL;
  58. return val;
  59. }
  60. static int s3c24xx_clkout_set_parent(struct clk_hw *hw, u8 index)
  61. {
  62. struct s3c24xx_clkout *clkout = to_s3c24xx_clkout(hw);
  63. int ret = 0;
  64. s3c2410_modify_misccr((clkout->mask << clkout->shift),
  65. (index << clkout->shift));
  66. return ret;
  67. }
  68. static const struct clk_ops s3c24xx_clkout_ops = {
  69. .get_parent = s3c24xx_clkout_get_parent,
  70. .set_parent = s3c24xx_clkout_set_parent,
  71. .determine_rate = __clk_mux_determine_rate,
  72. };
  73. static struct clk *s3c24xx_register_clkout(struct device *dev, const char *name,
  74. const char **parent_names, u8 num_parents,
  75. u8 shift, u32 mask)
  76. {
  77. struct s3c24xx_clkout *clkout;
  78. struct clk *clk;
  79. struct clk_init_data init;
  80. /* allocate the clkout */
  81. clkout = kzalloc(sizeof(*clkout), GFP_KERNEL);
  82. if (!clkout)
  83. return ERR_PTR(-ENOMEM);
  84. init.name = name;
  85. init.ops = &s3c24xx_clkout_ops;
  86. init.flags = CLK_IS_BASIC;
  87. init.parent_names = parent_names;
  88. init.num_parents = num_parents;
  89. clkout->shift = shift;
  90. clkout->mask = mask;
  91. clkout->hw.init = &init;
  92. clk = clk_register(dev, &clkout->hw);
  93. return clk;
  94. }
  95. /*
  96. * dclk and clkout init
  97. */
  98. struct s3c24xx_dclk {
  99. struct device *dev;
  100. void __iomem *base;
  101. struct clk_onecell_data clk_data;
  102. struct notifier_block dclk0_div_change_nb;
  103. struct notifier_block dclk1_div_change_nb;
  104. spinlock_t dclk_lock;
  105. unsigned long reg_save;
  106. };
  107. #define to_s3c24xx_dclk0(x) \
  108. container_of(x, struct s3c24xx_dclk, dclk0_div_change_nb)
  109. #define to_s3c24xx_dclk1(x) \
  110. container_of(x, struct s3c24xx_dclk, dclk1_div_change_nb)
  111. static const char *dclk_s3c2410_p[] = { "pclk", "uclk" };
  112. static const char *clkout0_s3c2410_p[] = { "mpll", "upll", "fclk", "hclk", "pclk",
  113. "gate_dclk0" };
  114. static const char *clkout1_s3c2410_p[] = { "mpll", "upll", "fclk", "hclk", "pclk",
  115. "gate_dclk1" };
  116. static const char *clkout0_s3c2412_p[] = { "mpll", "upll", "rtc_clkout",
  117. "hclk", "pclk", "gate_dclk0" };
  118. static const char *clkout1_s3c2412_p[] = { "xti", "upll", "fclk", "hclk", "pclk",
  119. "gate_dclk1" };
  120. static const char *clkout0_s3c2440_p[] = { "xti", "upll", "fclk", "hclk", "pclk",
  121. "gate_dclk0" };
  122. static const char *clkout1_s3c2440_p[] = { "mpll", "upll", "rtc_clkout",
  123. "hclk", "pclk", "gate_dclk1" };
  124. static const char *dclk_s3c2443_p[] = { "pclk", "epll" };
  125. static const char *clkout0_s3c2443_p[] = { "xti", "epll", "armclk", "hclk", "pclk",
  126. "gate_dclk0" };
  127. static const char *clkout1_s3c2443_p[] = { "dummy", "epll", "rtc_clkout",
  128. "hclk", "pclk", "gate_dclk1" };
  129. #define DCLKCON_DCLK_DIV_MASK 0xf
  130. #define DCLKCON_DCLK0_DIV_SHIFT 4
  131. #define DCLKCON_DCLK0_CMP_SHIFT 8
  132. #define DCLKCON_DCLK1_DIV_SHIFT 20
  133. #define DCLKCON_DCLK1_CMP_SHIFT 24
  134. static void s3c24xx_dclk_update_cmp(struct s3c24xx_dclk *s3c24xx_dclk,
  135. int div_shift, int cmp_shift)
  136. {
  137. unsigned long flags = 0;
  138. u32 dclk_con, div, cmp;
  139. spin_lock_irqsave(&s3c24xx_dclk->dclk_lock, flags);
  140. dclk_con = readl_relaxed(s3c24xx_dclk->base);
  141. div = ((dclk_con >> div_shift) & DCLKCON_DCLK_DIV_MASK) + 1;
  142. cmp = ((div + 1) / 2) - 1;
  143. dclk_con &= ~(DCLKCON_DCLK_DIV_MASK << cmp_shift);
  144. dclk_con |= (cmp << cmp_shift);
  145. writel_relaxed(dclk_con, s3c24xx_dclk->base);
  146. spin_unlock_irqrestore(&s3c24xx_dclk->dclk_lock, flags);
  147. }
  148. static int s3c24xx_dclk0_div_notify(struct notifier_block *nb,
  149. unsigned long event, void *data)
  150. {
  151. struct s3c24xx_dclk *s3c24xx_dclk = to_s3c24xx_dclk0(nb);
  152. if (event == POST_RATE_CHANGE) {
  153. s3c24xx_dclk_update_cmp(s3c24xx_dclk,
  154. DCLKCON_DCLK0_DIV_SHIFT, DCLKCON_DCLK0_CMP_SHIFT);
  155. }
  156. return NOTIFY_DONE;
  157. }
  158. static int s3c24xx_dclk1_div_notify(struct notifier_block *nb,
  159. unsigned long event, void *data)
  160. {
  161. struct s3c24xx_dclk *s3c24xx_dclk = to_s3c24xx_dclk1(nb);
  162. if (event == POST_RATE_CHANGE) {
  163. s3c24xx_dclk_update_cmp(s3c24xx_dclk,
  164. DCLKCON_DCLK1_DIV_SHIFT, DCLKCON_DCLK1_CMP_SHIFT);
  165. }
  166. return NOTIFY_DONE;
  167. }
  168. #ifdef CONFIG_PM_SLEEP
  169. static int s3c24xx_dclk_suspend(struct device *dev)
  170. {
  171. struct platform_device *pdev = to_platform_device(dev);
  172. struct s3c24xx_dclk *s3c24xx_dclk = platform_get_drvdata(pdev);
  173. s3c24xx_dclk->reg_save = readl_relaxed(s3c24xx_dclk->base);
  174. return 0;
  175. }
  176. static int s3c24xx_dclk_resume(struct device *dev)
  177. {
  178. struct platform_device *pdev = to_platform_device(dev);
  179. struct s3c24xx_dclk *s3c24xx_dclk = platform_get_drvdata(pdev);
  180. writel_relaxed(s3c24xx_dclk->reg_save, s3c24xx_dclk->base);
  181. return 0;
  182. }
  183. #endif
  184. static SIMPLE_DEV_PM_OPS(s3c24xx_dclk_pm_ops,
  185. s3c24xx_dclk_suspend, s3c24xx_dclk_resume);
  186. static int s3c24xx_dclk_probe(struct platform_device *pdev)
  187. {
  188. struct s3c24xx_dclk *s3c24xx_dclk;
  189. struct resource *mem;
  190. struct clk **clk_table;
  191. struct s3c24xx_dclk_drv_data *dclk_variant;
  192. int ret, i;
  193. s3c24xx_dclk = devm_kzalloc(&pdev->dev, sizeof(*s3c24xx_dclk),
  194. GFP_KERNEL);
  195. if (!s3c24xx_dclk)
  196. return -ENOMEM;
  197. s3c24xx_dclk->dev = &pdev->dev;
  198. platform_set_drvdata(pdev, s3c24xx_dclk);
  199. spin_lock_init(&s3c24xx_dclk->dclk_lock);
  200. clk_table = devm_kzalloc(&pdev->dev,
  201. sizeof(struct clk *) * DCLK_MAX_CLKS,
  202. GFP_KERNEL);
  203. if (!clk_table)
  204. return -ENOMEM;
  205. s3c24xx_dclk->clk_data.clks = clk_table;
  206. s3c24xx_dclk->clk_data.clk_num = DCLK_MAX_CLKS;
  207. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  208. s3c24xx_dclk->base = devm_ioremap_resource(&pdev->dev, mem);
  209. if (IS_ERR(s3c24xx_dclk->base))
  210. return PTR_ERR(s3c24xx_dclk->base);
  211. dclk_variant = (struct s3c24xx_dclk_drv_data *)
  212. platform_get_device_id(pdev)->driver_data;
  213. clk_table[MUX_DCLK0] = clk_register_mux(&pdev->dev, "mux_dclk0",
  214. dclk_variant->mux_parent_names,
  215. dclk_variant->mux_num_parents, 0,
  216. s3c24xx_dclk->base, 1, 1, 0,
  217. &s3c24xx_dclk->dclk_lock);
  218. clk_table[MUX_DCLK1] = clk_register_mux(&pdev->dev, "mux_dclk1",
  219. dclk_variant->mux_parent_names,
  220. dclk_variant->mux_num_parents, 0,
  221. s3c24xx_dclk->base, 17, 1, 0,
  222. &s3c24xx_dclk->dclk_lock);
  223. clk_table[DIV_DCLK0] = clk_register_divider(&pdev->dev, "div_dclk0",
  224. "mux_dclk0", 0, s3c24xx_dclk->base,
  225. 4, 4, 0, &s3c24xx_dclk->dclk_lock);
  226. clk_table[DIV_DCLK1] = clk_register_divider(&pdev->dev, "div_dclk1",
  227. "mux_dclk1", 0, s3c24xx_dclk->base,
  228. 20, 4, 0, &s3c24xx_dclk->dclk_lock);
  229. clk_table[GATE_DCLK0] = clk_register_gate(&pdev->dev, "gate_dclk0",
  230. "div_dclk0", CLK_SET_RATE_PARENT,
  231. s3c24xx_dclk->base, 0, 0,
  232. &s3c24xx_dclk->dclk_lock);
  233. clk_table[GATE_DCLK1] = clk_register_gate(&pdev->dev, "gate_dclk1",
  234. "div_dclk1", CLK_SET_RATE_PARENT,
  235. s3c24xx_dclk->base, 16, 0,
  236. &s3c24xx_dclk->dclk_lock);
  237. clk_table[MUX_CLKOUT0] = s3c24xx_register_clkout(&pdev->dev,
  238. "clkout0", dclk_variant->clkout0_parent_names,
  239. dclk_variant->clkout0_num_parents, 4, 7);
  240. clk_table[MUX_CLKOUT1] = s3c24xx_register_clkout(&pdev->dev,
  241. "clkout1", dclk_variant->clkout1_parent_names,
  242. dclk_variant->clkout1_num_parents, 8, 7);
  243. for (i = 0; i < DCLK_MAX_CLKS; i++)
  244. if (IS_ERR(clk_table[i])) {
  245. dev_err(&pdev->dev, "clock %d failed to register\n", i);
  246. ret = PTR_ERR(clk_table[i]);
  247. goto err_clk_register;
  248. }
  249. ret = clk_register_clkdev(clk_table[MUX_DCLK0], "dclk0", NULL);
  250. if (!ret)
  251. ret = clk_register_clkdev(clk_table[MUX_DCLK1], "dclk1", NULL);
  252. if (!ret)
  253. ret = clk_register_clkdev(clk_table[MUX_CLKOUT0],
  254. "clkout0", NULL);
  255. if (!ret)
  256. ret = clk_register_clkdev(clk_table[MUX_CLKOUT1],
  257. "clkout1", NULL);
  258. if (ret) {
  259. dev_err(&pdev->dev, "failed to register aliases, %d\n", ret);
  260. goto err_clk_register;
  261. }
  262. s3c24xx_dclk->dclk0_div_change_nb.notifier_call =
  263. s3c24xx_dclk0_div_notify;
  264. s3c24xx_dclk->dclk1_div_change_nb.notifier_call =
  265. s3c24xx_dclk1_div_notify;
  266. ret = clk_notifier_register(clk_table[DIV_DCLK0],
  267. &s3c24xx_dclk->dclk0_div_change_nb);
  268. if (ret)
  269. goto err_clk_register;
  270. ret = clk_notifier_register(clk_table[DIV_DCLK1],
  271. &s3c24xx_dclk->dclk1_div_change_nb);
  272. if (ret)
  273. goto err_dclk_notify;
  274. return 0;
  275. err_dclk_notify:
  276. clk_notifier_unregister(clk_table[DIV_DCLK0],
  277. &s3c24xx_dclk->dclk0_div_change_nb);
  278. err_clk_register:
  279. for (i = 0; i < DCLK_MAX_CLKS; i++)
  280. if (clk_table[i] && !IS_ERR(clk_table[i]))
  281. clk_unregister(clk_table[i]);
  282. return ret;
  283. }
  284. static int s3c24xx_dclk_remove(struct platform_device *pdev)
  285. {
  286. struct s3c24xx_dclk *s3c24xx_dclk = platform_get_drvdata(pdev);
  287. struct clk **clk_table = s3c24xx_dclk->clk_data.clks;
  288. int i;
  289. clk_notifier_unregister(clk_table[DIV_DCLK1],
  290. &s3c24xx_dclk->dclk1_div_change_nb);
  291. clk_notifier_unregister(clk_table[DIV_DCLK0],
  292. &s3c24xx_dclk->dclk0_div_change_nb);
  293. for (i = 0; i < DCLK_MAX_CLKS; i++)
  294. clk_unregister(clk_table[i]);
  295. return 0;
  296. }
  297. static struct s3c24xx_dclk_drv_data dclk_variants[] = {
  298. [S3C2410] = {
  299. .clkout0_parent_names = clkout0_s3c2410_p,
  300. .clkout0_num_parents = ARRAY_SIZE(clkout0_s3c2410_p),
  301. .clkout1_parent_names = clkout1_s3c2410_p,
  302. .clkout1_num_parents = ARRAY_SIZE(clkout1_s3c2410_p),
  303. .mux_parent_names = dclk_s3c2410_p,
  304. .mux_num_parents = ARRAY_SIZE(dclk_s3c2410_p),
  305. },
  306. [S3C2412] = {
  307. .clkout0_parent_names = clkout0_s3c2412_p,
  308. .clkout0_num_parents = ARRAY_SIZE(clkout0_s3c2412_p),
  309. .clkout1_parent_names = clkout1_s3c2412_p,
  310. .clkout1_num_parents = ARRAY_SIZE(clkout1_s3c2412_p),
  311. .mux_parent_names = dclk_s3c2410_p,
  312. .mux_num_parents = ARRAY_SIZE(dclk_s3c2410_p),
  313. },
  314. [S3C2440] = {
  315. .clkout0_parent_names = clkout0_s3c2440_p,
  316. .clkout0_num_parents = ARRAY_SIZE(clkout0_s3c2440_p),
  317. .clkout1_parent_names = clkout1_s3c2440_p,
  318. .clkout1_num_parents = ARRAY_SIZE(clkout1_s3c2440_p),
  319. .mux_parent_names = dclk_s3c2410_p,
  320. .mux_num_parents = ARRAY_SIZE(dclk_s3c2410_p),
  321. },
  322. [S3C2443] = {
  323. .clkout0_parent_names = clkout0_s3c2443_p,
  324. .clkout0_num_parents = ARRAY_SIZE(clkout0_s3c2443_p),
  325. .clkout1_parent_names = clkout1_s3c2443_p,
  326. .clkout1_num_parents = ARRAY_SIZE(clkout1_s3c2443_p),
  327. .mux_parent_names = dclk_s3c2443_p,
  328. .mux_num_parents = ARRAY_SIZE(dclk_s3c2443_p),
  329. },
  330. };
  331. static const struct platform_device_id s3c24xx_dclk_driver_ids[] = {
  332. {
  333. .name = "s3c2410-dclk",
  334. .driver_data = (kernel_ulong_t)&dclk_variants[S3C2410],
  335. }, {
  336. .name = "s3c2412-dclk",
  337. .driver_data = (kernel_ulong_t)&dclk_variants[S3C2412],
  338. }, {
  339. .name = "s3c2440-dclk",
  340. .driver_data = (kernel_ulong_t)&dclk_variants[S3C2440],
  341. }, {
  342. .name = "s3c2443-dclk",
  343. .driver_data = (kernel_ulong_t)&dclk_variants[S3C2443],
  344. },
  345. { }
  346. };
  347. MODULE_DEVICE_TABLE(platform, s3c24xx_dclk_driver_ids);
  348. static struct platform_driver s3c24xx_dclk_driver = {
  349. .driver = {
  350. .name = "s3c24xx-dclk",
  351. .pm = &s3c24xx_dclk_pm_ops,
  352. },
  353. .probe = s3c24xx_dclk_probe,
  354. .remove = s3c24xx_dclk_remove,
  355. .id_table = s3c24xx_dclk_driver_ids,
  356. };
  357. module_platform_driver(s3c24xx_dclk_driver);
  358. MODULE_LICENSE("GPL v2");
  359. MODULE_AUTHOR("Heiko Stuebner <heiko@sntech.de>");
  360. MODULE_DESCRIPTION("Driver for the S3C24XX external clock outputs");