clk-exynos5260.c 63 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850
  1. /*
  2. * Copyright (c) 2014 Samsung Electronics Co., Ltd.
  3. * Author: Rahul Sharma <rahul.sharma@samsung.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * Common Clock Framework support for Exynos5260 SoC.
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/clkdev.h>
  13. #include <linux/of.h>
  14. #include <linux/of_address.h>
  15. #include "clk-exynos5260.h"
  16. #include "clk.h"
  17. #include "clk-pll.h"
  18. #include <dt-bindings/clock/exynos5260-clk.h>
  19. /*
  20. * Applicable for all 2550 Type PLLS for Exynos5260, listed below
  21. * DISP_PLL, EGL_PLL, KFC_PLL, MEM_PLL, BUS_PLL, MEDIA_PLL, G3D_PLL.
  22. */
  23. static struct samsung_pll_rate_table pll2550_24mhz_tbl[] __initdata = {
  24. PLL_35XX_RATE(1700000000, 425, 6, 0),
  25. PLL_35XX_RATE(1600000000, 200, 3, 0),
  26. PLL_35XX_RATE(1500000000, 250, 4, 0),
  27. PLL_35XX_RATE(1400000000, 175, 3, 0),
  28. PLL_35XX_RATE(1300000000, 325, 6, 0),
  29. PLL_35XX_RATE(1200000000, 400, 4, 1),
  30. PLL_35XX_RATE(1100000000, 275, 3, 1),
  31. PLL_35XX_RATE(1000000000, 250, 3, 1),
  32. PLL_35XX_RATE(933000000, 311, 4, 1),
  33. PLL_35XX_RATE(900000000, 300, 4, 1),
  34. PLL_35XX_RATE(800000000, 200, 3, 1),
  35. PLL_35XX_RATE(733000000, 733, 12, 1),
  36. PLL_35XX_RATE(700000000, 175, 3, 1),
  37. PLL_35XX_RATE(667000000, 667, 12, 1),
  38. PLL_35XX_RATE(633000000, 211, 4, 1),
  39. PLL_35XX_RATE(620000000, 310, 3, 2),
  40. PLL_35XX_RATE(600000000, 400, 4, 2),
  41. PLL_35XX_RATE(543000000, 362, 4, 2),
  42. PLL_35XX_RATE(533000000, 533, 6, 2),
  43. PLL_35XX_RATE(500000000, 250, 3, 2),
  44. PLL_35XX_RATE(450000000, 300, 4, 2),
  45. PLL_35XX_RATE(400000000, 200, 3, 2),
  46. PLL_35XX_RATE(350000000, 175, 3, 2),
  47. PLL_35XX_RATE(300000000, 400, 4, 3),
  48. PLL_35XX_RATE(266000000, 266, 3, 3),
  49. PLL_35XX_RATE(200000000, 200, 3, 3),
  50. PLL_35XX_RATE(160000000, 160, 3, 3),
  51. };
  52. /*
  53. * Applicable for 2650 Type PLL for AUD_PLL.
  54. */
  55. static struct samsung_pll_rate_table pll2650_24mhz_tbl[] __initdata = {
  56. PLL_36XX_RATE(1600000000, 200, 3, 0, 0),
  57. PLL_36XX_RATE(1200000000, 100, 2, 0, 0),
  58. PLL_36XX_RATE(1000000000, 250, 3, 1, 0),
  59. PLL_36XX_RATE(800000000, 200, 3, 1, 0),
  60. PLL_36XX_RATE(600000000, 100, 2, 1, 0),
  61. PLL_36XX_RATE(532000000, 266, 3, 2, 0),
  62. PLL_36XX_RATE(480000000, 160, 2, 2, 0),
  63. PLL_36XX_RATE(432000000, 144, 2, 2, 0),
  64. PLL_36XX_RATE(400000000, 200, 3, 2, 0),
  65. PLL_36XX_RATE(394073130, 459, 7, 2, 49282),
  66. PLL_36XX_RATE(333000000, 111, 2, 2, 0),
  67. PLL_36XX_RATE(300000000, 100, 2, 2, 0),
  68. PLL_36XX_RATE(266000000, 266, 3, 3, 0),
  69. PLL_36XX_RATE(200000000, 200, 3, 3, 0),
  70. PLL_36XX_RATE(166000000, 166, 3, 3, 0),
  71. PLL_36XX_RATE(133000000, 266, 3, 4, 0),
  72. PLL_36XX_RATE(100000000, 200, 3, 4, 0),
  73. PLL_36XX_RATE(66000000, 176, 2, 5, 0),
  74. };
  75. /* CMU_AUD */
  76. static unsigned long aud_clk_regs[] __initdata = {
  77. MUX_SEL_AUD,
  78. DIV_AUD0,
  79. DIV_AUD1,
  80. EN_ACLK_AUD,
  81. EN_PCLK_AUD,
  82. EN_SCLK_AUD,
  83. EN_IP_AUD,
  84. };
  85. PNAME(mout_aud_pll_user_p) = {"fin_pll", "fout_aud_pll"};
  86. PNAME(mout_sclk_aud_i2s_p) = {"mout_aud_pll_user", "ioclk_i2s_cdclk"};
  87. PNAME(mout_sclk_aud_pcm_p) = {"mout_aud_pll_user", "ioclk_pcm_extclk"};
  88. static struct samsung_mux_clock aud_mux_clks[] __initdata = {
  89. MUX(AUD_MOUT_AUD_PLL_USER, "mout_aud_pll_user", mout_aud_pll_user_p,
  90. MUX_SEL_AUD, 0, 1),
  91. MUX(AUD_MOUT_SCLK_AUD_I2S, "mout_sclk_aud_i2s", mout_sclk_aud_i2s_p,
  92. MUX_SEL_AUD, 4, 1),
  93. MUX(AUD_MOUT_SCLK_AUD_PCM, "mout_sclk_aud_pcm", mout_sclk_aud_pcm_p,
  94. MUX_SEL_AUD, 8, 1),
  95. };
  96. static struct samsung_div_clock aud_div_clks[] __initdata = {
  97. DIV(AUD_DOUT_ACLK_AUD_131, "dout_aclk_aud_131", "mout_aud_pll_user",
  98. DIV_AUD0, 0, 4),
  99. DIV(AUD_DOUT_SCLK_AUD_I2S, "dout_sclk_aud_i2s", "mout_sclk_aud_i2s",
  100. DIV_AUD1, 0, 4),
  101. DIV(AUD_DOUT_SCLK_AUD_PCM, "dout_sclk_aud_pcm", "mout_sclk_aud_pcm",
  102. DIV_AUD1, 4, 8),
  103. DIV(AUD_DOUT_SCLK_AUD_UART, "dout_sclk_aud_uart", "mout_aud_pll_user",
  104. DIV_AUD1, 12, 4),
  105. };
  106. static struct samsung_gate_clock aud_gate_clks[] __initdata = {
  107. GATE(AUD_SCLK_I2S, "sclk_aud_i2s", "dout_sclk_aud_i2s",
  108. EN_SCLK_AUD, 0, CLK_SET_RATE_PARENT, 0),
  109. GATE(AUD_SCLK_PCM, "sclk_aud_pcm", "dout_sclk_aud_pcm",
  110. EN_SCLK_AUD, 1, CLK_SET_RATE_PARENT, 0),
  111. GATE(AUD_SCLK_AUD_UART, "sclk_aud_uart", "dout_sclk_aud_uart",
  112. EN_SCLK_AUD, 2, CLK_SET_RATE_PARENT, 0),
  113. GATE(AUD_CLK_SRAMC, "clk_sramc", "dout_aclk_aud_131", EN_IP_AUD,
  114. 0, 0, 0),
  115. GATE(AUD_CLK_DMAC, "clk_dmac", "dout_aclk_aud_131",
  116. EN_IP_AUD, 1, 0, 0),
  117. GATE(AUD_CLK_I2S, "clk_i2s", "dout_aclk_aud_131", EN_IP_AUD, 2, 0, 0),
  118. GATE(AUD_CLK_PCM, "clk_pcm", "dout_aclk_aud_131", EN_IP_AUD, 3, 0, 0),
  119. GATE(AUD_CLK_AUD_UART, "clk_aud_uart", "dout_aclk_aud_131",
  120. EN_IP_AUD, 4, 0, 0),
  121. };
  122. static void __init exynos5260_clk_aud_init(struct device_node *np)
  123. {
  124. struct samsung_cmu_info cmu = { NULL };
  125. cmu.mux_clks = aud_mux_clks;
  126. cmu.nr_mux_clks = ARRAY_SIZE(aud_mux_clks);
  127. cmu.div_clks = aud_div_clks;
  128. cmu.nr_div_clks = ARRAY_SIZE(aud_div_clks);
  129. cmu.gate_clks = aud_gate_clks;
  130. cmu.nr_gate_clks = ARRAY_SIZE(aud_gate_clks);
  131. cmu.nr_clk_ids = AUD_NR_CLK;
  132. cmu.clk_regs = aud_clk_regs;
  133. cmu.nr_clk_regs = ARRAY_SIZE(aud_clk_regs);
  134. samsung_cmu_register_one(np, &cmu);
  135. }
  136. CLK_OF_DECLARE(exynos5260_clk_aud, "samsung,exynos5260-clock-aud",
  137. exynos5260_clk_aud_init);
  138. /* CMU_DISP */
  139. static unsigned long disp_clk_regs[] __initdata = {
  140. MUX_SEL_DISP0,
  141. MUX_SEL_DISP1,
  142. MUX_SEL_DISP2,
  143. MUX_SEL_DISP3,
  144. MUX_SEL_DISP4,
  145. DIV_DISP,
  146. EN_ACLK_DISP,
  147. EN_PCLK_DISP,
  148. EN_SCLK_DISP0,
  149. EN_SCLK_DISP1,
  150. EN_IP_DISP,
  151. EN_IP_DISP_BUS,
  152. };
  153. PNAME(mout_phyclk_dptx_phy_ch3_txd_clk_user_p) = {"fin_pll",
  154. "phyclk_dptx_phy_ch3_txd_clk"};
  155. PNAME(mout_phyclk_dptx_phy_ch2_txd_clk_user_p) = {"fin_pll",
  156. "phyclk_dptx_phy_ch2_txd_clk"};
  157. PNAME(mout_phyclk_dptx_phy_ch1_txd_clk_user_p) = {"fin_pll",
  158. "phyclk_dptx_phy_ch1_txd_clk"};
  159. PNAME(mout_phyclk_dptx_phy_ch0_txd_clk_user_p) = {"fin_pll",
  160. "phyclk_dptx_phy_ch0_txd_clk"};
  161. PNAME(mout_aclk_disp_222_user_p) = {"fin_pll", "dout_aclk_disp_222"};
  162. PNAME(mout_sclk_disp_pixel_user_p) = {"fin_pll", "dout_sclk_disp_pixel"};
  163. PNAME(mout_aclk_disp_333_user_p) = {"fin_pll", "dout_aclk_disp_333"};
  164. PNAME(mout_phyclk_hdmi_phy_tmds_clko_user_p) = {"fin_pll",
  165. "phyclk_hdmi_phy_tmds_clko"};
  166. PNAME(mout_phyclk_hdmi_phy_ref_clko_user_p) = {"fin_pll",
  167. "phyclk_hdmi_phy_ref_clko"};
  168. PNAME(mout_phyclk_hdmi_phy_pixel_clko_user_p) = {"fin_pll",
  169. "phyclk_hdmi_phy_pixel_clko"};
  170. PNAME(mout_phyclk_hdmi_link_o_tmds_clkhi_user_p) = {"fin_pll",
  171. "phyclk_hdmi_link_o_tmds_clkhi"};
  172. PNAME(mout_phyclk_mipi_dphy_4l_m_txbyte_clkhs_p) = {"fin_pll",
  173. "phyclk_mipi_dphy_4l_m_txbyte_clkhs"};
  174. PNAME(mout_phyclk_dptx_phy_o_ref_clk_24m_user_p) = {"fin_pll",
  175. "phyclk_dptx_phy_o_ref_clk_24m"};
  176. PNAME(mout_phyclk_dptx_phy_clk_div2_user_p) = {"fin_pll",
  177. "phyclk_dptx_phy_clk_div2"};
  178. PNAME(mout_sclk_hdmi_pixel_p) = {"mout_sclk_disp_pixel_user",
  179. "mout_aclk_disp_222_user"};
  180. PNAME(mout_phyclk_mipi_dphy_4lmrxclk_esc0_user_p) = {"fin_pll",
  181. "phyclk_mipi_dphy_4l_m_rxclkesc0"};
  182. PNAME(mout_sclk_hdmi_spdif_p) = {"fin_pll", "ioclk_spdif_extclk",
  183. "dout_aclk_peri_aud", "phyclk_hdmi_phy_ref_cko"};
  184. static struct samsung_mux_clock disp_mux_clks[] __initdata = {
  185. MUX(DISP_MOUT_ACLK_DISP_333_USER, "mout_aclk_disp_333_user",
  186. mout_aclk_disp_333_user_p,
  187. MUX_SEL_DISP0, 0, 1),
  188. MUX(DISP_MOUT_SCLK_DISP_PIXEL_USER, "mout_sclk_disp_pixel_user",
  189. mout_sclk_disp_pixel_user_p,
  190. MUX_SEL_DISP0, 4, 1),
  191. MUX(DISP_MOUT_ACLK_DISP_222_USER, "mout_aclk_disp_222_user",
  192. mout_aclk_disp_222_user_p,
  193. MUX_SEL_DISP0, 8, 1),
  194. MUX(DISP_MOUT_PHYCLK_DPTX_PHY_CH0_TXD_CLK_USER,
  195. "mout_phyclk_dptx_phy_ch0_txd_clk_user",
  196. mout_phyclk_dptx_phy_ch0_txd_clk_user_p,
  197. MUX_SEL_DISP0, 16, 1),
  198. MUX(DISP_MOUT_PHYCLK_DPTX_PHY_CH1_TXD_CLK_USER,
  199. "mout_phyclk_dptx_phy_ch1_txd_clk_user",
  200. mout_phyclk_dptx_phy_ch1_txd_clk_user_p,
  201. MUX_SEL_DISP0, 20, 1),
  202. MUX(DISP_MOUT_PHYCLK_DPTX_PHY_CH2_TXD_CLK_USER,
  203. "mout_phyclk_dptx_phy_ch2_txd_clk_user",
  204. mout_phyclk_dptx_phy_ch2_txd_clk_user_p,
  205. MUX_SEL_DISP0, 24, 1),
  206. MUX(DISP_MOUT_PHYCLK_DPTX_PHY_CH3_TXD_CLK_USER,
  207. "mout_phyclk_dptx_phy_ch3_txd_clk_user",
  208. mout_phyclk_dptx_phy_ch3_txd_clk_user_p,
  209. MUX_SEL_DISP0, 28, 1),
  210. MUX(DISP_MOUT_PHYCLK_DPTX_PHY_CLK_DIV2_USER,
  211. "mout_phyclk_dptx_phy_clk_div2_user",
  212. mout_phyclk_dptx_phy_clk_div2_user_p,
  213. MUX_SEL_DISP1, 0, 1),
  214. MUX(DISP_MOUT_PHYCLK_DPTX_PHY_O_REF_CLK_24M_USER,
  215. "mout_phyclk_dptx_phy_o_ref_clk_24m_user",
  216. mout_phyclk_dptx_phy_o_ref_clk_24m_user_p,
  217. MUX_SEL_DISP1, 4, 1),
  218. MUX(DISP_MOUT_PHYCLK_MIPI_DPHY_4L_M_TXBYTE_CLKHS,
  219. "mout_phyclk_mipi_dphy_4l_m_txbyte_clkhs",
  220. mout_phyclk_mipi_dphy_4l_m_txbyte_clkhs_p,
  221. MUX_SEL_DISP1, 8, 1),
  222. MUX(DISP_MOUT_PHYCLK_HDMI_LINK_O_TMDS_CLKHI_USER,
  223. "mout_phyclk_hdmi_link_o_tmds_clkhi_user",
  224. mout_phyclk_hdmi_link_o_tmds_clkhi_user_p,
  225. MUX_SEL_DISP1, 16, 1),
  226. MUX(DISP_MOUT_HDMI_PHY_PIXEL,
  227. "mout_phyclk_hdmi_phy_pixel_clko_user",
  228. mout_phyclk_hdmi_phy_pixel_clko_user_p,
  229. MUX_SEL_DISP1, 20, 1),
  230. MUX(DISP_MOUT_PHYCLK_HDMI_PHY_REF_CLKO_USER,
  231. "mout_phyclk_hdmi_phy_ref_clko_user",
  232. mout_phyclk_hdmi_phy_ref_clko_user_p,
  233. MUX_SEL_DISP1, 24, 1),
  234. MUX(DISP_MOUT_PHYCLK_HDMI_PHY_TMDS_CLKO_USER,
  235. "mout_phyclk_hdmi_phy_tmds_clko_user",
  236. mout_phyclk_hdmi_phy_tmds_clko_user_p,
  237. MUX_SEL_DISP1, 28, 1),
  238. MUX(DISP_MOUT_PHYCLK_MIPI_DPHY_4LMRXCLK_ESC0_USER,
  239. "mout_phyclk_mipi_dphy_4lmrxclk_esc0_user",
  240. mout_phyclk_mipi_dphy_4lmrxclk_esc0_user_p,
  241. MUX_SEL_DISP2, 0, 1),
  242. MUX(DISP_MOUT_SCLK_HDMI_PIXEL, "mout_sclk_hdmi_pixel",
  243. mout_sclk_hdmi_pixel_p,
  244. MUX_SEL_DISP2, 4, 1),
  245. MUX(DISP_MOUT_SCLK_HDMI_SPDIF, "mout_sclk_hdmi_spdif",
  246. mout_sclk_hdmi_spdif_p,
  247. MUX_SEL_DISP4, 4, 2),
  248. };
  249. static struct samsung_div_clock disp_div_clks[] __initdata = {
  250. DIV(DISP_DOUT_PCLK_DISP_111, "dout_pclk_disp_111",
  251. "mout_aclk_disp_222_user",
  252. DIV_DISP, 8, 4),
  253. DIV(DISP_DOUT_SCLK_FIMD1_EXTCLKPLL, "dout_sclk_fimd1_extclkpll",
  254. "mout_sclk_disp_pixel_user",
  255. DIV_DISP, 12, 4),
  256. DIV(DISP_DOUT_SCLK_HDMI_PHY_PIXEL_CLKI,
  257. "dout_sclk_hdmi_phy_pixel_clki",
  258. "mout_sclk_hdmi_pixel",
  259. DIV_DISP, 16, 4),
  260. };
  261. static struct samsung_gate_clock disp_gate_clks[] __initdata = {
  262. GATE(DISP_MOUT_HDMI_PHY_PIXEL_USER, "sclk_hdmi_link_i_pixel",
  263. "mout_phyclk_hdmi_phy_pixel_clko_user",
  264. EN_SCLK_DISP0, 26, CLK_SET_RATE_PARENT, 0),
  265. GATE(DISP_SCLK_PIXEL, "sclk_hdmi_phy_pixel_clki",
  266. "dout_sclk_hdmi_phy_pixel_clki",
  267. EN_SCLK_DISP0, 29, CLK_SET_RATE_PARENT, 0),
  268. GATE(DISP_CLK_DP, "clk_dptx_link", "mout_aclk_disp_222_user",
  269. EN_IP_DISP, 4, 0, 0),
  270. GATE(DISP_CLK_DPPHY, "clk_dptx_phy", "mout_aclk_disp_222_user",
  271. EN_IP_DISP, 5, 0, 0),
  272. GATE(DISP_CLK_DSIM1, "clk_dsim1", "mout_aclk_disp_222_user",
  273. EN_IP_DISP, 6, 0, 0),
  274. GATE(DISP_CLK_FIMD1, "clk_fimd1", "mout_aclk_disp_222_user",
  275. EN_IP_DISP, 7, 0, 0),
  276. GATE(DISP_CLK_HDMI, "clk_hdmi", "mout_aclk_disp_222_user",
  277. EN_IP_DISP, 8, 0, 0),
  278. GATE(DISP_CLK_HDMIPHY, "clk_hdmiphy", "mout_aclk_disp_222_user",
  279. EN_IP_DISP, 9, 0, 0),
  280. GATE(DISP_CLK_MIPIPHY, "clk_mipi_dphy", "mout_aclk_disp_222_user",
  281. EN_IP_DISP, 10, 0, 0),
  282. GATE(DISP_CLK_MIXER, "clk_mixer", "mout_aclk_disp_222_user",
  283. EN_IP_DISP, 11, 0, 0),
  284. GATE(DISP_CLK_PIXEL_DISP, "clk_pixel_disp", "mout_aclk_disp_222_user",
  285. EN_IP_DISP, 12, CLK_IGNORE_UNUSED, 0),
  286. GATE(DISP_CLK_PIXEL_MIXER, "clk_pixel_mixer", "mout_aclk_disp_222_user",
  287. EN_IP_DISP, 13, CLK_IGNORE_UNUSED, 0),
  288. GATE(DISP_CLK_SMMU_FIMD1M0, "clk_smmu3_fimd1m0",
  289. "mout_aclk_disp_222_user",
  290. EN_IP_DISP, 22, 0, 0),
  291. GATE(DISP_CLK_SMMU_FIMD1M1, "clk_smmu3_fimd1m1",
  292. "mout_aclk_disp_222_user",
  293. EN_IP_DISP, 23, 0, 0),
  294. GATE(DISP_CLK_SMMU_TV, "clk_smmu3_tv", "mout_aclk_disp_222_user",
  295. EN_IP_DISP, 25, 0, 0),
  296. };
  297. static void __init exynos5260_clk_disp_init(struct device_node *np)
  298. {
  299. struct samsung_cmu_info cmu = { NULL };
  300. cmu.mux_clks = disp_mux_clks;
  301. cmu.nr_mux_clks = ARRAY_SIZE(disp_mux_clks);
  302. cmu.div_clks = disp_div_clks;
  303. cmu.nr_div_clks = ARRAY_SIZE(disp_div_clks);
  304. cmu.gate_clks = disp_gate_clks;
  305. cmu.nr_gate_clks = ARRAY_SIZE(disp_gate_clks);
  306. cmu.nr_clk_ids = DISP_NR_CLK;
  307. cmu.clk_regs = disp_clk_regs;
  308. cmu.nr_clk_regs = ARRAY_SIZE(disp_clk_regs);
  309. samsung_cmu_register_one(np, &cmu);
  310. }
  311. CLK_OF_DECLARE(exynos5260_clk_disp, "samsung,exynos5260-clock-disp",
  312. exynos5260_clk_disp_init);
  313. /* CMU_EGL */
  314. static unsigned long egl_clk_regs[] __initdata = {
  315. EGL_PLL_LOCK,
  316. EGL_PLL_CON0,
  317. EGL_PLL_CON1,
  318. EGL_PLL_FREQ_DET,
  319. MUX_SEL_EGL,
  320. MUX_ENABLE_EGL,
  321. DIV_EGL,
  322. DIV_EGL_PLL_FDET,
  323. EN_ACLK_EGL,
  324. EN_PCLK_EGL,
  325. EN_SCLK_EGL,
  326. };
  327. PNAME(mout_egl_b_p) = {"mout_egl_pll", "dout_bus_pll"};
  328. PNAME(mout_egl_pll_p) = {"fin_pll", "fout_egl_pll"};
  329. static struct samsung_mux_clock egl_mux_clks[] __initdata = {
  330. MUX(EGL_MOUT_EGL_PLL, "mout_egl_pll", mout_egl_pll_p,
  331. MUX_SEL_EGL, 4, 1),
  332. MUX(EGL_MOUT_EGL_B, "mout_egl_b", mout_egl_b_p, MUX_SEL_EGL, 16, 1),
  333. };
  334. static struct samsung_div_clock egl_div_clks[] __initdata = {
  335. DIV(EGL_DOUT_EGL1, "dout_egl1", "mout_egl_b", DIV_EGL, 0, 3),
  336. DIV(EGL_DOUT_EGL2, "dout_egl2", "dout_egl1", DIV_EGL, 4, 3),
  337. DIV(EGL_DOUT_ACLK_EGL, "dout_aclk_egl", "dout_egl2", DIV_EGL, 8, 3),
  338. DIV(EGL_DOUT_PCLK_EGL, "dout_pclk_egl", "dout_egl_atclk",
  339. DIV_EGL, 12, 3),
  340. DIV(EGL_DOUT_EGL_ATCLK, "dout_egl_atclk", "dout_egl2", DIV_EGL, 16, 3),
  341. DIV(EGL_DOUT_EGL_PCLK_DBG, "dout_egl_pclk_dbg", "dout_egl_atclk",
  342. DIV_EGL, 20, 3),
  343. DIV(EGL_DOUT_EGL_PLL, "dout_egl_pll", "mout_egl_b", DIV_EGL, 24, 3),
  344. };
  345. static struct samsung_pll_clock egl_pll_clks[] __initdata = {
  346. PLL(pll_2550xx, EGL_FOUT_EGL_PLL, "fout_egl_pll", "fin_pll",
  347. EGL_PLL_LOCK, EGL_PLL_CON0,
  348. pll2550_24mhz_tbl),
  349. };
  350. static void __init exynos5260_clk_egl_init(struct device_node *np)
  351. {
  352. struct samsung_cmu_info cmu = { NULL };
  353. cmu.pll_clks = egl_pll_clks;
  354. cmu.nr_pll_clks = ARRAY_SIZE(egl_pll_clks);
  355. cmu.mux_clks = egl_mux_clks;
  356. cmu.nr_mux_clks = ARRAY_SIZE(egl_mux_clks);
  357. cmu.div_clks = egl_div_clks;
  358. cmu.nr_div_clks = ARRAY_SIZE(egl_div_clks);
  359. cmu.nr_clk_ids = EGL_NR_CLK;
  360. cmu.clk_regs = egl_clk_regs;
  361. cmu.nr_clk_regs = ARRAY_SIZE(egl_clk_regs);
  362. samsung_cmu_register_one(np, &cmu);
  363. }
  364. CLK_OF_DECLARE(exynos5260_clk_egl, "samsung,exynos5260-clock-egl",
  365. exynos5260_clk_egl_init);
  366. /* CMU_FSYS */
  367. static unsigned long fsys_clk_regs[] __initdata = {
  368. MUX_SEL_FSYS0,
  369. MUX_SEL_FSYS1,
  370. EN_ACLK_FSYS,
  371. EN_ACLK_FSYS_SECURE_RTIC,
  372. EN_ACLK_FSYS_SECURE_SMMU_RTIC,
  373. EN_SCLK_FSYS,
  374. EN_IP_FSYS,
  375. EN_IP_FSYS_SECURE_RTIC,
  376. EN_IP_FSYS_SECURE_SMMU_RTIC,
  377. };
  378. PNAME(mout_phyclk_usbhost20_phyclk_user_p) = {"fin_pll",
  379. "phyclk_usbhost20_phy_phyclock"};
  380. PNAME(mout_phyclk_usbhost20_freeclk_user_p) = {"fin_pll",
  381. "phyclk_usbhost20_phy_freeclk"};
  382. PNAME(mout_phyclk_usbhost20_clk48mohci_user_p) = {"fin_pll",
  383. "phyclk_usbhost20_phy_clk48mohci"};
  384. PNAME(mout_phyclk_usbdrd30_pipe_pclk_user_p) = {"fin_pll",
  385. "phyclk_usbdrd30_udrd30_pipe_pclk"};
  386. PNAME(mout_phyclk_usbdrd30_phyclock_user_p) = {"fin_pll",
  387. "phyclk_usbdrd30_udrd30_phyclock"};
  388. static struct samsung_mux_clock fsys_mux_clks[] __initdata = {
  389. MUX(FSYS_MOUT_PHYCLK_USBDRD30_PHYCLOCK_USER,
  390. "mout_phyclk_usbdrd30_phyclock_user",
  391. mout_phyclk_usbdrd30_phyclock_user_p,
  392. MUX_SEL_FSYS1, 0, 1),
  393. MUX(FSYS_MOUT_PHYCLK_USBDRD30_PIPE_PCLK_USER,
  394. "mout_phyclk_usbdrd30_pipe_pclk_user",
  395. mout_phyclk_usbdrd30_pipe_pclk_user_p,
  396. MUX_SEL_FSYS1, 4, 1),
  397. MUX(FSYS_MOUT_PHYCLK_USBHOST20_CLK48MOHCI_USER,
  398. "mout_phyclk_usbhost20_clk48mohci_user",
  399. mout_phyclk_usbhost20_clk48mohci_user_p,
  400. MUX_SEL_FSYS1, 8, 1),
  401. MUX(FSYS_MOUT_PHYCLK_USBHOST20_FREECLK_USER,
  402. "mout_phyclk_usbhost20_freeclk_user",
  403. mout_phyclk_usbhost20_freeclk_user_p,
  404. MUX_SEL_FSYS1, 12, 1),
  405. MUX(FSYS_MOUT_PHYCLK_USBHOST20_PHYCLK_USER,
  406. "mout_phyclk_usbhost20_phyclk_user",
  407. mout_phyclk_usbhost20_phyclk_user_p,
  408. MUX_SEL_FSYS1, 16, 1),
  409. };
  410. static struct samsung_gate_clock fsys_gate_clks[] __initdata = {
  411. GATE(FSYS_PHYCLK_USBHOST20, "phyclk_usbhost20_phyclock",
  412. "mout_phyclk_usbdrd30_phyclock_user",
  413. EN_SCLK_FSYS, 1, 0, 0),
  414. GATE(FSYS_PHYCLK_USBDRD30, "phyclk_usbdrd30_udrd30_phyclock_g",
  415. "mout_phyclk_usbdrd30_phyclock_user",
  416. EN_SCLK_FSYS, 7, 0, 0),
  417. GATE(FSYS_CLK_MMC0, "clk_mmc0", "dout_aclk_fsys_200",
  418. EN_IP_FSYS, 6, 0, 0),
  419. GATE(FSYS_CLK_MMC1, "clk_mmc1", "dout_aclk_fsys_200",
  420. EN_IP_FSYS, 7, 0, 0),
  421. GATE(FSYS_CLK_MMC2, "clk_mmc2", "dout_aclk_fsys_200",
  422. EN_IP_FSYS, 8, 0, 0),
  423. GATE(FSYS_CLK_PDMA, "clk_pdma", "dout_aclk_fsys_200",
  424. EN_IP_FSYS, 9, 0, 0),
  425. GATE(FSYS_CLK_SROMC, "clk_sromc", "dout_aclk_fsys_200",
  426. EN_IP_FSYS, 13, 0, 0),
  427. GATE(FSYS_CLK_USBDRD30, "clk_usbdrd30", "dout_aclk_fsys_200",
  428. EN_IP_FSYS, 14, 0, 0),
  429. GATE(FSYS_CLK_USBHOST20, "clk_usbhost20", "dout_aclk_fsys_200",
  430. EN_IP_FSYS, 15, 0, 0),
  431. GATE(FSYS_CLK_USBLINK, "clk_usblink", "dout_aclk_fsys_200",
  432. EN_IP_FSYS, 18, 0, 0),
  433. GATE(FSYS_CLK_TSI, "clk_tsi", "dout_aclk_fsys_200",
  434. EN_IP_FSYS, 20, 0, 0),
  435. GATE(FSYS_CLK_RTIC, "clk_rtic", "dout_aclk_fsys_200",
  436. EN_IP_FSYS_SECURE_RTIC, 11, 0, 0),
  437. GATE(FSYS_CLK_SMMU_RTIC, "clk_smmu_rtic", "dout_aclk_fsys_200",
  438. EN_IP_FSYS_SECURE_SMMU_RTIC, 12, 0, 0),
  439. };
  440. static void __init exynos5260_clk_fsys_init(struct device_node *np)
  441. {
  442. struct samsung_cmu_info cmu = { NULL };
  443. cmu.mux_clks = fsys_mux_clks;
  444. cmu.nr_mux_clks = ARRAY_SIZE(fsys_mux_clks);
  445. cmu.gate_clks = fsys_gate_clks;
  446. cmu.nr_gate_clks = ARRAY_SIZE(fsys_gate_clks);
  447. cmu.nr_clk_ids = FSYS_NR_CLK;
  448. cmu.clk_regs = fsys_clk_regs;
  449. cmu.nr_clk_regs = ARRAY_SIZE(fsys_clk_regs);
  450. samsung_cmu_register_one(np, &cmu);
  451. }
  452. CLK_OF_DECLARE(exynos5260_clk_fsys, "samsung,exynos5260-clock-fsys",
  453. exynos5260_clk_fsys_init);
  454. /* CMU_G2D */
  455. static unsigned long g2d_clk_regs[] __initdata = {
  456. MUX_SEL_G2D,
  457. MUX_STAT_G2D,
  458. DIV_G2D,
  459. EN_ACLK_G2D,
  460. EN_ACLK_G2D_SECURE_SSS,
  461. EN_ACLK_G2D_SECURE_SLIM_SSS,
  462. EN_ACLK_G2D_SECURE_SMMU_SLIM_SSS,
  463. EN_ACLK_G2D_SECURE_SMMU_SSS,
  464. EN_ACLK_G2D_SECURE_SMMU_MDMA,
  465. EN_ACLK_G2D_SECURE_SMMU_G2D,
  466. EN_PCLK_G2D,
  467. EN_PCLK_G2D_SECURE_SMMU_SLIM_SSS,
  468. EN_PCLK_G2D_SECURE_SMMU_SSS,
  469. EN_PCLK_G2D_SECURE_SMMU_MDMA,
  470. EN_PCLK_G2D_SECURE_SMMU_G2D,
  471. EN_IP_G2D,
  472. EN_IP_G2D_SECURE_SSS,
  473. EN_IP_G2D_SECURE_SLIM_SSS,
  474. EN_IP_G2D_SECURE_SMMU_SLIM_SSS,
  475. EN_IP_G2D_SECURE_SMMU_SSS,
  476. EN_IP_G2D_SECURE_SMMU_MDMA,
  477. EN_IP_G2D_SECURE_SMMU_G2D,
  478. };
  479. PNAME(mout_aclk_g2d_333_user_p) = {"fin_pll", "dout_aclk_g2d_333"};
  480. static struct samsung_mux_clock g2d_mux_clks[] __initdata = {
  481. MUX(G2D_MOUT_ACLK_G2D_333_USER, "mout_aclk_g2d_333_user",
  482. mout_aclk_g2d_333_user_p,
  483. MUX_SEL_G2D, 0, 1),
  484. };
  485. static struct samsung_div_clock g2d_div_clks[] __initdata = {
  486. DIV(G2D_DOUT_PCLK_G2D_83, "dout_pclk_g2d_83", "mout_aclk_g2d_333_user",
  487. DIV_G2D, 0, 3),
  488. };
  489. static struct samsung_gate_clock g2d_gate_clks[] __initdata = {
  490. GATE(G2D_CLK_G2D, "clk_g2d", "mout_aclk_g2d_333_user",
  491. EN_IP_G2D, 4, 0, 0),
  492. GATE(G2D_CLK_JPEG, "clk_jpeg", "mout_aclk_g2d_333_user",
  493. EN_IP_G2D, 5, 0, 0),
  494. GATE(G2D_CLK_MDMA, "clk_mdma", "mout_aclk_g2d_333_user",
  495. EN_IP_G2D, 6, 0, 0),
  496. GATE(G2D_CLK_SMMU3_JPEG, "clk_smmu3_jpeg", "mout_aclk_g2d_333_user",
  497. EN_IP_G2D, 16, 0, 0),
  498. GATE(G2D_CLK_SSS, "clk_sss", "mout_aclk_g2d_333_user",
  499. EN_IP_G2D_SECURE_SSS, 17, 0, 0),
  500. GATE(G2D_CLK_SLIM_SSS, "clk_slim_sss", "mout_aclk_g2d_333_user",
  501. EN_IP_G2D_SECURE_SLIM_SSS, 11, 0, 0),
  502. GATE(G2D_CLK_SMMU_SLIM_SSS, "clk_smmu_slim_sss",
  503. "mout_aclk_g2d_333_user",
  504. EN_IP_G2D_SECURE_SMMU_SLIM_SSS, 13, 0, 0),
  505. GATE(G2D_CLK_SMMU_SSS, "clk_smmu_sss", "mout_aclk_g2d_333_user",
  506. EN_IP_G2D_SECURE_SMMU_SSS, 14, 0, 0),
  507. GATE(G2D_CLK_SMMU_MDMA, "clk_smmu_mdma", "mout_aclk_g2d_333_user",
  508. EN_IP_G2D_SECURE_SMMU_MDMA, 12, 0, 0),
  509. GATE(G2D_CLK_SMMU3_G2D, "clk_smmu3_g2d", "mout_aclk_g2d_333_user",
  510. EN_IP_G2D_SECURE_SMMU_G2D, 15, 0, 0),
  511. };
  512. static void __init exynos5260_clk_g2d_init(struct device_node *np)
  513. {
  514. struct samsung_cmu_info cmu = { NULL };
  515. cmu.mux_clks = g2d_mux_clks;
  516. cmu.nr_mux_clks = ARRAY_SIZE(g2d_mux_clks);
  517. cmu.div_clks = g2d_div_clks;
  518. cmu.nr_div_clks = ARRAY_SIZE(g2d_div_clks);
  519. cmu.gate_clks = g2d_gate_clks;
  520. cmu.nr_gate_clks = ARRAY_SIZE(g2d_gate_clks);
  521. cmu.nr_clk_ids = G2D_NR_CLK;
  522. cmu.clk_regs = g2d_clk_regs;
  523. cmu.nr_clk_regs = ARRAY_SIZE(g2d_clk_regs);
  524. samsung_cmu_register_one(np, &cmu);
  525. }
  526. CLK_OF_DECLARE(exynos5260_clk_g2d, "samsung,exynos5260-clock-g2d",
  527. exynos5260_clk_g2d_init);
  528. /* CMU_G3D */
  529. static unsigned long g3d_clk_regs[] __initdata = {
  530. G3D_PLL_LOCK,
  531. G3D_PLL_CON0,
  532. G3D_PLL_CON1,
  533. G3D_PLL_FDET,
  534. MUX_SEL_G3D,
  535. DIV_G3D,
  536. DIV_G3D_PLL_FDET,
  537. EN_ACLK_G3D,
  538. EN_PCLK_G3D,
  539. EN_SCLK_G3D,
  540. EN_IP_G3D,
  541. };
  542. PNAME(mout_g3d_pll_p) = {"fin_pll", "fout_g3d_pll"};
  543. static struct samsung_mux_clock g3d_mux_clks[] __initdata = {
  544. MUX(G3D_MOUT_G3D_PLL, "mout_g3d_pll", mout_g3d_pll_p,
  545. MUX_SEL_G3D, 0, 1),
  546. };
  547. static struct samsung_div_clock g3d_div_clks[] __initdata = {
  548. DIV(G3D_DOUT_PCLK_G3D, "dout_pclk_g3d", "dout_aclk_g3d", DIV_G3D, 0, 3),
  549. DIV(G3D_DOUT_ACLK_G3D, "dout_aclk_g3d", "mout_g3d_pll", DIV_G3D, 4, 3),
  550. };
  551. static struct samsung_gate_clock g3d_gate_clks[] __initdata = {
  552. GATE(G3D_CLK_G3D, "clk_g3d", "dout_aclk_g3d", EN_IP_G3D, 2, 0, 0),
  553. GATE(G3D_CLK_G3D_HPM, "clk_g3d_hpm", "dout_aclk_g3d",
  554. EN_IP_G3D, 3, 0, 0),
  555. };
  556. static struct samsung_pll_clock g3d_pll_clks[] __initdata = {
  557. PLL(pll_2550, G3D_FOUT_G3D_PLL, "fout_g3d_pll", "fin_pll",
  558. G3D_PLL_LOCK, G3D_PLL_CON0,
  559. pll2550_24mhz_tbl),
  560. };
  561. static void __init exynos5260_clk_g3d_init(struct device_node *np)
  562. {
  563. struct samsung_cmu_info cmu = { NULL };
  564. cmu.pll_clks = g3d_pll_clks;
  565. cmu.nr_pll_clks = ARRAY_SIZE(g3d_pll_clks);
  566. cmu.mux_clks = g3d_mux_clks;
  567. cmu.nr_mux_clks = ARRAY_SIZE(g3d_mux_clks);
  568. cmu.div_clks = g3d_div_clks;
  569. cmu.nr_div_clks = ARRAY_SIZE(g3d_div_clks);
  570. cmu.gate_clks = g3d_gate_clks;
  571. cmu.nr_gate_clks = ARRAY_SIZE(g3d_gate_clks);
  572. cmu.nr_clk_ids = G3D_NR_CLK;
  573. cmu.clk_regs = g3d_clk_regs;
  574. cmu.nr_clk_regs = ARRAY_SIZE(g3d_clk_regs);
  575. samsung_cmu_register_one(np, &cmu);
  576. }
  577. CLK_OF_DECLARE(exynos5260_clk_g3d, "samsung,exynos5260-clock-g3d",
  578. exynos5260_clk_g3d_init);
  579. /* CMU_GSCL */
  580. static unsigned long gscl_clk_regs[] __initdata = {
  581. MUX_SEL_GSCL,
  582. DIV_GSCL,
  583. EN_ACLK_GSCL,
  584. EN_ACLK_GSCL_FIMC,
  585. EN_ACLK_GSCL_SECURE_SMMU_GSCL0,
  586. EN_ACLK_GSCL_SECURE_SMMU_GSCL1,
  587. EN_ACLK_GSCL_SECURE_SMMU_MSCL0,
  588. EN_ACLK_GSCL_SECURE_SMMU_MSCL1,
  589. EN_PCLK_GSCL,
  590. EN_PCLK_GSCL_FIMC,
  591. EN_PCLK_GSCL_SECURE_SMMU_GSCL0,
  592. EN_PCLK_GSCL_SECURE_SMMU_GSCL1,
  593. EN_PCLK_GSCL_SECURE_SMMU_MSCL0,
  594. EN_PCLK_GSCL_SECURE_SMMU_MSCL1,
  595. EN_SCLK_GSCL,
  596. EN_SCLK_GSCL_FIMC,
  597. EN_IP_GSCL,
  598. EN_IP_GSCL_FIMC,
  599. EN_IP_GSCL_SECURE_SMMU_GSCL0,
  600. EN_IP_GSCL_SECURE_SMMU_GSCL1,
  601. EN_IP_GSCL_SECURE_SMMU_MSCL0,
  602. EN_IP_GSCL_SECURE_SMMU_MSCL1,
  603. };
  604. PNAME(mout_aclk_gscl_333_user_p) = {"fin_pll", "dout_aclk_gscl_333"};
  605. PNAME(mout_aclk_m2m_400_user_p) = {"fin_pll", "dout_aclk_gscl_400"};
  606. PNAME(mout_aclk_gscl_fimc_user_p) = {"fin_pll", "dout_aclk_gscl_400"};
  607. PNAME(mout_aclk_csis_p) = {"dout_aclk_csis_200", "mout_aclk_gscl_fimc_user"};
  608. static struct samsung_mux_clock gscl_mux_clks[] __initdata = {
  609. MUX(GSCL_MOUT_ACLK_GSCL_333_USER, "mout_aclk_gscl_333_user",
  610. mout_aclk_gscl_333_user_p,
  611. MUX_SEL_GSCL, 0, 1),
  612. MUX(GSCL_MOUT_ACLK_M2M_400_USER, "mout_aclk_m2m_400_user",
  613. mout_aclk_m2m_400_user_p,
  614. MUX_SEL_GSCL, 4, 1),
  615. MUX(GSCL_MOUT_ACLK_GSCL_FIMC_USER, "mout_aclk_gscl_fimc_user",
  616. mout_aclk_gscl_fimc_user_p,
  617. MUX_SEL_GSCL, 8, 1),
  618. MUX(GSCL_MOUT_ACLK_CSIS, "mout_aclk_csis", mout_aclk_csis_p,
  619. MUX_SEL_GSCL, 24, 1),
  620. };
  621. static struct samsung_div_clock gscl_div_clks[] __initdata = {
  622. DIV(GSCL_DOUT_PCLK_M2M_100, "dout_pclk_m2m_100",
  623. "mout_aclk_m2m_400_user",
  624. DIV_GSCL, 0, 3),
  625. DIV(GSCL_DOUT_ACLK_CSIS_200, "dout_aclk_csis_200",
  626. "mout_aclk_m2m_400_user",
  627. DIV_GSCL, 4, 3),
  628. };
  629. static struct samsung_gate_clock gscl_gate_clks[] __initdata = {
  630. GATE(GSCL_SCLK_CSIS0_WRAP, "sclk_csis0_wrap", "dout_aclk_csis_200",
  631. EN_SCLK_GSCL_FIMC, 0, CLK_SET_RATE_PARENT, 0),
  632. GATE(GSCL_SCLK_CSIS1_WRAP, "sclk_csis1_wrap", "dout_aclk_csis_200",
  633. EN_SCLK_GSCL_FIMC, 1, CLK_SET_RATE_PARENT, 0),
  634. GATE(GSCL_CLK_GSCL0, "clk_gscl0", "mout_aclk_gscl_333_user",
  635. EN_IP_GSCL, 2, 0, 0),
  636. GATE(GSCL_CLK_GSCL1, "clk_gscl1", "mout_aclk_gscl_333_user",
  637. EN_IP_GSCL, 3, 0, 0),
  638. GATE(GSCL_CLK_MSCL0, "clk_mscl0", "mout_aclk_gscl_333_user",
  639. EN_IP_GSCL, 4, 0, 0),
  640. GATE(GSCL_CLK_MSCL1, "clk_mscl1", "mout_aclk_gscl_333_user",
  641. EN_IP_GSCL, 5, 0, 0),
  642. GATE(GSCL_CLK_PIXEL_GSCL0, "clk_pixel_gscl0",
  643. "mout_aclk_gscl_333_user",
  644. EN_IP_GSCL, 8, 0, 0),
  645. GATE(GSCL_CLK_PIXEL_GSCL1, "clk_pixel_gscl1",
  646. "mout_aclk_gscl_333_user",
  647. EN_IP_GSCL, 9, 0, 0),
  648. GATE(GSCL_CLK_SMMU3_LITE_A, "clk_smmu3_lite_a",
  649. "mout_aclk_gscl_fimc_user",
  650. EN_IP_GSCL_FIMC, 5, 0, 0),
  651. GATE(GSCL_CLK_SMMU3_LITE_B, "clk_smmu3_lite_b",
  652. "mout_aclk_gscl_fimc_user",
  653. EN_IP_GSCL_FIMC, 6, 0, 0),
  654. GATE(GSCL_CLK_SMMU3_LITE_D, "clk_smmu3_lite_d",
  655. "mout_aclk_gscl_fimc_user",
  656. EN_IP_GSCL_FIMC, 7, 0, 0),
  657. GATE(GSCL_CLK_CSIS0, "clk_csis0", "mout_aclk_gscl_fimc_user",
  658. EN_IP_GSCL_FIMC, 8, 0, 0),
  659. GATE(GSCL_CLK_CSIS1, "clk_csis1", "mout_aclk_gscl_fimc_user",
  660. EN_IP_GSCL_FIMC, 9, 0, 0),
  661. GATE(GSCL_CLK_FIMC_LITE_A, "clk_fimc_lite_a",
  662. "mout_aclk_gscl_fimc_user",
  663. EN_IP_GSCL_FIMC, 10, 0, 0),
  664. GATE(GSCL_CLK_FIMC_LITE_B, "clk_fimc_lite_b",
  665. "mout_aclk_gscl_fimc_user",
  666. EN_IP_GSCL_FIMC, 11, 0, 0),
  667. GATE(GSCL_CLK_FIMC_LITE_D, "clk_fimc_lite_d",
  668. "mout_aclk_gscl_fimc_user",
  669. EN_IP_GSCL_FIMC, 12, 0, 0),
  670. GATE(GSCL_CLK_SMMU3_GSCL0, "clk_smmu3_gscl0",
  671. "mout_aclk_gscl_333_user",
  672. EN_IP_GSCL_SECURE_SMMU_GSCL0, 17, 0, 0),
  673. GATE(GSCL_CLK_SMMU3_GSCL1, "clk_smmu3_gscl1", "mout_aclk_gscl_333_user",
  674. EN_IP_GSCL_SECURE_SMMU_GSCL1, 18, 0, 0),
  675. GATE(GSCL_CLK_SMMU3_MSCL0, "clk_smmu3_mscl0",
  676. "mout_aclk_m2m_400_user",
  677. EN_IP_GSCL_SECURE_SMMU_MSCL0, 19, 0, 0),
  678. GATE(GSCL_CLK_SMMU3_MSCL1, "clk_smmu3_mscl1",
  679. "mout_aclk_m2m_400_user",
  680. EN_IP_GSCL_SECURE_SMMU_MSCL1, 20, 0, 0),
  681. };
  682. static void __init exynos5260_clk_gscl_init(struct device_node *np)
  683. {
  684. struct samsung_cmu_info cmu = { NULL };
  685. cmu.mux_clks = gscl_mux_clks;
  686. cmu.nr_mux_clks = ARRAY_SIZE(gscl_mux_clks);
  687. cmu.div_clks = gscl_div_clks;
  688. cmu.nr_div_clks = ARRAY_SIZE(gscl_div_clks);
  689. cmu.gate_clks = gscl_gate_clks;
  690. cmu.nr_gate_clks = ARRAY_SIZE(gscl_gate_clks);
  691. cmu.nr_clk_ids = GSCL_NR_CLK;
  692. cmu.clk_regs = gscl_clk_regs;
  693. cmu.nr_clk_regs = ARRAY_SIZE(gscl_clk_regs);
  694. samsung_cmu_register_one(np, &cmu);
  695. }
  696. CLK_OF_DECLARE(exynos5260_clk_gscl, "samsung,exynos5260-clock-gscl",
  697. exynos5260_clk_gscl_init);
  698. /* CMU_ISP */
  699. static unsigned long isp_clk_regs[] __initdata = {
  700. MUX_SEL_ISP0,
  701. MUX_SEL_ISP1,
  702. DIV_ISP,
  703. EN_ACLK_ISP0,
  704. EN_ACLK_ISP1,
  705. EN_PCLK_ISP0,
  706. EN_PCLK_ISP1,
  707. EN_SCLK_ISP,
  708. EN_IP_ISP0,
  709. EN_IP_ISP1,
  710. };
  711. PNAME(mout_isp_400_user_p) = {"fin_pll", "dout_aclk_isp1_400"};
  712. PNAME(mout_isp_266_user_p) = {"fin_pll", "dout_aclk_isp1_266"};
  713. static struct samsung_mux_clock isp_mux_clks[] __initdata = {
  714. MUX(ISP_MOUT_ISP_266_USER, "mout_isp_266_user", mout_isp_266_user_p,
  715. MUX_SEL_ISP0, 0, 1),
  716. MUX(ISP_MOUT_ISP_400_USER, "mout_isp_400_user", mout_isp_400_user_p,
  717. MUX_SEL_ISP0, 4, 1),
  718. };
  719. static struct samsung_div_clock isp_div_clks[] __initdata = {
  720. DIV(ISP_DOUT_PCLK_ISP_66, "dout_pclk_isp_66", "mout_kfc",
  721. DIV_ISP, 0, 3),
  722. DIV(ISP_DOUT_PCLK_ISP_133, "dout_pclk_isp_133", "mout_kfc",
  723. DIV_ISP, 4, 4),
  724. DIV(ISP_DOUT_CA5_ATCLKIN, "dout_ca5_atclkin", "mout_kfc",
  725. DIV_ISP, 12, 3),
  726. DIV(ISP_DOUT_CA5_PCLKDBG, "dout_ca5_pclkdbg", "mout_kfc",
  727. DIV_ISP, 16, 4),
  728. DIV(ISP_DOUT_SCLK_MPWM, "dout_sclk_mpwm", "mout_kfc", DIV_ISP, 20, 2),
  729. };
  730. static struct samsung_gate_clock isp_gate_clks[] __initdata = {
  731. GATE(ISP_CLK_GIC, "clk_isp_gic", "mout_aclk_isp1_266",
  732. EN_IP_ISP0, 15, 0, 0),
  733. GATE(ISP_CLK_CA5, "clk_isp_ca5", "mout_aclk_isp1_266",
  734. EN_IP_ISP1, 1, 0, 0),
  735. GATE(ISP_CLK_FIMC_DRC, "clk_isp_fimc_drc", "mout_aclk_isp1_266",
  736. EN_IP_ISP1, 2, 0, 0),
  737. GATE(ISP_CLK_FIMC_FD, "clk_isp_fimc_fd", "mout_aclk_isp1_266",
  738. EN_IP_ISP1, 3, 0, 0),
  739. GATE(ISP_CLK_FIMC, "clk_isp_fimc", "mout_aclk_isp1_266",
  740. EN_IP_ISP1, 4, 0, 0),
  741. GATE(ISP_CLK_FIMC_SCALERC, "clk_isp_fimc_scalerc",
  742. "mout_aclk_isp1_266",
  743. EN_IP_ISP1, 5, 0, 0),
  744. GATE(ISP_CLK_FIMC_SCALERP, "clk_isp_fimc_scalerp",
  745. "mout_aclk_isp1_266",
  746. EN_IP_ISP1, 6, 0, 0),
  747. GATE(ISP_CLK_I2C0, "clk_isp_i2c0", "mout_aclk_isp1_266",
  748. EN_IP_ISP1, 7, 0, 0),
  749. GATE(ISP_CLK_I2C1, "clk_isp_i2c1", "mout_aclk_isp1_266",
  750. EN_IP_ISP1, 8, 0, 0),
  751. GATE(ISP_CLK_MCUCTL, "clk_isp_mcuctl", "mout_aclk_isp1_266",
  752. EN_IP_ISP1, 9, 0, 0),
  753. GATE(ISP_CLK_MPWM, "clk_isp_mpwm", "mout_aclk_isp1_266",
  754. EN_IP_ISP1, 10, 0, 0),
  755. GATE(ISP_CLK_MTCADC, "clk_isp_mtcadc", "mout_aclk_isp1_266",
  756. EN_IP_ISP1, 11, 0, 0),
  757. GATE(ISP_CLK_PWM, "clk_isp_pwm", "mout_aclk_isp1_266",
  758. EN_IP_ISP1, 14, 0, 0),
  759. GATE(ISP_CLK_SMMU_DRC, "clk_smmu_drc", "mout_aclk_isp1_266",
  760. EN_IP_ISP1, 21, 0, 0),
  761. GATE(ISP_CLK_SMMU_FD, "clk_smmu_fd", "mout_aclk_isp1_266",
  762. EN_IP_ISP1, 22, 0, 0),
  763. GATE(ISP_CLK_SMMU_ISP, "clk_smmu_isp", "mout_aclk_isp1_266",
  764. EN_IP_ISP1, 23, 0, 0),
  765. GATE(ISP_CLK_SMMU_ISPCX, "clk_smmu_ispcx", "mout_aclk_isp1_266",
  766. EN_IP_ISP1, 24, 0, 0),
  767. GATE(ISP_CLK_SMMU_SCALERC, "clk_isp_smmu_scalerc",
  768. "mout_aclk_isp1_266",
  769. EN_IP_ISP1, 25, 0, 0),
  770. GATE(ISP_CLK_SMMU_SCALERP, "clk_isp_smmu_scalerp",
  771. "mout_aclk_isp1_266",
  772. EN_IP_ISP1, 26, 0, 0),
  773. GATE(ISP_CLK_SPI0, "clk_isp_spi0", "mout_aclk_isp1_266",
  774. EN_IP_ISP1, 27, 0, 0),
  775. GATE(ISP_CLK_SPI1, "clk_isp_spi1", "mout_aclk_isp1_266",
  776. EN_IP_ISP1, 28, 0, 0),
  777. GATE(ISP_CLK_WDT, "clk_isp_wdt", "mout_aclk_isp1_266",
  778. EN_IP_ISP1, 31, 0, 0),
  779. GATE(ISP_CLK_UART, "clk_isp_uart", "mout_aclk_isp1_266",
  780. EN_IP_ISP1, 30, 0, 0),
  781. GATE(ISP_SCLK_UART_EXT, "sclk_isp_uart_ext", "fin_pll",
  782. EN_SCLK_ISP, 7, CLK_SET_RATE_PARENT, 0),
  783. GATE(ISP_SCLK_SPI1_EXT, "sclk_isp_spi1_ext", "fin_pll",
  784. EN_SCLK_ISP, 8, CLK_SET_RATE_PARENT, 0),
  785. GATE(ISP_SCLK_SPI0_EXT, "sclk_isp_spi0_ext", "fin_pll",
  786. EN_SCLK_ISP, 9, CLK_SET_RATE_PARENT, 0),
  787. };
  788. static void __init exynos5260_clk_isp_init(struct device_node *np)
  789. {
  790. struct samsung_cmu_info cmu = { NULL };
  791. cmu.mux_clks = isp_mux_clks;
  792. cmu.nr_mux_clks = ARRAY_SIZE(isp_mux_clks);
  793. cmu.div_clks = isp_div_clks;
  794. cmu.nr_div_clks = ARRAY_SIZE(isp_div_clks);
  795. cmu.gate_clks = isp_gate_clks;
  796. cmu.nr_gate_clks = ARRAY_SIZE(isp_gate_clks);
  797. cmu.nr_clk_ids = ISP_NR_CLK;
  798. cmu.clk_regs = isp_clk_regs;
  799. cmu.nr_clk_regs = ARRAY_SIZE(isp_clk_regs);
  800. samsung_cmu_register_one(np, &cmu);
  801. }
  802. CLK_OF_DECLARE(exynos5260_clk_isp, "samsung,exynos5260-clock-isp",
  803. exynos5260_clk_isp_init);
  804. /* CMU_KFC */
  805. static unsigned long kfc_clk_regs[] __initdata = {
  806. KFC_PLL_LOCK,
  807. KFC_PLL_CON0,
  808. KFC_PLL_CON1,
  809. KFC_PLL_FDET,
  810. MUX_SEL_KFC0,
  811. MUX_SEL_KFC2,
  812. DIV_KFC,
  813. DIV_KFC_PLL_FDET,
  814. EN_ACLK_KFC,
  815. EN_PCLK_KFC,
  816. EN_SCLK_KFC,
  817. EN_IP_KFC,
  818. };
  819. PNAME(mout_kfc_pll_p) = {"fin_pll", "fout_kfc_pll"};
  820. PNAME(mout_kfc_p) = {"mout_kfc_pll", "dout_media_pll"};
  821. static struct samsung_mux_clock kfc_mux_clks[] __initdata = {
  822. MUX(KFC_MOUT_KFC_PLL, "mout_kfc_pll", mout_kfc_pll_p,
  823. MUX_SEL_KFC0, 0, 1),
  824. MUX(KFC_MOUT_KFC, "mout_kfc", mout_kfc_p, MUX_SEL_KFC2, 0, 1),
  825. };
  826. static struct samsung_div_clock kfc_div_clks[] __initdata = {
  827. DIV(KFC_DOUT_KFC1, "dout_kfc1", "mout_kfc", DIV_KFC, 0, 3),
  828. DIV(KFC_DOUT_KFC2, "dout_kfc2", "dout_kfc1", DIV_KFC, 4, 3),
  829. DIV(KFC_DOUT_KFC_ATCLK, "dout_kfc_atclk", "dout_kfc2", DIV_KFC, 8, 3),
  830. DIV(KFC_DOUT_KFC_PCLK_DBG, "dout_kfc_pclk_dbg", "dout_kfc2",
  831. DIV_KFC, 12, 3),
  832. DIV(KFC_DOUT_ACLK_KFC, "dout_aclk_kfc", "dout_kfc2", DIV_KFC, 16, 3),
  833. DIV(KFC_DOUT_PCLK_KFC, "dout_pclk_kfc", "dout_kfc2", DIV_KFC, 20, 3),
  834. DIV(KFC_DOUT_KFC_PLL, "dout_kfc_pll", "mout_kfc", DIV_KFC, 24, 3),
  835. };
  836. static struct samsung_pll_clock kfc_pll_clks[] __initdata = {
  837. PLL(pll_2550xx, KFC_FOUT_KFC_PLL, "fout_kfc_pll", "fin_pll",
  838. KFC_PLL_LOCK, KFC_PLL_CON0,
  839. pll2550_24mhz_tbl),
  840. };
  841. static void __init exynos5260_clk_kfc_init(struct device_node *np)
  842. {
  843. struct samsung_cmu_info cmu = { NULL };
  844. cmu.pll_clks = kfc_pll_clks;
  845. cmu.nr_pll_clks = ARRAY_SIZE(kfc_pll_clks);
  846. cmu.mux_clks = kfc_mux_clks;
  847. cmu.nr_mux_clks = ARRAY_SIZE(kfc_mux_clks);
  848. cmu.div_clks = kfc_div_clks;
  849. cmu.nr_div_clks = ARRAY_SIZE(kfc_div_clks);
  850. cmu.nr_clk_ids = KFC_NR_CLK;
  851. cmu.clk_regs = kfc_clk_regs;
  852. cmu.nr_clk_regs = ARRAY_SIZE(kfc_clk_regs);
  853. samsung_cmu_register_one(np, &cmu);
  854. }
  855. CLK_OF_DECLARE(exynos5260_clk_kfc, "samsung,exynos5260-clock-kfc",
  856. exynos5260_clk_kfc_init);
  857. /* CMU_MFC */
  858. static unsigned long mfc_clk_regs[] __initdata = {
  859. MUX_SEL_MFC,
  860. DIV_MFC,
  861. EN_ACLK_MFC,
  862. EN_ACLK_SECURE_SMMU2_MFC,
  863. EN_PCLK_MFC,
  864. EN_PCLK_SECURE_SMMU2_MFC,
  865. EN_IP_MFC,
  866. EN_IP_MFC_SECURE_SMMU2_MFC,
  867. };
  868. PNAME(mout_aclk_mfc_333_user_p) = {"fin_pll", "dout_aclk_mfc_333"};
  869. static struct samsung_mux_clock mfc_mux_clks[] __initdata = {
  870. MUX(MFC_MOUT_ACLK_MFC_333_USER, "mout_aclk_mfc_333_user",
  871. mout_aclk_mfc_333_user_p,
  872. MUX_SEL_MFC, 0, 1),
  873. };
  874. static struct samsung_div_clock mfc_div_clks[] __initdata = {
  875. DIV(MFC_DOUT_PCLK_MFC_83, "dout_pclk_mfc_83", "mout_aclk_mfc_333_user",
  876. DIV_MFC, 0, 3),
  877. };
  878. static struct samsung_gate_clock mfc_gate_clks[] __initdata = {
  879. GATE(MFC_CLK_MFC, "clk_mfc", "mout_aclk_mfc_333_user",
  880. EN_IP_MFC, 1, 0, 0),
  881. GATE(MFC_CLK_SMMU2_MFCM0, "clk_smmu2_mfcm0", "mout_aclk_mfc_333_user",
  882. EN_IP_MFC_SECURE_SMMU2_MFC, 6, 0, 0),
  883. GATE(MFC_CLK_SMMU2_MFCM1, "clk_smmu2_mfcm1", "mout_aclk_mfc_333_user",
  884. EN_IP_MFC_SECURE_SMMU2_MFC, 7, 0, 0),
  885. };
  886. static void __init exynos5260_clk_mfc_init(struct device_node *np)
  887. {
  888. struct samsung_cmu_info cmu = { NULL };
  889. cmu.mux_clks = mfc_mux_clks;
  890. cmu.nr_mux_clks = ARRAY_SIZE(mfc_mux_clks);
  891. cmu.div_clks = mfc_div_clks;
  892. cmu.nr_div_clks = ARRAY_SIZE(mfc_div_clks);
  893. cmu.gate_clks = mfc_gate_clks;
  894. cmu.nr_gate_clks = ARRAY_SIZE(mfc_gate_clks);
  895. cmu.nr_clk_ids = MFC_NR_CLK;
  896. cmu.clk_regs = mfc_clk_regs;
  897. cmu.nr_clk_regs = ARRAY_SIZE(mfc_clk_regs);
  898. samsung_cmu_register_one(np, &cmu);
  899. }
  900. CLK_OF_DECLARE(exynos5260_clk_mfc, "samsung,exynos5260-clock-mfc",
  901. exynos5260_clk_mfc_init);
  902. /* CMU_MIF */
  903. static unsigned long mif_clk_regs[] __initdata = {
  904. MEM_PLL_LOCK,
  905. BUS_PLL_LOCK,
  906. MEDIA_PLL_LOCK,
  907. MEM_PLL_CON0,
  908. MEM_PLL_CON1,
  909. MEM_PLL_FDET,
  910. BUS_PLL_CON0,
  911. BUS_PLL_CON1,
  912. BUS_PLL_FDET,
  913. MEDIA_PLL_CON0,
  914. MEDIA_PLL_CON1,
  915. MEDIA_PLL_FDET,
  916. MUX_SEL_MIF,
  917. DIV_MIF,
  918. DIV_MIF_PLL_FDET,
  919. EN_ACLK_MIF,
  920. EN_ACLK_MIF_SECURE_DREX1_TZ,
  921. EN_ACLK_MIF_SECURE_DREX0_TZ,
  922. EN_ACLK_MIF_SECURE_INTMEM,
  923. EN_PCLK_MIF,
  924. EN_PCLK_MIF_SECURE_MONOCNT,
  925. EN_PCLK_MIF_SECURE_RTC_APBIF,
  926. EN_PCLK_MIF_SECURE_DREX1_TZ,
  927. EN_PCLK_MIF_SECURE_DREX0_TZ,
  928. EN_SCLK_MIF,
  929. EN_IP_MIF,
  930. EN_IP_MIF_SECURE_MONOCNT,
  931. EN_IP_MIF_SECURE_RTC_APBIF,
  932. EN_IP_MIF_SECURE_DREX1_TZ,
  933. EN_IP_MIF_SECURE_DREX0_TZ,
  934. EN_IP_MIF_SECURE_INTEMEM,
  935. };
  936. PNAME(mout_mem_pll_p) = {"fin_pll", "fout_mem_pll"};
  937. PNAME(mout_bus_pll_p) = {"fin_pll", "fout_bus_pll"};
  938. PNAME(mout_media_pll_p) = {"fin_pll", "fout_media_pll"};
  939. PNAME(mout_mif_drex_p) = {"dout_mem_pll", "dout_bus_pll"};
  940. PNAME(mout_mif_drex2x_p) = {"dout_mem_pll", "dout_bus_pll"};
  941. PNAME(mout_clkm_phy_p) = {"mout_mif_drex", "dout_media_pll"};
  942. PNAME(mout_clk2x_phy_p) = {"mout_mif_drex2x", "dout_media_pll"};
  943. static struct samsung_mux_clock mif_mux_clks[] __initdata = {
  944. MUX(MIF_MOUT_MEM_PLL, "mout_mem_pll", mout_mem_pll_p,
  945. MUX_SEL_MIF, 0, 1),
  946. MUX(MIF_MOUT_BUS_PLL, "mout_bus_pll", mout_bus_pll_p,
  947. MUX_SEL_MIF, 4, 1),
  948. MUX(MIF_MOUT_MEDIA_PLL, "mout_media_pll", mout_media_pll_p,
  949. MUX_SEL_MIF, 8, 1),
  950. MUX(MIF_MOUT_MIF_DREX, "mout_mif_drex", mout_mif_drex_p,
  951. MUX_SEL_MIF, 12, 1),
  952. MUX(MIF_MOUT_CLKM_PHY, "mout_clkm_phy", mout_clkm_phy_p,
  953. MUX_SEL_MIF, 16, 1),
  954. MUX(MIF_MOUT_MIF_DREX2X, "mout_mif_drex2x", mout_mif_drex2x_p,
  955. MUX_SEL_MIF, 20, 1),
  956. MUX(MIF_MOUT_CLK2X_PHY, "mout_clk2x_phy", mout_clk2x_phy_p,
  957. MUX_SEL_MIF, 24, 1),
  958. };
  959. static struct samsung_div_clock mif_div_clks[] __initdata = {
  960. DIV(MIF_DOUT_MEDIA_PLL, "dout_media_pll", "mout_media_pll",
  961. DIV_MIF, 0, 3),
  962. DIV(MIF_DOUT_MEM_PLL, "dout_mem_pll", "mout_mem_pll",
  963. DIV_MIF, 4, 3),
  964. DIV(MIF_DOUT_BUS_PLL, "dout_bus_pll", "mout_bus_pll",
  965. DIV_MIF, 8, 3),
  966. DIV(MIF_DOUT_CLKM_PHY, "dout_clkm_phy", "mout_clkm_phy",
  967. DIV_MIF, 12, 3),
  968. DIV(MIF_DOUT_CLK2X_PHY, "dout_clk2x_phy", "mout_clk2x_phy",
  969. DIV_MIF, 16, 4),
  970. DIV(MIF_DOUT_ACLK_MIF_466, "dout_aclk_mif_466", "dout_clk2x_phy",
  971. DIV_MIF, 20, 3),
  972. DIV(MIF_DOUT_ACLK_BUS_200, "dout_aclk_bus_200", "dout_bus_pll",
  973. DIV_MIF, 24, 3),
  974. DIV(MIF_DOUT_ACLK_BUS_100, "dout_aclk_bus_100", "dout_bus_pll",
  975. DIV_MIF, 28, 4),
  976. };
  977. static struct samsung_gate_clock mif_gate_clks[] __initdata = {
  978. GATE(MIF_CLK_LPDDR3PHY_WRAP0, "clk_lpddr3phy_wrap0", "dout_clk2x_phy",
  979. EN_IP_MIF, 12, CLK_IGNORE_UNUSED, 0),
  980. GATE(MIF_CLK_LPDDR3PHY_WRAP1, "clk_lpddr3phy_wrap1", "dout_clk2x_phy",
  981. EN_IP_MIF, 13, CLK_IGNORE_UNUSED, 0),
  982. GATE(MIF_CLK_MONOCNT, "clk_monocnt", "dout_aclk_bus_100",
  983. EN_IP_MIF_SECURE_MONOCNT, 22,
  984. CLK_IGNORE_UNUSED, 0),
  985. GATE(MIF_CLK_MIF_RTC, "clk_mif_rtc", "dout_aclk_bus_100",
  986. EN_IP_MIF_SECURE_RTC_APBIF, 23,
  987. CLK_IGNORE_UNUSED, 0),
  988. GATE(MIF_CLK_DREX1, "clk_drex1", "dout_aclk_mif_466",
  989. EN_IP_MIF_SECURE_DREX1_TZ, 9,
  990. CLK_IGNORE_UNUSED, 0),
  991. GATE(MIF_CLK_DREX0, "clk_drex0", "dout_aclk_mif_466",
  992. EN_IP_MIF_SECURE_DREX0_TZ, 9,
  993. CLK_IGNORE_UNUSED, 0),
  994. GATE(MIF_CLK_INTMEM, "clk_intmem", "dout_aclk_bus_200",
  995. EN_IP_MIF_SECURE_INTEMEM, 11,
  996. CLK_IGNORE_UNUSED, 0),
  997. GATE(MIF_SCLK_LPDDR3PHY_WRAP_U0, "sclk_lpddr3phy_wrap_u0",
  998. "dout_clkm_phy", EN_SCLK_MIF, 0,
  999. CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
  1000. GATE(MIF_SCLK_LPDDR3PHY_WRAP_U1, "sclk_lpddr3phy_wrap_u1",
  1001. "dout_clkm_phy", EN_SCLK_MIF, 1,
  1002. CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
  1003. };
  1004. static struct samsung_pll_clock mif_pll_clks[] __initdata = {
  1005. PLL(pll_2550xx, MIF_FOUT_MEM_PLL, "fout_mem_pll", "fin_pll",
  1006. MEM_PLL_LOCK, MEM_PLL_CON0,
  1007. pll2550_24mhz_tbl),
  1008. PLL(pll_2550xx, MIF_FOUT_BUS_PLL, "fout_bus_pll", "fin_pll",
  1009. BUS_PLL_LOCK, BUS_PLL_CON0,
  1010. pll2550_24mhz_tbl),
  1011. PLL(pll_2550xx, MIF_FOUT_MEDIA_PLL, "fout_media_pll", "fin_pll",
  1012. MEDIA_PLL_LOCK, MEDIA_PLL_CON0,
  1013. pll2550_24mhz_tbl),
  1014. };
  1015. static void __init exynos5260_clk_mif_init(struct device_node *np)
  1016. {
  1017. struct samsung_cmu_info cmu = { NULL };
  1018. cmu.pll_clks = mif_pll_clks;
  1019. cmu.nr_pll_clks = ARRAY_SIZE(mif_pll_clks);
  1020. cmu.mux_clks = mif_mux_clks;
  1021. cmu.nr_mux_clks = ARRAY_SIZE(mif_mux_clks);
  1022. cmu.div_clks = mif_div_clks;
  1023. cmu.nr_div_clks = ARRAY_SIZE(mif_div_clks);
  1024. cmu.gate_clks = mif_gate_clks;
  1025. cmu.nr_gate_clks = ARRAY_SIZE(mif_gate_clks);
  1026. cmu.nr_clk_ids = MIF_NR_CLK;
  1027. cmu.clk_regs = mif_clk_regs;
  1028. cmu.nr_clk_regs = ARRAY_SIZE(mif_clk_regs);
  1029. samsung_cmu_register_one(np, &cmu);
  1030. }
  1031. CLK_OF_DECLARE(exynos5260_clk_mif, "samsung,exynos5260-clock-mif",
  1032. exynos5260_clk_mif_init);
  1033. /* CMU_PERI */
  1034. static unsigned long peri_clk_regs[] __initdata = {
  1035. MUX_SEL_PERI,
  1036. MUX_SEL_PERI1,
  1037. DIV_PERI,
  1038. EN_PCLK_PERI0,
  1039. EN_PCLK_PERI1,
  1040. EN_PCLK_PERI2,
  1041. EN_PCLK_PERI3,
  1042. EN_PCLK_PERI_SECURE_CHIPID,
  1043. EN_PCLK_PERI_SECURE_PROVKEY0,
  1044. EN_PCLK_PERI_SECURE_PROVKEY1,
  1045. EN_PCLK_PERI_SECURE_SECKEY,
  1046. EN_PCLK_PERI_SECURE_ANTIRBKCNT,
  1047. EN_PCLK_PERI_SECURE_TOP_RTC,
  1048. EN_PCLK_PERI_SECURE_TZPC,
  1049. EN_SCLK_PERI,
  1050. EN_SCLK_PERI_SECURE_TOP_RTC,
  1051. EN_IP_PERI0,
  1052. EN_IP_PERI1,
  1053. EN_IP_PERI2,
  1054. EN_IP_PERI_SECURE_CHIPID,
  1055. EN_IP_PERI_SECURE_PROVKEY0,
  1056. EN_IP_PERI_SECURE_PROVKEY1,
  1057. EN_IP_PERI_SECURE_SECKEY,
  1058. EN_IP_PERI_SECURE_ANTIRBKCNT,
  1059. EN_IP_PERI_SECURE_TOP_RTC,
  1060. EN_IP_PERI_SECURE_TZPC,
  1061. };
  1062. PNAME(mout_sclk_pcm_p) = {"ioclk_pcm_extclk", "fin_pll", "dout_aclk_peri_aud",
  1063. "phyclk_hdmi_phy_ref_cko"};
  1064. PNAME(mout_sclk_i2scod_p) = {"ioclk_i2s_cdclk", "fin_pll", "dout_aclk_peri_aud",
  1065. "phyclk_hdmi_phy_ref_cko"};
  1066. PNAME(mout_sclk_spdif_p) = {"ioclk_spdif_extclk", "fin_pll",
  1067. "dout_aclk_peri_aud", "phyclk_hdmi_phy_ref_cko"};
  1068. static struct samsung_mux_clock peri_mux_clks[] __initdata = {
  1069. MUX(PERI_MOUT_SCLK_PCM, "mout_sclk_pcm", mout_sclk_pcm_p,
  1070. MUX_SEL_PERI1, 4, 2),
  1071. MUX(PERI_MOUT_SCLK_I2SCOD, "mout_sclk_i2scod", mout_sclk_i2scod_p,
  1072. MUX_SEL_PERI1, 12, 2),
  1073. MUX(PERI_MOUT_SCLK_SPDIF, "mout_sclk_spdif", mout_sclk_spdif_p,
  1074. MUX_SEL_PERI1, 20, 2),
  1075. };
  1076. static struct samsung_div_clock peri_div_clks[] __initdata = {
  1077. DIV(PERI_DOUT_PCM, "dout_pcm", "mout_sclk_pcm", DIV_PERI, 0, 8),
  1078. DIV(PERI_DOUT_I2S, "dout_i2s", "mout_sclk_i2scod", DIV_PERI, 8, 6),
  1079. };
  1080. static struct samsung_gate_clock peri_gate_clks[] __initdata = {
  1081. GATE(PERI_SCLK_PCM1, "sclk_pcm1", "dout_pcm", EN_SCLK_PERI, 0,
  1082. CLK_SET_RATE_PARENT, 0),
  1083. GATE(PERI_SCLK_I2S, "sclk_i2s", "dout_i2s", EN_SCLK_PERI, 1,
  1084. CLK_SET_RATE_PARENT, 0),
  1085. GATE(PERI_SCLK_SPDIF, "sclk_spdif", "dout_sclk_peri_spi0_b",
  1086. EN_SCLK_PERI, 2, CLK_SET_RATE_PARENT, 0),
  1087. GATE(PERI_SCLK_SPI0, "sclk_spi0", "dout_sclk_peri_spi0_b",
  1088. EN_SCLK_PERI, 7, CLK_SET_RATE_PARENT, 0),
  1089. GATE(PERI_SCLK_SPI1, "sclk_spi1", "dout_sclk_peri_spi1_b",
  1090. EN_SCLK_PERI, 8, CLK_SET_RATE_PARENT, 0),
  1091. GATE(PERI_SCLK_SPI2, "sclk_spi2", "dout_sclk_peri_spi2_b",
  1092. EN_SCLK_PERI, 9, CLK_SET_RATE_PARENT, 0),
  1093. GATE(PERI_SCLK_UART0, "sclk_uart0", "dout_sclk_peri_uart0",
  1094. EN_SCLK_PERI, 10, CLK_SET_RATE_PARENT, 0),
  1095. GATE(PERI_SCLK_UART1, "sclk_uart1", "dout_sclk_peri_uart1",
  1096. EN_SCLK_PERI, 11, CLK_SET_RATE_PARENT, 0),
  1097. GATE(PERI_SCLK_UART2, "sclk_uart2", "dout_sclk_peri_uart2",
  1098. EN_SCLK_PERI, 12, CLK_SET_RATE_PARENT, 0),
  1099. GATE(PERI_CLK_ABB, "clk_abb", "dout_aclk_peri_66",
  1100. EN_IP_PERI0, 1, 0, 0),
  1101. GATE(PERI_CLK_EFUSE_WRITER, "clk_efuse_writer", "dout_aclk_peri_66",
  1102. EN_IP_PERI0, 5, 0, 0),
  1103. GATE(PERI_CLK_HDMICEC, "clk_hdmicec", "dout_aclk_peri_66",
  1104. EN_IP_PERI0, 6, 0, 0),
  1105. GATE(PERI_CLK_I2C10, "clk_i2c10", "dout_aclk_peri_66",
  1106. EN_IP_PERI0, 7, 0, 0),
  1107. GATE(PERI_CLK_I2C11, "clk_i2c11", "dout_aclk_peri_66",
  1108. EN_IP_PERI0, 8, 0, 0),
  1109. GATE(PERI_CLK_I2C8, "clk_i2c8", "dout_aclk_peri_66",
  1110. EN_IP_PERI0, 9, 0, 0),
  1111. GATE(PERI_CLK_I2C9, "clk_i2c9", "dout_aclk_peri_66",
  1112. EN_IP_PERI0, 10, 0, 0),
  1113. GATE(PERI_CLK_I2C4, "clk_i2c4", "dout_aclk_peri_66",
  1114. EN_IP_PERI0, 11, 0, 0),
  1115. GATE(PERI_CLK_I2C5, "clk_i2c5", "dout_aclk_peri_66",
  1116. EN_IP_PERI0, 12, 0, 0),
  1117. GATE(PERI_CLK_I2C6, "clk_i2c6", "dout_aclk_peri_66",
  1118. EN_IP_PERI0, 13, 0, 0),
  1119. GATE(PERI_CLK_I2C7, "clk_i2c7", "dout_aclk_peri_66",
  1120. EN_IP_PERI0, 14, 0, 0),
  1121. GATE(PERI_CLK_I2CHDMI, "clk_i2chdmi", "dout_aclk_peri_66",
  1122. EN_IP_PERI0, 15, 0, 0),
  1123. GATE(PERI_CLK_I2S, "clk_peri_i2s", "dout_aclk_peri_66",
  1124. EN_IP_PERI0, 16, 0, 0),
  1125. GATE(PERI_CLK_MCT, "clk_mct", "dout_aclk_peri_66",
  1126. EN_IP_PERI0, 17, 0, 0),
  1127. GATE(PERI_CLK_PCM, "clk_peri_pcm", "dout_aclk_peri_66",
  1128. EN_IP_PERI0, 18, 0, 0),
  1129. GATE(PERI_CLK_HSIC0, "clk_hsic0", "dout_aclk_peri_66",
  1130. EN_IP_PERI0, 20, 0, 0),
  1131. GATE(PERI_CLK_HSIC1, "clk_hsic1", "dout_aclk_peri_66",
  1132. EN_IP_PERI0, 21, 0, 0),
  1133. GATE(PERI_CLK_HSIC2, "clk_hsic2", "dout_aclk_peri_66",
  1134. EN_IP_PERI0, 22, 0, 0),
  1135. GATE(PERI_CLK_HSIC3, "clk_hsic3", "dout_aclk_peri_66",
  1136. EN_IP_PERI0, 23, 0, 0),
  1137. GATE(PERI_CLK_WDT_EGL, "clk_wdt_egl", "dout_aclk_peri_66",
  1138. EN_IP_PERI0, 24, 0, 0),
  1139. GATE(PERI_CLK_WDT_KFC, "clk_wdt_kfc", "dout_aclk_peri_66",
  1140. EN_IP_PERI0, 25, 0, 0),
  1141. GATE(PERI_CLK_UART4, "clk_uart4", "dout_aclk_peri_66",
  1142. EN_IP_PERI2, 0, 0, 0),
  1143. GATE(PERI_CLK_PWM, "clk_pwm", "dout_aclk_peri_66",
  1144. EN_IP_PERI2, 3, 0, 0),
  1145. GATE(PERI_CLK_SPDIF, "clk_spdif", "dout_aclk_peri_66",
  1146. EN_IP_PERI2, 6, 0, 0),
  1147. GATE(PERI_CLK_SPI0, "clk_spi0", "dout_aclk_peri_66",
  1148. EN_IP_PERI2, 7, 0, 0),
  1149. GATE(PERI_CLK_SPI1, "clk_spi1", "dout_aclk_peri_66",
  1150. EN_IP_PERI2, 8, 0, 0),
  1151. GATE(PERI_CLK_SPI2, "clk_spi2", "dout_aclk_peri_66",
  1152. EN_IP_PERI2, 9, 0, 0),
  1153. GATE(PERI_CLK_TMU0, "clk_tmu0", "dout_aclk_peri_66",
  1154. EN_IP_PERI2, 10, 0, 0),
  1155. GATE(PERI_CLK_TMU1, "clk_tmu1", "dout_aclk_peri_66",
  1156. EN_IP_PERI2, 11, 0, 0),
  1157. GATE(PERI_CLK_TMU2, "clk_tmu2", "dout_aclk_peri_66",
  1158. EN_IP_PERI2, 12, 0, 0),
  1159. GATE(PERI_CLK_TMU3, "clk_tmu3", "dout_aclk_peri_66",
  1160. EN_IP_PERI2, 13, 0, 0),
  1161. GATE(PERI_CLK_TMU4, "clk_tmu4", "dout_aclk_peri_66",
  1162. EN_IP_PERI2, 14, 0, 0),
  1163. GATE(PERI_CLK_ADC, "clk_adc", "dout_aclk_peri_66",
  1164. EN_IP_PERI2, 18, 0, 0),
  1165. GATE(PERI_CLK_UART0, "clk_uart0", "dout_aclk_peri_66",
  1166. EN_IP_PERI2, 19, 0, 0),
  1167. GATE(PERI_CLK_UART1, "clk_uart1", "dout_aclk_peri_66",
  1168. EN_IP_PERI2, 20, 0, 0),
  1169. GATE(PERI_CLK_UART2, "clk_uart2", "dout_aclk_peri_66",
  1170. EN_IP_PERI2, 21, 0, 0),
  1171. GATE(PERI_CLK_CHIPID, "clk_chipid", "dout_aclk_peri_66",
  1172. EN_IP_PERI_SECURE_CHIPID, 2, 0, 0),
  1173. GATE(PERI_CLK_PROVKEY0, "clk_provkey0", "dout_aclk_peri_66",
  1174. EN_IP_PERI_SECURE_PROVKEY0, 1, 0, 0),
  1175. GATE(PERI_CLK_PROVKEY1, "clk_provkey1", "dout_aclk_peri_66",
  1176. EN_IP_PERI_SECURE_PROVKEY1, 2, 0, 0),
  1177. GATE(PERI_CLK_SECKEY, "clk_seckey", "dout_aclk_peri_66",
  1178. EN_IP_PERI_SECURE_SECKEY, 5, 0, 0),
  1179. GATE(PERI_CLK_TOP_RTC, "clk_top_rtc", "dout_aclk_peri_66",
  1180. EN_IP_PERI_SECURE_TOP_RTC, 5, 0, 0),
  1181. GATE(PERI_CLK_TZPC0, "clk_tzpc0", "dout_aclk_peri_66",
  1182. EN_IP_PERI_SECURE_TZPC, 10, 0, 0),
  1183. GATE(PERI_CLK_TZPC1, "clk_tzpc1", "dout_aclk_peri_66",
  1184. EN_IP_PERI_SECURE_TZPC, 11, 0, 0),
  1185. GATE(PERI_CLK_TZPC2, "clk_tzpc2", "dout_aclk_peri_66",
  1186. EN_IP_PERI_SECURE_TZPC, 12, 0, 0),
  1187. GATE(PERI_CLK_TZPC3, "clk_tzpc3", "dout_aclk_peri_66",
  1188. EN_IP_PERI_SECURE_TZPC, 13, 0, 0),
  1189. GATE(PERI_CLK_TZPC4, "clk_tzpc4", "dout_aclk_peri_66",
  1190. EN_IP_PERI_SECURE_TZPC, 14, 0, 0),
  1191. GATE(PERI_CLK_TZPC5, "clk_tzpc5", "dout_aclk_peri_66",
  1192. EN_IP_PERI_SECURE_TZPC, 15, 0, 0),
  1193. GATE(PERI_CLK_TZPC6, "clk_tzpc6", "dout_aclk_peri_66",
  1194. EN_IP_PERI_SECURE_TZPC, 16, 0, 0),
  1195. GATE(PERI_CLK_TZPC7, "clk_tzpc7", "dout_aclk_peri_66",
  1196. EN_IP_PERI_SECURE_TZPC, 17, 0, 0),
  1197. GATE(PERI_CLK_TZPC8, "clk_tzpc8", "dout_aclk_peri_66",
  1198. EN_IP_PERI_SECURE_TZPC, 18, 0, 0),
  1199. GATE(PERI_CLK_TZPC9, "clk_tzpc9", "dout_aclk_peri_66",
  1200. EN_IP_PERI_SECURE_TZPC, 19, 0, 0),
  1201. GATE(PERI_CLK_TZPC10, "clk_tzpc10", "dout_aclk_peri_66",
  1202. EN_IP_PERI_SECURE_TZPC, 20, 0, 0),
  1203. };
  1204. static void __init exynos5260_clk_peri_init(struct device_node *np)
  1205. {
  1206. struct samsung_cmu_info cmu = { NULL };
  1207. cmu.mux_clks = peri_mux_clks;
  1208. cmu.nr_mux_clks = ARRAY_SIZE(peri_mux_clks);
  1209. cmu.div_clks = peri_div_clks;
  1210. cmu.nr_div_clks = ARRAY_SIZE(peri_div_clks);
  1211. cmu.gate_clks = peri_gate_clks;
  1212. cmu.nr_gate_clks = ARRAY_SIZE(peri_gate_clks);
  1213. cmu.nr_clk_ids = PERI_NR_CLK;
  1214. cmu.clk_regs = peri_clk_regs;
  1215. cmu.nr_clk_regs = ARRAY_SIZE(peri_clk_regs);
  1216. samsung_cmu_register_one(np, &cmu);
  1217. }
  1218. CLK_OF_DECLARE(exynos5260_clk_peri, "samsung,exynos5260-clock-peri",
  1219. exynos5260_clk_peri_init);
  1220. /* CMU_TOP */
  1221. static unsigned long top_clk_regs[] __initdata = {
  1222. DISP_PLL_LOCK,
  1223. AUD_PLL_LOCK,
  1224. DISP_PLL_CON0,
  1225. DISP_PLL_CON1,
  1226. DISP_PLL_FDET,
  1227. AUD_PLL_CON0,
  1228. AUD_PLL_CON1,
  1229. AUD_PLL_CON2,
  1230. AUD_PLL_FDET,
  1231. MUX_SEL_TOP_PLL0,
  1232. MUX_SEL_TOP_MFC,
  1233. MUX_SEL_TOP_G2D,
  1234. MUX_SEL_TOP_GSCL,
  1235. MUX_SEL_TOP_ISP10,
  1236. MUX_SEL_TOP_ISP11,
  1237. MUX_SEL_TOP_DISP0,
  1238. MUX_SEL_TOP_DISP1,
  1239. MUX_SEL_TOP_BUS,
  1240. MUX_SEL_TOP_PERI0,
  1241. MUX_SEL_TOP_PERI1,
  1242. MUX_SEL_TOP_FSYS,
  1243. DIV_TOP_G2D_MFC,
  1244. DIV_TOP_GSCL_ISP0,
  1245. DIV_TOP_ISP10,
  1246. DIV_TOP_ISP11,
  1247. DIV_TOP_DISP,
  1248. DIV_TOP_BUS,
  1249. DIV_TOP_PERI0,
  1250. DIV_TOP_PERI1,
  1251. DIV_TOP_PERI2,
  1252. DIV_TOP_FSYS0,
  1253. DIV_TOP_FSYS1,
  1254. DIV_TOP_HPM,
  1255. DIV_TOP_PLL_FDET,
  1256. EN_ACLK_TOP,
  1257. EN_SCLK_TOP,
  1258. EN_IP_TOP,
  1259. };
  1260. /* fixed rate clocks generated inside the soc */
  1261. static struct samsung_fixed_rate_clock fixed_rate_clks[] __initdata = {
  1262. FRATE(PHYCLK_DPTX_PHY_CH3_TXD_CLK, "phyclk_dptx_phy_ch3_txd_clk", NULL,
  1263. CLK_IS_ROOT, 270000000),
  1264. FRATE(PHYCLK_DPTX_PHY_CH2_TXD_CLK, "phyclk_dptx_phy_ch2_txd_clk", NULL,
  1265. CLK_IS_ROOT, 270000000),
  1266. FRATE(PHYCLK_DPTX_PHY_CH1_TXD_CLK, "phyclk_dptx_phy_ch1_txd_clk", NULL,
  1267. CLK_IS_ROOT, 270000000),
  1268. FRATE(PHYCLK_DPTX_PHY_CH0_TXD_CLK, "phyclk_dptx_phy_ch0_txd_clk", NULL,
  1269. CLK_IS_ROOT, 270000000),
  1270. FRATE(phyclk_hdmi_phy_tmds_clko, "phyclk_hdmi_phy_tmds_clko", NULL,
  1271. CLK_IS_ROOT, 250000000),
  1272. FRATE(PHYCLK_HDMI_PHY_PIXEL_CLKO, "phyclk_hdmi_phy_pixel_clko", NULL,
  1273. CLK_IS_ROOT, 1660000000),
  1274. FRATE(PHYCLK_HDMI_LINK_O_TMDS_CLKHI, "phyclk_hdmi_link_o_tmds_clkhi",
  1275. NULL, CLK_IS_ROOT, 125000000),
  1276. FRATE(PHYCLK_MIPI_DPHY_4L_M_TXBYTECLKHS,
  1277. "phyclk_mipi_dphy_4l_m_txbyte_clkhs" , NULL,
  1278. CLK_IS_ROOT, 187500000),
  1279. FRATE(PHYCLK_DPTX_PHY_O_REF_CLK_24M, "phyclk_dptx_phy_o_ref_clk_24m",
  1280. NULL, CLK_IS_ROOT, 24000000),
  1281. FRATE(PHYCLK_DPTX_PHY_CLK_DIV2, "phyclk_dptx_phy_clk_div2", NULL,
  1282. CLK_IS_ROOT, 135000000),
  1283. FRATE(PHYCLK_MIPI_DPHY_4L_M_RXCLKESC0,
  1284. "phyclk_mipi_dphy_4l_m_rxclkesc0", NULL,
  1285. CLK_IS_ROOT, 20000000),
  1286. FRATE(PHYCLK_USBHOST20_PHY_PHYCLOCK, "phyclk_usbhost20_phy_phyclock",
  1287. NULL, CLK_IS_ROOT, 60000000),
  1288. FRATE(PHYCLK_USBHOST20_PHY_FREECLK, "phyclk_usbhost20_phy_freeclk",
  1289. NULL, CLK_IS_ROOT, 60000000),
  1290. FRATE(PHYCLK_USBHOST20_PHY_CLK48MOHCI,
  1291. "phyclk_usbhost20_phy_clk48mohci",
  1292. NULL, CLK_IS_ROOT, 48000000),
  1293. FRATE(PHYCLK_USBDRD30_UDRD30_PIPE_PCLK,
  1294. "phyclk_usbdrd30_udrd30_pipe_pclk", NULL,
  1295. CLK_IS_ROOT, 125000000),
  1296. FRATE(PHYCLK_USBDRD30_UDRD30_PHYCLOCK,
  1297. "phyclk_usbdrd30_udrd30_phyclock", NULL,
  1298. CLK_IS_ROOT, 60000000),
  1299. };
  1300. PNAME(mout_memtop_pll_user_p) = {"fin_pll", "dout_mem_pll"};
  1301. PNAME(mout_bustop_pll_user_p) = {"fin_pll", "dout_bus_pll"};
  1302. PNAME(mout_mediatop_pll_user_p) = {"fin_pll", "dout_media_pll"};
  1303. PNAME(mout_audtop_pll_user_p) = {"fin_pll", "mout_aud_pll"};
  1304. PNAME(mout_aud_pll_p) = {"fin_pll", "fout_aud_pll"};
  1305. PNAME(mout_disp_pll_p) = {"fin_pll", "fout_disp_pll"};
  1306. PNAME(mout_mfc_bustop_333_p) = {"mout_bustop_pll_user", "mout_disp_pll"};
  1307. PNAME(mout_aclk_mfc_333_p) = {"mout_mediatop_pll_user", "mout_mfc_bustop_333"};
  1308. PNAME(mout_g2d_bustop_333_p) = {"mout_bustop_pll_user", "mout_disp_pll"};
  1309. PNAME(mout_aclk_g2d_333_p) = {"mout_mediatop_pll_user", "mout_g2d_bustop_333"};
  1310. PNAME(mout_gscl_bustop_333_p) = {"mout_bustop_pll_user", "mout_disp_pll"};
  1311. PNAME(mout_aclk_gscl_333_p) = {"mout_mediatop_pll_user",
  1312. "mout_gscl_bustop_333"};
  1313. PNAME(mout_m2m_mediatop_400_p) = {"mout_mediatop_pll_user", "mout_disp_pll"};
  1314. PNAME(mout_aclk_gscl_400_p) = {"mout_bustop_pll_user",
  1315. "mout_m2m_mediatop_400"};
  1316. PNAME(mout_gscl_bustop_fimc_p) = {"mout_bustop_pll_user", "mout_disp_pll"};
  1317. PNAME(mout_aclk_gscl_fimc_p) = {"mout_mediatop_pll_user",
  1318. "mout_gscl_bustop_fimc"};
  1319. PNAME(mout_isp1_media_266_p) = {"mout_mediatop_pll_user",
  1320. "mout_memtop_pll_user"};
  1321. PNAME(mout_aclk_isp1_266_p) = {"mout_bustop_pll_user", "mout_isp1_media_266"};
  1322. PNAME(mout_isp1_media_400_p) = {"mout_mediatop_pll_user", "mout_disp_pll"};
  1323. PNAME(mout_aclk_isp1_400_p) = {"mout_bustop_pll_user", "mout_isp1_media_400"};
  1324. PNAME(mout_sclk_isp_spi_p) = {"fin_pll", "mout_bustop_pll_user"};
  1325. PNAME(mout_sclk_isp_uart_p) = {"fin_pll", "mout_bustop_pll_user"};
  1326. PNAME(mout_sclk_isp_sensor_p) = {"fin_pll", "mout_bustop_pll_user"};
  1327. PNAME(mout_disp_disp_333_p) = {"mout_disp_pll", "mout_bustop_pll_user"};
  1328. PNAME(mout_aclk_disp_333_p) = {"mout_mediatop_pll_user", "mout_disp_disp_333"};
  1329. PNAME(mout_disp_disp_222_p) = {"mout_disp_pll", "mout_bustop_pll_user"};
  1330. PNAME(mout_aclk_disp_222_p) = {"mout_mediatop_pll_user", "mout_disp_disp_222"};
  1331. PNAME(mout_disp_media_pixel_p) = {"mout_mediatop_pll_user",
  1332. "mout_bustop_pll_user"};
  1333. PNAME(mout_sclk_disp_pixel_p) = {"mout_disp_pll", "mout_disp_media_pixel"};
  1334. PNAME(mout_bus_bustop_400_p) = {"mout_bustop_pll_user", "mout_memtop_pll_user"};
  1335. PNAME(mout_bus_bustop_100_p) = {"mout_bustop_pll_user", "mout_memtop_pll_user"};
  1336. PNAME(mout_sclk_peri_spi_clk_p) = {"fin_pll", "mout_bustop_pll_user"};
  1337. PNAME(mout_sclk_peri_uart_uclk_p) = {"fin_pll", "mout_bustop_pll_user"};
  1338. PNAME(mout_sclk_fsys_usb_p) = {"fin_pll", "mout_bustop_pll_user"};
  1339. PNAME(mout_sclk_fsys_mmc_sdclkin_a_p) = {"fin_pll", "mout_bustop_pll_user"};
  1340. PNAME(mout_sclk_fsys_mmc0_sdclkin_b_p) = {"mout_sclk_fsys_mmc0_sdclkin_a",
  1341. "mout_mediatop_pll_user"};
  1342. PNAME(mout_sclk_fsys_mmc1_sdclkin_b_p) = {"mout_sclk_fsys_mmc1_sdclkin_a",
  1343. "mout_mediatop_pll_user"};
  1344. PNAME(mout_sclk_fsys_mmc2_sdclkin_b_p) = {"mout_sclk_fsys_mmc2_sdclkin_a",
  1345. "mout_mediatop_pll_user"};
  1346. static struct samsung_mux_clock top_mux_clks[] __initdata = {
  1347. MUX(TOP_MOUT_MEDIATOP_PLL_USER, "mout_mediatop_pll_user",
  1348. mout_mediatop_pll_user_p,
  1349. MUX_SEL_TOP_PLL0, 0, 1),
  1350. MUX(TOP_MOUT_MEMTOP_PLL_USER, "mout_memtop_pll_user",
  1351. mout_memtop_pll_user_p,
  1352. MUX_SEL_TOP_PLL0, 4, 1),
  1353. MUX(TOP_MOUT_BUSTOP_PLL_USER, "mout_bustop_pll_user",
  1354. mout_bustop_pll_user_p,
  1355. MUX_SEL_TOP_PLL0, 8, 1),
  1356. MUX(TOP_MOUT_DISP_PLL, "mout_disp_pll", mout_disp_pll_p,
  1357. MUX_SEL_TOP_PLL0, 12, 1),
  1358. MUX(TOP_MOUT_AUD_PLL, "mout_aud_pll", mout_aud_pll_p,
  1359. MUX_SEL_TOP_PLL0, 16, 1),
  1360. MUX(TOP_MOUT_AUDTOP_PLL_USER, "mout_audtop_pll_user",
  1361. mout_audtop_pll_user_p,
  1362. MUX_SEL_TOP_PLL0, 24, 1),
  1363. MUX(TOP_MOUT_DISP_DISP_333, "mout_disp_disp_333", mout_disp_disp_333_p,
  1364. MUX_SEL_TOP_DISP0, 0, 1),
  1365. MUX(TOP_MOUT_ACLK_DISP_333, "mout_aclk_disp_333", mout_aclk_disp_333_p,
  1366. MUX_SEL_TOP_DISP0, 8, 1),
  1367. MUX(TOP_MOUT_DISP_DISP_222, "mout_disp_disp_222", mout_disp_disp_222_p,
  1368. MUX_SEL_TOP_DISP0, 12, 1),
  1369. MUX(TOP_MOUT_ACLK_DISP_222, "mout_aclk_disp_222", mout_aclk_disp_222_p,
  1370. MUX_SEL_TOP_DISP0, 20, 1),
  1371. MUX(TOP_MOUT_FIMD1, "mout_sclk_disp_pixel", mout_sclk_disp_pixel_p,
  1372. MUX_SEL_TOP_DISP1, 0, 1),
  1373. MUX(TOP_MOUT_DISP_MEDIA_PIXEL, "mout_disp_media_pixel",
  1374. mout_disp_media_pixel_p,
  1375. MUX_SEL_TOP_DISP1, 8, 1),
  1376. MUX(TOP_MOUT_SCLK_PERI_SPI2_CLK, "mout_sclk_peri_spi2_clk",
  1377. mout_sclk_peri_spi_clk_p,
  1378. MUX_SEL_TOP_PERI1, 0, 1),
  1379. MUX(TOP_MOUT_SCLK_PERI_SPI1_CLK, "mout_sclk_peri_spi1_clk",
  1380. mout_sclk_peri_spi_clk_p,
  1381. MUX_SEL_TOP_PERI1, 4, 1),
  1382. MUX(TOP_MOUT_SCLK_PERI_SPI0_CLK, "mout_sclk_peri_spi0_clk",
  1383. mout_sclk_peri_spi_clk_p,
  1384. MUX_SEL_TOP_PERI1, 8, 1),
  1385. MUX(TOP_MOUT_SCLK_PERI_UART1_UCLK, "mout_sclk_peri_uart1_uclk",
  1386. mout_sclk_peri_uart_uclk_p,
  1387. MUX_SEL_TOP_PERI1, 12, 1),
  1388. MUX(TOP_MOUT_SCLK_PERI_UART2_UCLK, "mout_sclk_peri_uart2_uclk",
  1389. mout_sclk_peri_uart_uclk_p,
  1390. MUX_SEL_TOP_PERI1, 16, 1),
  1391. MUX(TOP_MOUT_SCLK_PERI_UART0_UCLK, "mout_sclk_peri_uart0_uclk",
  1392. mout_sclk_peri_uart_uclk_p,
  1393. MUX_SEL_TOP_PERI1, 20, 1),
  1394. MUX(TOP_MOUT_BUS1_BUSTOP_400, "mout_bus1_bustop_400",
  1395. mout_bus_bustop_400_p,
  1396. MUX_SEL_TOP_BUS, 0, 1),
  1397. MUX(TOP_MOUT_BUS1_BUSTOP_100, "mout_bus1_bustop_100",
  1398. mout_bus_bustop_100_p,
  1399. MUX_SEL_TOP_BUS, 4, 1),
  1400. MUX(TOP_MOUT_BUS2_BUSTOP_100, "mout_bus2_bustop_100",
  1401. mout_bus_bustop_100_p,
  1402. MUX_SEL_TOP_BUS, 8, 1),
  1403. MUX(TOP_MOUT_BUS2_BUSTOP_400, "mout_bus2_bustop_400",
  1404. mout_bus_bustop_400_p,
  1405. MUX_SEL_TOP_BUS, 12, 1),
  1406. MUX(TOP_MOUT_BUS3_BUSTOP_400, "mout_bus3_bustop_400",
  1407. mout_bus_bustop_400_p,
  1408. MUX_SEL_TOP_BUS, 16, 1),
  1409. MUX(TOP_MOUT_BUS3_BUSTOP_100, "mout_bus3_bustop_100",
  1410. mout_bus_bustop_100_p,
  1411. MUX_SEL_TOP_BUS, 20, 1),
  1412. MUX(TOP_MOUT_BUS4_BUSTOP_400, "mout_bus4_bustop_400",
  1413. mout_bus_bustop_400_p,
  1414. MUX_SEL_TOP_BUS, 24, 1),
  1415. MUX(TOP_MOUT_BUS4_BUSTOP_100, "mout_bus4_bustop_100",
  1416. mout_bus_bustop_100_p,
  1417. MUX_SEL_TOP_BUS, 28, 1),
  1418. MUX(TOP_MOUT_SCLK_FSYS_USB, "mout_sclk_fsys_usb",
  1419. mout_sclk_fsys_usb_p,
  1420. MUX_SEL_TOP_FSYS, 0, 1),
  1421. MUX(TOP_MOUT_SCLK_FSYS_MMC2_SDCLKIN_A, "mout_sclk_fsys_mmc2_sdclkin_a",
  1422. mout_sclk_fsys_mmc_sdclkin_a_p,
  1423. MUX_SEL_TOP_FSYS, 4, 1),
  1424. MUX(TOP_MOUT_SCLK_FSYS_MMC2_SDCLKIN_B, "mout_sclk_fsys_mmc2_sdclkin_b",
  1425. mout_sclk_fsys_mmc2_sdclkin_b_p,
  1426. MUX_SEL_TOP_FSYS, 8, 1),
  1427. MUX(TOP_MOUT_SCLK_FSYS_MMC1_SDCLKIN_A, "mout_sclk_fsys_mmc1_sdclkin_a",
  1428. mout_sclk_fsys_mmc_sdclkin_a_p,
  1429. MUX_SEL_TOP_FSYS, 12, 1),
  1430. MUX(TOP_MOUT_SCLK_FSYS_MMC1_SDCLKIN_B, "mout_sclk_fsys_mmc1_sdclkin_b",
  1431. mout_sclk_fsys_mmc1_sdclkin_b_p,
  1432. MUX_SEL_TOP_FSYS, 16, 1),
  1433. MUX(TOP_MOUT_SCLK_FSYS_MMC0_SDCLKIN_A, "mout_sclk_fsys_mmc0_sdclkin_a",
  1434. mout_sclk_fsys_mmc_sdclkin_a_p,
  1435. MUX_SEL_TOP_FSYS, 20, 1),
  1436. MUX(TOP_MOUT_SCLK_FSYS_MMC0_SDCLKIN_B, "mout_sclk_fsys_mmc0_sdclkin_b",
  1437. mout_sclk_fsys_mmc0_sdclkin_b_p,
  1438. MUX_SEL_TOP_FSYS, 24, 1),
  1439. MUX(TOP_MOUT_ISP1_MEDIA_400, "mout_isp1_media_400",
  1440. mout_isp1_media_400_p,
  1441. MUX_SEL_TOP_ISP10, 4, 1),
  1442. MUX(TOP_MOUT_ACLK_ISP1_400, "mout_aclk_isp1_400", mout_aclk_isp1_400_p,
  1443. MUX_SEL_TOP_ISP10, 8 , 1),
  1444. MUX(TOP_MOUT_ISP1_MEDIA_266, "mout_isp1_media_266",
  1445. mout_isp1_media_266_p,
  1446. MUX_SEL_TOP_ISP10, 16, 1),
  1447. MUX(TOP_MOUT_ACLK_ISP1_266, "mout_aclk_isp1_266", mout_aclk_isp1_266_p,
  1448. MUX_SEL_TOP_ISP10, 20, 1),
  1449. MUX(TOP_MOUT_SCLK_ISP1_SPI0, "mout_sclk_isp1_spi0", mout_sclk_isp_spi_p,
  1450. MUX_SEL_TOP_ISP11, 4, 1),
  1451. MUX(TOP_MOUT_SCLK_ISP1_SPI1, "mout_sclk_isp1_spi1", mout_sclk_isp_spi_p,
  1452. MUX_SEL_TOP_ISP11, 8, 1),
  1453. MUX(TOP_MOUT_SCLK_ISP1_UART, "mout_sclk_isp1_uart",
  1454. mout_sclk_isp_uart_p,
  1455. MUX_SEL_TOP_ISP11, 12, 1),
  1456. MUX(TOP_MOUT_SCLK_ISP1_SENSOR0, "mout_sclk_isp1_sensor0",
  1457. mout_sclk_isp_sensor_p,
  1458. MUX_SEL_TOP_ISP11, 16, 1),
  1459. MUX(TOP_MOUT_SCLK_ISP1_SENSOR1, "mout_sclk_isp1_sensor1",
  1460. mout_sclk_isp_sensor_p,
  1461. MUX_SEL_TOP_ISP11, 20, 1),
  1462. MUX(TOP_MOUT_SCLK_ISP1_SENSOR2, "mout_sclk_isp1_sensor2",
  1463. mout_sclk_isp_sensor_p,
  1464. MUX_SEL_TOP_ISP11, 24, 1),
  1465. MUX(TOP_MOUT_MFC_BUSTOP_333, "mout_mfc_bustop_333",
  1466. mout_mfc_bustop_333_p,
  1467. MUX_SEL_TOP_MFC, 4, 1),
  1468. MUX(TOP_MOUT_ACLK_MFC_333, "mout_aclk_mfc_333", mout_aclk_mfc_333_p,
  1469. MUX_SEL_TOP_MFC, 8, 1),
  1470. MUX(TOP_MOUT_G2D_BUSTOP_333, "mout_g2d_bustop_333",
  1471. mout_g2d_bustop_333_p,
  1472. MUX_SEL_TOP_G2D, 4, 1),
  1473. MUX(TOP_MOUT_ACLK_G2D_333, "mout_aclk_g2d_333", mout_aclk_g2d_333_p,
  1474. MUX_SEL_TOP_G2D, 8, 1),
  1475. MUX(TOP_MOUT_M2M_MEDIATOP_400, "mout_m2m_mediatop_400",
  1476. mout_m2m_mediatop_400_p,
  1477. MUX_SEL_TOP_GSCL, 0, 1),
  1478. MUX(TOP_MOUT_ACLK_GSCL_400, "mout_aclk_gscl_400",
  1479. mout_aclk_gscl_400_p,
  1480. MUX_SEL_TOP_GSCL, 4, 1),
  1481. MUX(TOP_MOUT_GSCL_BUSTOP_333, "mout_gscl_bustop_333",
  1482. mout_gscl_bustop_333_p,
  1483. MUX_SEL_TOP_GSCL, 8, 1),
  1484. MUX(TOP_MOUT_ACLK_GSCL_333, "mout_aclk_gscl_333",
  1485. mout_aclk_gscl_333_p,
  1486. MUX_SEL_TOP_GSCL, 12, 1),
  1487. MUX(TOP_MOUT_GSCL_BUSTOP_FIMC, "mout_gscl_bustop_fimc",
  1488. mout_gscl_bustop_fimc_p,
  1489. MUX_SEL_TOP_GSCL, 16, 1),
  1490. MUX(TOP_MOUT_ACLK_GSCL_FIMC, "mout_aclk_gscl_fimc",
  1491. mout_aclk_gscl_fimc_p,
  1492. MUX_SEL_TOP_GSCL, 20, 1),
  1493. };
  1494. static struct samsung_div_clock top_div_clks[] __initdata = {
  1495. DIV(TOP_DOUT_ACLK_G2D_333, "dout_aclk_g2d_333", "mout_aclk_g2d_333",
  1496. DIV_TOP_G2D_MFC, 0, 3),
  1497. DIV(TOP_DOUT_ACLK_MFC_333, "dout_aclk_mfc_333", "mout_aclk_mfc_333",
  1498. DIV_TOP_G2D_MFC, 4, 3),
  1499. DIV(TOP_DOUT_ACLK_GSCL_333, "dout_aclk_gscl_333", "mout_aclk_gscl_333",
  1500. DIV_TOP_GSCL_ISP0, 0, 3),
  1501. DIV(TOP_DOUT_ACLK_GSCL_400, "dout_aclk_gscl_400", "mout_aclk_gscl_400",
  1502. DIV_TOP_GSCL_ISP0, 4, 3),
  1503. DIV(TOP_DOUT_ACLK_GSCL_FIMC, "dout_aclk_gscl_fimc",
  1504. "mout_aclk_gscl_fimc", DIV_TOP_GSCL_ISP0, 8, 3),
  1505. DIV(TOP_DOUT_SCLK_ISP1_SENSOR0_A, "dout_sclk_isp1_sensor0_a",
  1506. "mout_aclk_gscl_fimc", DIV_TOP_GSCL_ISP0, 16, 4),
  1507. DIV(TOP_DOUT_SCLK_ISP1_SENSOR1_A, "dout_sclk_isp1_sensor1_a",
  1508. "mout_aclk_gscl_400", DIV_TOP_GSCL_ISP0, 20, 4),
  1509. DIV(TOP_DOUT_SCLK_ISP1_SENSOR2_A, "dout_sclk_isp1_sensor2_a",
  1510. "mout_aclk_gscl_fimc", DIV_TOP_GSCL_ISP0, 24, 4),
  1511. DIV(TOP_DOUT_ACLK_ISP1_266, "dout_aclk_isp1_266", "mout_aclk_isp1_266",
  1512. DIV_TOP_ISP10, 0, 3),
  1513. DIV(TOP_DOUT_ACLK_ISP1_400, "dout_aclk_isp1_400", "mout_aclk_isp1_400",
  1514. DIV_TOP_ISP10, 4, 3),
  1515. DIV(TOP_DOUT_SCLK_ISP1_SPI0_A, "dout_sclk_isp1_spi0_a",
  1516. "mout_sclk_isp1_spi0", DIV_TOP_ISP10, 12, 4),
  1517. DIV(TOP_DOUT_SCLK_ISP1_SPI0_B, "dout_sclk_isp1_spi0_b",
  1518. "dout_sclk_isp1_spi0_a", DIV_TOP_ISP10, 16, 8),
  1519. DIV(TOP_DOUT_SCLK_ISP1_SPI1_A, "dout_sclk_isp1_spi1_a",
  1520. "mout_sclk_isp1_spi1", DIV_TOP_ISP11, 0, 4),
  1521. DIV(TOP_DOUT_SCLK_ISP1_SPI1_B, "dout_sclk_isp1_spi1_b",
  1522. "dout_sclk_isp1_spi1_a", DIV_TOP_ISP11, 4, 8),
  1523. DIV(TOP_DOUT_SCLK_ISP1_UART, "dout_sclk_isp1_uart",
  1524. "mout_sclk_isp1_uart", DIV_TOP_ISP11, 12, 4),
  1525. DIV(TOP_DOUT_SCLK_ISP1_SENSOR0_B, "dout_sclk_isp1_sensor0_b",
  1526. "dout_sclk_isp1_sensor0_a", DIV_TOP_ISP11, 16, 4),
  1527. DIV(TOP_DOUT_SCLK_ISP1_SENSOR1_B, "dout_sclk_isp1_sensor1_b",
  1528. "dout_sclk_isp1_sensor1_a", DIV_TOP_ISP11, 20, 4),
  1529. DIV(TOP_DOUT_SCLK_ISP1_SENSOR2_B, "dout_sclk_isp1_sensor2_b",
  1530. "dout_sclk_isp1_sensor2_a", DIV_TOP_ISP11, 24, 4),
  1531. DIV(TOP_DOUTTOP__SCLK_HPM_TARGETCLK, "dout_sclk_hpm_targetclk",
  1532. "mout_bustop_pll_user", DIV_TOP_HPM, 0, 3),
  1533. DIV(TOP_DOUT_ACLK_DISP_333, "dout_aclk_disp_333", "mout_aclk_disp_333",
  1534. DIV_TOP_DISP, 0, 3),
  1535. DIV(TOP_DOUT_ACLK_DISP_222, "dout_aclk_disp_222", "mout_aclk_disp_222",
  1536. DIV_TOP_DISP, 4, 3),
  1537. DIV(TOP_DOUT_SCLK_DISP_PIXEL, "dout_sclk_disp_pixel",
  1538. "mout_sclk_disp_pixel", DIV_TOP_DISP, 8, 3),
  1539. DIV(TOP_DOUT_ACLK_BUS1_400, "dout_aclk_bus1_400",
  1540. "mout_bus1_bustop_400", DIV_TOP_BUS, 0, 3),
  1541. DIV(TOP_DOUT_ACLK_BUS1_100, "dout_aclk_bus1_100",
  1542. "mout_bus1_bustop_100", DIV_TOP_BUS, 4, 4),
  1543. DIV(TOP_DOUT_ACLK_BUS2_400, "dout_aclk_bus2_400",
  1544. "mout_bus2_bustop_400", DIV_TOP_BUS, 8, 3),
  1545. DIV(TOP_DOUT_ACLK_BUS2_100, "dout_aclk_bus2_100",
  1546. "mout_bus2_bustop_100", DIV_TOP_BUS, 12, 4),
  1547. DIV(TOP_DOUT_ACLK_BUS3_400, "dout_aclk_bus3_400",
  1548. "mout_bus3_bustop_400", DIV_TOP_BUS, 16, 3),
  1549. DIV(TOP_DOUT_ACLK_BUS3_100, "dout_aclk_bus3_100",
  1550. "mout_bus3_bustop_100", DIV_TOP_BUS, 20, 4),
  1551. DIV(TOP_DOUT_ACLK_BUS4_400, "dout_aclk_bus4_400",
  1552. "mout_bus4_bustop_400", DIV_TOP_BUS, 24, 3),
  1553. DIV(TOP_DOUT_ACLK_BUS4_100, "dout_aclk_bus4_100",
  1554. "mout_bus4_bustop_100", DIV_TOP_BUS, 28, 4),
  1555. DIV(TOP_DOUT_SCLK_PERI_SPI0_A, "dout_sclk_peri_spi0_a",
  1556. "mout_sclk_peri_spi0_clk", DIV_TOP_PERI0, 4, 4),
  1557. DIV(TOP_DOUT_SCLK_PERI_SPI0_B, "dout_sclk_peri_spi0_b",
  1558. "dout_sclk_peri_spi0_a", DIV_TOP_PERI0, 8, 8),
  1559. DIV(TOP_DOUT_SCLK_PERI_SPI1_A, "dout_sclk_peri_spi1_a",
  1560. "mout_sclk_peri_spi1_clk", DIV_TOP_PERI0, 16, 4),
  1561. DIV(TOP_DOUT_SCLK_PERI_SPI1_B, "dout_sclk_peri_spi1_b",
  1562. "dout_sclk_peri_spi1_a", DIV_TOP_PERI0, 20, 8),
  1563. DIV(TOP_DOUT_SCLK_PERI_SPI2_A, "dout_sclk_peri_spi2_a",
  1564. "mout_sclk_peri_spi2_clk", DIV_TOP_PERI1, 0, 4),
  1565. DIV(TOP_DOUT_SCLK_PERI_SPI2_B, "dout_sclk_peri_spi2_b",
  1566. "dout_sclk_peri_spi2_a", DIV_TOP_PERI1, 4, 8),
  1567. DIV(TOP_DOUT_SCLK_PERI_UART1, "dout_sclk_peri_uart1",
  1568. "mout_sclk_peri_uart1_uclk", DIV_TOP_PERI1, 16, 4),
  1569. DIV(TOP_DOUT_SCLK_PERI_UART2, "dout_sclk_peri_uart2",
  1570. "mout_sclk_peri_uart2_uclk", DIV_TOP_PERI1, 20, 4),
  1571. DIV(TOP_DOUT_SCLK_PERI_UART0, "dout_sclk_peri_uart0",
  1572. "mout_sclk_peri_uart0_uclk", DIV_TOP_PERI1, 24, 4),
  1573. DIV(TOP_DOUT_ACLK_PERI_66, "dout_aclk_peri_66", "mout_bustop_pll_user",
  1574. DIV_TOP_PERI2, 20, 4),
  1575. DIV(TOP_DOUT_ACLK_PERI_AUD, "dout_aclk_peri_aud",
  1576. "mout_audtop_pll_user", DIV_TOP_PERI2, 24, 3),
  1577. DIV(TOP_DOUT_ACLK_FSYS_200, "dout_aclk_fsys_200",
  1578. "mout_bustop_pll_user", DIV_TOP_FSYS0, 0, 3),
  1579. DIV(TOP_DOUT_SCLK_FSYS_USBDRD30_SUSPEND_CLK,
  1580. "dout_sclk_fsys_usbdrd30_suspend_clk",
  1581. "mout_sclk_fsys_usb", DIV_TOP_FSYS0, 4, 4),
  1582. DIV(TOP_DOUT_SCLK_FSYS_MMC0_SDCLKIN_A, "dout_sclk_fsys_mmc0_sdclkin_a",
  1583. "mout_sclk_fsys_mmc0_sdclkin_b",
  1584. DIV_TOP_FSYS0, 12, 4),
  1585. DIV(TOP_DOUT_SCLK_FSYS_MMC0_SDCLKIN_B, "dout_sclk_fsys_mmc0_sdclkin_b",
  1586. "dout_sclk_fsys_mmc0_sdclkin_a",
  1587. DIV_TOP_FSYS0, 16, 8),
  1588. DIV(TOP_DOUT_SCLK_FSYS_MMC1_SDCLKIN_A, "dout_sclk_fsys_mmc1_sdclkin_a",
  1589. "mout_sclk_fsys_mmc1_sdclkin_b",
  1590. DIV_TOP_FSYS1, 0, 4),
  1591. DIV(TOP_DOUT_SCLK_FSYS_MMC1_SDCLKIN_B, "dout_sclk_fsys_mmc1_sdclkin_b",
  1592. "dout_sclk_fsys_mmc1_sdclkin_a",
  1593. DIV_TOP_FSYS1, 4, 8),
  1594. DIV(TOP_DOUT_SCLK_FSYS_MMC2_SDCLKIN_A, "dout_sclk_fsys_mmc2_sdclkin_a",
  1595. "mout_sclk_fsys_mmc2_sdclkin_b",
  1596. DIV_TOP_FSYS1, 12, 4),
  1597. DIV(TOP_DOUT_SCLK_FSYS_MMC2_SDCLKIN_B, "dout_sclk_fsys_mmc2_sdclkin_b",
  1598. "dout_sclk_fsys_mmc2_sdclkin_a",
  1599. DIV_TOP_FSYS1, 16, 8),
  1600. };
  1601. static struct samsung_gate_clock top_gate_clks[] __initdata = {
  1602. GATE(TOP_SCLK_MMC0, "sclk_fsys_mmc0_sdclkin",
  1603. "dout_sclk_fsys_mmc0_sdclkin_b",
  1604. EN_SCLK_TOP, 7, CLK_SET_RATE_PARENT, 0),
  1605. GATE(TOP_SCLK_MMC1, "sclk_fsys_mmc1_sdclkin",
  1606. "dout_sclk_fsys_mmc1_sdclkin_b",
  1607. EN_SCLK_TOP, 8, CLK_SET_RATE_PARENT, 0),
  1608. GATE(TOP_SCLK_MMC2, "sclk_fsys_mmc2_sdclkin",
  1609. "dout_sclk_fsys_mmc2_sdclkin_b",
  1610. EN_SCLK_TOP, 9, CLK_SET_RATE_PARENT, 0),
  1611. GATE(TOP_SCLK_FIMD1, "sclk_disp_pixel", "dout_sclk_disp_pixel",
  1612. EN_ACLK_TOP, 10, CLK_IGNORE_UNUSED |
  1613. CLK_SET_RATE_PARENT, 0),
  1614. };
  1615. static struct samsung_pll_clock top_pll_clks[] __initdata = {
  1616. PLL(pll_2550xx, TOP_FOUT_DISP_PLL, "fout_disp_pll", "fin_pll",
  1617. DISP_PLL_LOCK, DISP_PLL_CON0,
  1618. pll2550_24mhz_tbl),
  1619. PLL(pll_2650xx, TOP_FOUT_AUD_PLL, "fout_aud_pll", "fin_pll",
  1620. AUD_PLL_LOCK, AUD_PLL_CON0,
  1621. pll2650_24mhz_tbl),
  1622. };
  1623. static void __init exynos5260_clk_top_init(struct device_node *np)
  1624. {
  1625. struct samsung_cmu_info cmu = { NULL };
  1626. cmu.pll_clks = top_pll_clks;
  1627. cmu.nr_pll_clks = ARRAY_SIZE(top_pll_clks);
  1628. cmu.mux_clks = top_mux_clks;
  1629. cmu.nr_mux_clks = ARRAY_SIZE(top_mux_clks);
  1630. cmu.div_clks = top_div_clks;
  1631. cmu.nr_div_clks = ARRAY_SIZE(top_div_clks);
  1632. cmu.gate_clks = top_gate_clks;
  1633. cmu.nr_gate_clks = ARRAY_SIZE(top_gate_clks);
  1634. cmu.fixed_clks = fixed_rate_clks;
  1635. cmu.nr_fixed_clks = ARRAY_SIZE(fixed_rate_clks);
  1636. cmu.nr_clk_ids = TOP_NR_CLK;
  1637. cmu.clk_regs = top_clk_regs;
  1638. cmu.nr_clk_regs = ARRAY_SIZE(top_clk_regs);
  1639. samsung_cmu_register_one(np, &cmu);
  1640. }
  1641. CLK_OF_DECLARE(exynos5260_clk_top, "samsung,exynos5260-clock-top",
  1642. exynos5260_clk_top_init);