bg2q.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390
  1. /*
  2. * Copyright (c) 2014 Marvell Technology Group Ltd.
  3. *
  4. * Alexandre Belloni <alexandre.belloni@free-electrons.com>
  5. * Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms and conditions of the GNU General Public License,
  9. * version 2, as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include <linux/clk.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/kernel.h>
  22. #include <linux/of.h>
  23. #include <linux/of_address.h>
  24. #include <linux/slab.h>
  25. #include <dt-bindings/clock/berlin2q.h>
  26. #include "berlin2-div.h"
  27. #include "berlin2-pll.h"
  28. #include "common.h"
  29. #define REG_PINMUX0 0x0018
  30. #define REG_PINMUX5 0x002c
  31. #define REG_SYSPLLCTL0 0x0030
  32. #define REG_SYSPLLCTL4 0x0040
  33. #define REG_CLKENABLE 0x00e8
  34. #define REG_CLKSELECT0 0x00ec
  35. #define REG_CLKSELECT1 0x00f0
  36. #define REG_CLKSELECT2 0x00f4
  37. #define REG_CLKSWITCH0 0x00f8
  38. #define REG_CLKSWITCH1 0x00fc
  39. #define REG_SW_GENERIC0 0x0110
  40. #define REG_SW_GENERIC3 0x011c
  41. #define REG_SDIO0XIN_CLKCTL 0x0158
  42. #define REG_SDIO1XIN_CLKCTL 0x015c
  43. #define MAX_CLKS 27
  44. static struct clk *clks[MAX_CLKS];
  45. static struct clk_onecell_data clk_data;
  46. static DEFINE_SPINLOCK(lock);
  47. static void __iomem *gbase;
  48. static void __iomem *cpupll_base;
  49. enum {
  50. REFCLK,
  51. SYSPLL, CPUPLL,
  52. AVPLL_B1, AVPLL_B2, AVPLL_B3, AVPLL_B4,
  53. AVPLL_B5, AVPLL_B6, AVPLL_B7, AVPLL_B8,
  54. };
  55. static const char *clk_names[] = {
  56. [REFCLK] = "refclk",
  57. [SYSPLL] = "syspll",
  58. [CPUPLL] = "cpupll",
  59. [AVPLL_B1] = "avpll_b1",
  60. [AVPLL_B2] = "avpll_b2",
  61. [AVPLL_B3] = "avpll_b3",
  62. [AVPLL_B4] = "avpll_b4",
  63. [AVPLL_B5] = "avpll_b5",
  64. [AVPLL_B6] = "avpll_b6",
  65. [AVPLL_B7] = "avpll_b7",
  66. [AVPLL_B8] = "avpll_b8",
  67. };
  68. static const struct berlin2_pll_map bg2q_pll_map __initconst = {
  69. .vcodiv = {1, 0, 2, 0, 3, 4, 0, 6, 8},
  70. .mult = 1,
  71. .fbdiv_shift = 7,
  72. .rfdiv_shift = 2,
  73. .divsel_shift = 9,
  74. };
  75. static const u8 default_parent_ids[] = {
  76. SYSPLL, AVPLL_B4, AVPLL_B5, AVPLL_B6, AVPLL_B7, SYSPLL
  77. };
  78. static const struct berlin2_div_data bg2q_divs[] __initconst = {
  79. {
  80. .name = "sys",
  81. .parent_ids = default_parent_ids,
  82. .num_parents = ARRAY_SIZE(default_parent_ids),
  83. .map = {
  84. BERLIN2_DIV_GATE(REG_CLKENABLE, 0),
  85. BERLIN2_PLL_SELECT(REG_CLKSELECT0, 0),
  86. BERLIN2_DIV_SELECT(REG_CLKSELECT0, 3),
  87. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 3),
  88. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 4),
  89. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 5),
  90. },
  91. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  92. .flags = CLK_IGNORE_UNUSED,
  93. },
  94. {
  95. .name = "drmfigo",
  96. .parent_ids = default_parent_ids,
  97. .num_parents = ARRAY_SIZE(default_parent_ids),
  98. .map = {
  99. BERLIN2_DIV_GATE(REG_CLKENABLE, 17),
  100. BERLIN2_PLL_SELECT(REG_CLKSELECT0, 6),
  101. BERLIN2_DIV_SELECT(REG_CLKSELECT0, 9),
  102. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 6),
  103. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 7),
  104. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 8),
  105. },
  106. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  107. .flags = 0,
  108. },
  109. {
  110. .name = "cfg",
  111. .parent_ids = default_parent_ids,
  112. .num_parents = ARRAY_SIZE(default_parent_ids),
  113. .map = {
  114. BERLIN2_DIV_GATE(REG_CLKENABLE, 1),
  115. BERLIN2_PLL_SELECT(REG_CLKSELECT0, 12),
  116. BERLIN2_DIV_SELECT(REG_CLKSELECT0, 15),
  117. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 9),
  118. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 10),
  119. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 11),
  120. },
  121. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  122. .flags = 0,
  123. },
  124. {
  125. .name = "gfx2d",
  126. .parent_ids = default_parent_ids,
  127. .num_parents = ARRAY_SIZE(default_parent_ids),
  128. .map = {
  129. BERLIN2_DIV_GATE(REG_CLKENABLE, 4),
  130. BERLIN2_PLL_SELECT(REG_CLKSELECT0, 18),
  131. BERLIN2_DIV_SELECT(REG_CLKSELECT0, 21),
  132. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 12),
  133. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 13),
  134. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 14),
  135. },
  136. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  137. .flags = 0,
  138. },
  139. {
  140. .name = "zsp",
  141. .parent_ids = default_parent_ids,
  142. .num_parents = ARRAY_SIZE(default_parent_ids),
  143. .map = {
  144. BERLIN2_DIV_GATE(REG_CLKENABLE, 6),
  145. BERLIN2_PLL_SELECT(REG_CLKSELECT0, 24),
  146. BERLIN2_DIV_SELECT(REG_CLKSELECT0, 27),
  147. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 15),
  148. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 16),
  149. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 17),
  150. },
  151. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  152. .flags = 0,
  153. },
  154. {
  155. .name = "perif",
  156. .parent_ids = default_parent_ids,
  157. .num_parents = ARRAY_SIZE(default_parent_ids),
  158. .map = {
  159. BERLIN2_DIV_GATE(REG_CLKENABLE, 7),
  160. BERLIN2_PLL_SELECT(REG_CLKSELECT1, 0),
  161. BERLIN2_DIV_SELECT(REG_CLKSELECT1, 3),
  162. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 18),
  163. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 19),
  164. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 20),
  165. },
  166. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  167. .flags = CLK_IGNORE_UNUSED,
  168. },
  169. {
  170. .name = "pcube",
  171. .parent_ids = default_parent_ids,
  172. .num_parents = ARRAY_SIZE(default_parent_ids),
  173. .map = {
  174. BERLIN2_DIV_GATE(REG_CLKENABLE, 2),
  175. BERLIN2_PLL_SELECT(REG_CLKSELECT1, 6),
  176. BERLIN2_DIV_SELECT(REG_CLKSELECT1, 9),
  177. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 21),
  178. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 22),
  179. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 23),
  180. },
  181. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  182. .flags = 0,
  183. },
  184. {
  185. .name = "vscope",
  186. .parent_ids = default_parent_ids,
  187. .num_parents = ARRAY_SIZE(default_parent_ids),
  188. .map = {
  189. BERLIN2_DIV_GATE(REG_CLKENABLE, 3),
  190. BERLIN2_PLL_SELECT(REG_CLKSELECT1, 12),
  191. BERLIN2_DIV_SELECT(REG_CLKSELECT1, 15),
  192. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 24),
  193. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 25),
  194. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 26),
  195. },
  196. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  197. .flags = 0,
  198. },
  199. {
  200. .name = "nfc_ecc",
  201. .parent_ids = default_parent_ids,
  202. .num_parents = ARRAY_SIZE(default_parent_ids),
  203. .map = {
  204. BERLIN2_DIV_GATE(REG_CLKENABLE, 19),
  205. BERLIN2_PLL_SELECT(REG_CLKSELECT1, 18),
  206. BERLIN2_DIV_SELECT(REG_CLKSELECT1, 21),
  207. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 27),
  208. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 28),
  209. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 29),
  210. },
  211. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  212. .flags = 0,
  213. },
  214. {
  215. .name = "vpp",
  216. .parent_ids = default_parent_ids,
  217. .num_parents = ARRAY_SIZE(default_parent_ids),
  218. .map = {
  219. BERLIN2_DIV_GATE(REG_CLKENABLE, 21),
  220. BERLIN2_PLL_SELECT(REG_CLKSELECT1, 24),
  221. BERLIN2_DIV_SELECT(REG_CLKSELECT1, 27),
  222. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 30),
  223. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 31),
  224. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH1, 0),
  225. },
  226. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  227. .flags = 0,
  228. },
  229. {
  230. .name = "app",
  231. .parent_ids = default_parent_ids,
  232. .num_parents = ARRAY_SIZE(default_parent_ids),
  233. .map = {
  234. BERLIN2_DIV_GATE(REG_CLKENABLE, 20),
  235. BERLIN2_PLL_SELECT(REG_CLKSELECT2, 0),
  236. BERLIN2_DIV_SELECT(REG_CLKSELECT2, 3),
  237. BERLIN2_PLL_SWITCH(REG_CLKSWITCH1, 1),
  238. BERLIN2_DIV_SWITCH(REG_CLKSWITCH1, 2),
  239. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH1, 3),
  240. },
  241. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  242. .flags = 0,
  243. },
  244. {
  245. .name = "sdio0xin",
  246. .parent_ids = default_parent_ids,
  247. .num_parents = ARRAY_SIZE(default_parent_ids),
  248. .map = {
  249. BERLIN2_SINGLE_DIV(REG_SDIO0XIN_CLKCTL),
  250. },
  251. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  252. .flags = 0,
  253. },
  254. {
  255. .name = "sdio1xin",
  256. .parent_ids = default_parent_ids,
  257. .num_parents = ARRAY_SIZE(default_parent_ids),
  258. .map = {
  259. BERLIN2_SINGLE_DIV(REG_SDIO1XIN_CLKCTL),
  260. },
  261. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  262. .flags = 0,
  263. },
  264. };
  265. static const struct berlin2_gate_data bg2q_gates[] __initconst = {
  266. { "gfx2daxi", "perif", 5 },
  267. { "geth0", "perif", 8 },
  268. { "sata", "perif", 9 },
  269. { "ahbapb", "perif", 10, CLK_IGNORE_UNUSED },
  270. { "usb0", "perif", 11 },
  271. { "usb1", "perif", 12 },
  272. { "usb2", "perif", 13 },
  273. { "usb3", "perif", 14 },
  274. { "pbridge", "perif", 15, CLK_IGNORE_UNUSED },
  275. { "sdio", "perif", 16, CLK_IGNORE_UNUSED },
  276. { "nfc", "perif", 18 },
  277. { "pcie", "perif", 22 },
  278. };
  279. static void __init berlin2q_clock_setup(struct device_node *np)
  280. {
  281. struct device_node *parent_np = of_get_parent(np);
  282. const char *parent_names[9];
  283. struct clk *clk;
  284. int n;
  285. gbase = of_iomap(parent_np, 0);
  286. if (!gbase) {
  287. pr_err("%s: Unable to map global base\n", np->full_name);
  288. return;
  289. }
  290. /* BG2Q CPU PLL is not part of global registers */
  291. cpupll_base = of_iomap(parent_np, 1);
  292. if (!cpupll_base) {
  293. pr_err("%s: Unable to map cpupll base\n", np->full_name);
  294. iounmap(gbase);
  295. return;
  296. }
  297. /* overwrite default clock names with DT provided ones */
  298. clk = of_clk_get_by_name(np, clk_names[REFCLK]);
  299. if (!IS_ERR(clk)) {
  300. clk_names[REFCLK] = __clk_get_name(clk);
  301. clk_put(clk);
  302. }
  303. /* simple register PLLs */
  304. clk = berlin2_pll_register(&bg2q_pll_map, gbase + REG_SYSPLLCTL0,
  305. clk_names[SYSPLL], clk_names[REFCLK], 0);
  306. if (IS_ERR(clk))
  307. goto bg2q_fail;
  308. clk = berlin2_pll_register(&bg2q_pll_map, cpupll_base,
  309. clk_names[CPUPLL], clk_names[REFCLK], 0);
  310. if (IS_ERR(clk))
  311. goto bg2q_fail;
  312. /* TODO: add BG2Q AVPLL */
  313. /*
  314. * TODO: add reference clock bypass switches:
  315. * memPLLSWBypass, cpuPLLSWBypass, and sysPLLSWBypass
  316. */
  317. /* clock divider cells */
  318. for (n = 0; n < ARRAY_SIZE(bg2q_divs); n++) {
  319. const struct berlin2_div_data *dd = &bg2q_divs[n];
  320. int k;
  321. for (k = 0; k < dd->num_parents; k++)
  322. parent_names[k] = clk_names[dd->parent_ids[k]];
  323. clks[CLKID_SYS + n] = berlin2_div_register(&dd->map, gbase,
  324. dd->name, dd->div_flags, parent_names,
  325. dd->num_parents, dd->flags, &lock);
  326. }
  327. /* clock gate cells */
  328. for (n = 0; n < ARRAY_SIZE(bg2q_gates); n++) {
  329. const struct berlin2_gate_data *gd = &bg2q_gates[n];
  330. clks[CLKID_GFX2DAXI + n] = clk_register_gate(NULL, gd->name,
  331. gd->parent_name, gd->flags, gbase + REG_CLKENABLE,
  332. gd->bit_idx, 0, &lock);
  333. }
  334. /*
  335. * twdclk is derived from cpu/3
  336. * TODO: use cpupll until cpuclk is not available
  337. */
  338. clks[CLKID_TWD] =
  339. clk_register_fixed_factor(NULL, "twd", clk_names[CPUPLL],
  340. 0, 1, 3);
  341. /* check for errors on leaf clocks */
  342. for (n = 0; n < MAX_CLKS; n++) {
  343. if (!IS_ERR(clks[n]))
  344. continue;
  345. pr_err("%s: Unable to register leaf clock %d\n",
  346. np->full_name, n);
  347. goto bg2q_fail;
  348. }
  349. /* register clk-provider */
  350. clk_data.clks = clks;
  351. clk_data.clk_num = MAX_CLKS;
  352. of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data);
  353. return;
  354. bg2q_fail:
  355. iounmap(cpupll_base);
  356. iounmap(gbase);
  357. }
  358. CLK_OF_DECLARE(berlin2q_clk, "marvell,berlin2q-clk",
  359. berlin2q_clock_setup);