fixup.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556
  1. /*
  2. * Exceptions for specific devices. Usually work-arounds for fatal design flaws.
  3. */
  4. #include <linux/delay.h>
  5. #include <linux/dmi.h>
  6. #include <linux/pci.h>
  7. #include <linux/vgaarb.h>
  8. #include <asm/hpet.h>
  9. #include <asm/pci_x86.h>
  10. static void pci_fixup_i450nx(struct pci_dev *d)
  11. {
  12. /*
  13. * i450NX -- Find and scan all secondary buses on all PXB's.
  14. */
  15. int pxb, reg;
  16. u8 busno, suba, subb;
  17. dev_warn(&d->dev, "Searching for i450NX host bridges\n");
  18. reg = 0xd0;
  19. for(pxb = 0; pxb < 2; pxb++) {
  20. pci_read_config_byte(d, reg++, &busno);
  21. pci_read_config_byte(d, reg++, &suba);
  22. pci_read_config_byte(d, reg++, &subb);
  23. dev_dbg(&d->dev, "i450NX PXB %d: %02x/%02x/%02x\n", pxb, busno,
  24. suba, subb);
  25. if (busno)
  26. pcibios_scan_root(busno); /* Bus A */
  27. if (suba < subb)
  28. pcibios_scan_root(suba+1); /* Bus B */
  29. }
  30. pcibios_last_bus = -1;
  31. }
  32. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82451NX, pci_fixup_i450nx);
  33. static void pci_fixup_i450gx(struct pci_dev *d)
  34. {
  35. /*
  36. * i450GX and i450KX -- Find and scan all secondary buses.
  37. * (called separately for each PCI bridge found)
  38. */
  39. u8 busno;
  40. pci_read_config_byte(d, 0x4a, &busno);
  41. dev_info(&d->dev, "i440KX/GX host bridge; secondary bus %02x\n", busno);
  42. pcibios_scan_root(busno);
  43. pcibios_last_bus = -1;
  44. }
  45. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454GX, pci_fixup_i450gx);
  46. static void pci_fixup_umc_ide(struct pci_dev *d)
  47. {
  48. /*
  49. * UM8886BF IDE controller sets region type bits incorrectly,
  50. * therefore they look like memory despite of them being I/O.
  51. */
  52. int i;
  53. dev_warn(&d->dev, "Fixing base address flags\n");
  54. for(i = 0; i < 4; i++)
  55. d->resource[i].flags |= PCI_BASE_ADDRESS_SPACE_IO;
  56. }
  57. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_UMC, PCI_DEVICE_ID_UMC_UM8886BF, pci_fixup_umc_ide);
  58. static void pci_fixup_ncr53c810(struct pci_dev *d)
  59. {
  60. /*
  61. * NCR 53C810 returns class code 0 (at least on some systems).
  62. * Fix class to be PCI_CLASS_STORAGE_SCSI
  63. */
  64. if (!d->class) {
  65. dev_warn(&d->dev, "Fixing NCR 53C810 class code\n");
  66. d->class = PCI_CLASS_STORAGE_SCSI << 8;
  67. }
  68. }
  69. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, pci_fixup_ncr53c810);
  70. static void pci_fixup_latency(struct pci_dev *d)
  71. {
  72. /*
  73. * SiS 5597 and 5598 chipsets require latency timer set to
  74. * at most 32 to avoid lockups.
  75. */
  76. dev_dbg(&d->dev, "Setting max latency to 32\n");
  77. pcibios_max_latency = 32;
  78. }
  79. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, pci_fixup_latency);
  80. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5598, pci_fixup_latency);
  81. static void pci_fixup_piix4_acpi(struct pci_dev *d)
  82. {
  83. /*
  84. * PIIX4 ACPI device: hardwired IRQ9
  85. */
  86. d->irq = 9;
  87. }
  88. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, pci_fixup_piix4_acpi);
  89. /*
  90. * Addresses issues with problems in the memory write queue timer in
  91. * certain VIA Northbridges. This bugfix is per VIA's specifications,
  92. * except for the KL133/KM133: clearing bit 5 on those Northbridges seems
  93. * to trigger a bug in its integrated ProSavage video card, which
  94. * causes screen corruption. We only clear bits 6 and 7 for that chipset,
  95. * until VIA can provide us with definitive information on why screen
  96. * corruption occurs, and what exactly those bits do.
  97. *
  98. * VIA 8363,8622,8361 Northbridges:
  99. * - bits 5, 6, 7 at offset 0x55 need to be turned off
  100. * VIA 8367 (KT266x) Northbridges:
  101. * - bits 5, 6, 7 at offset 0x95 need to be turned off
  102. * VIA 8363 rev 0x81/0x84 (KL133/KM133) Northbridges:
  103. * - bits 6, 7 at offset 0x55 need to be turned off
  104. */
  105. #define VIA_8363_KL133_REVISION_ID 0x81
  106. #define VIA_8363_KM133_REVISION_ID 0x84
  107. static void pci_fixup_via_northbridge_bug(struct pci_dev *d)
  108. {
  109. u8 v;
  110. int where = 0x55;
  111. int mask = 0x1f; /* clear bits 5, 6, 7 by default */
  112. if (d->device == PCI_DEVICE_ID_VIA_8367_0) {
  113. /* fix pci bus latency issues resulted by NB bios error
  114. it appears on bug free^Wreduced kt266x's bios forces
  115. NB latency to zero */
  116. pci_write_config_byte(d, PCI_LATENCY_TIMER, 0);
  117. where = 0x95; /* the memory write queue timer register is
  118. different for the KT266x's: 0x95 not 0x55 */
  119. } else if (d->device == PCI_DEVICE_ID_VIA_8363_0 &&
  120. (d->revision == VIA_8363_KL133_REVISION_ID ||
  121. d->revision == VIA_8363_KM133_REVISION_ID)) {
  122. mask = 0x3f; /* clear only bits 6 and 7; clearing bit 5
  123. causes screen corruption on the KL133/KM133 */
  124. }
  125. pci_read_config_byte(d, where, &v);
  126. if (v & ~mask) {
  127. dev_warn(&d->dev, "Disabling VIA memory write queue (PCI ID %04x, rev %02x): [%02x] %02x & %02x -> %02x\n", \
  128. d->device, d->revision, where, v, mask, v & mask);
  129. v &= mask;
  130. pci_write_config_byte(d, where, v);
  131. }
  132. }
  133. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, pci_fixup_via_northbridge_bug);
  134. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8622, pci_fixup_via_northbridge_bug);
  135. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, pci_fixup_via_northbridge_bug);
  136. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8367_0, pci_fixup_via_northbridge_bug);
  137. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, pci_fixup_via_northbridge_bug);
  138. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8622, pci_fixup_via_northbridge_bug);
  139. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, pci_fixup_via_northbridge_bug);
  140. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8367_0, pci_fixup_via_northbridge_bug);
  141. /*
  142. * For some reasons Intel decided that certain parts of their
  143. * 815, 845 and some other chipsets must look like PCI-to-PCI bridges
  144. * while they are obviously not. The 82801 family (AA, AB, BAM/CAM,
  145. * BA/CA/DB and E) PCI bridges are actually HUB-to-PCI ones, according
  146. * to Intel terminology. These devices do forward all addresses from
  147. * system to PCI bus no matter what are their window settings, so they are
  148. * "transparent" (or subtractive decoding) from programmers point of view.
  149. */
  150. static void pci_fixup_transparent_bridge(struct pci_dev *dev)
  151. {
  152. if ((dev->device & 0xff00) == 0x2400)
  153. dev->transparent = 1;
  154. }
  155. DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  156. PCI_CLASS_BRIDGE_PCI, 8, pci_fixup_transparent_bridge);
  157. /*
  158. * Fixup for C1 Halt Disconnect problem on nForce2 systems.
  159. *
  160. * From information provided by "Allen Martin" <AMartin@nvidia.com>:
  161. *
  162. * A hang is caused when the CPU generates a very fast CONNECT/HALT cycle
  163. * sequence. Workaround is to set the SYSTEM_IDLE_TIMEOUT to 80 ns.
  164. * This allows the state-machine and timer to return to a proper state within
  165. * 80 ns of the CONNECT and probe appearing together. Since the CPU will not
  166. * issue another HALT within 80 ns of the initial HALT, the failure condition
  167. * is avoided.
  168. */
  169. static void pci_fixup_nforce2(struct pci_dev *dev)
  170. {
  171. u32 val;
  172. /*
  173. * Chip Old value New value
  174. * C17 0x1F0FFF01 0x1F01FF01
  175. * C18D 0x9F0FFF01 0x9F01FF01
  176. *
  177. * Northbridge chip version may be determined by
  178. * reading the PCI revision ID (0xC1 or greater is C18D).
  179. */
  180. pci_read_config_dword(dev, 0x6c, &val);
  181. /*
  182. * Apply fixup if needed, but don't touch disconnect state
  183. */
  184. if ((val & 0x00FF0000) != 0x00010000) {
  185. dev_warn(&dev->dev, "nForce2 C1 Halt Disconnect fixup\n");
  186. pci_write_config_dword(dev, 0x6c, (val & 0xFF00FFFF) | 0x00010000);
  187. }
  188. }
  189. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2, pci_fixup_nforce2);
  190. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2, pci_fixup_nforce2);
  191. /* Max PCI Express root ports */
  192. #define MAX_PCIEROOT 6
  193. static int quirk_aspm_offset[MAX_PCIEROOT << 3];
  194. #define GET_INDEX(a, b) ((((a) - PCI_DEVICE_ID_INTEL_MCH_PA) << 3) + ((b) & 7))
  195. static int quirk_pcie_aspm_read(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *value)
  196. {
  197. return raw_pci_read(pci_domain_nr(bus), bus->number,
  198. devfn, where, size, value);
  199. }
  200. /*
  201. * Replace the original pci bus ops for write with a new one that will filter
  202. * the request to insure ASPM cannot be enabled.
  203. */
  204. static int quirk_pcie_aspm_write(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 value)
  205. {
  206. u8 offset;
  207. offset = quirk_aspm_offset[GET_INDEX(bus->self->device, devfn)];
  208. if ((offset) && (where == offset))
  209. value = value & ~PCI_EXP_LNKCTL_ASPMC;
  210. return raw_pci_write(pci_domain_nr(bus), bus->number,
  211. devfn, where, size, value);
  212. }
  213. static struct pci_ops quirk_pcie_aspm_ops = {
  214. .read = quirk_pcie_aspm_read,
  215. .write = quirk_pcie_aspm_write,
  216. };
  217. /*
  218. * Prevents PCI Express ASPM (Active State Power Management) being enabled.
  219. *
  220. * Save the register offset, where the ASPM control bits are located,
  221. * for each PCI Express device that is in the device list of
  222. * the root port in an array for fast indexing. Replace the bus ops
  223. * with the modified one.
  224. */
  225. static void pcie_rootport_aspm_quirk(struct pci_dev *pdev)
  226. {
  227. int i;
  228. struct pci_bus *pbus;
  229. struct pci_dev *dev;
  230. if ((pbus = pdev->subordinate) == NULL)
  231. return;
  232. /*
  233. * Check if the DID of pdev matches one of the six root ports. This
  234. * check is needed in the case this function is called directly by the
  235. * hot-plug driver.
  236. */
  237. if ((pdev->device < PCI_DEVICE_ID_INTEL_MCH_PA) ||
  238. (pdev->device > PCI_DEVICE_ID_INTEL_MCH_PC1))
  239. return;
  240. if (list_empty(&pbus->devices)) {
  241. /*
  242. * If no device is attached to the root port at power-up or
  243. * after hot-remove, the pbus->devices is empty and this code
  244. * will set the offsets to zero and the bus ops to parent's bus
  245. * ops, which is unmodified.
  246. */
  247. for (i = GET_INDEX(pdev->device, 0); i <= GET_INDEX(pdev->device, 7); ++i)
  248. quirk_aspm_offset[i] = 0;
  249. pci_bus_set_ops(pbus, pbus->parent->ops);
  250. } else {
  251. /*
  252. * If devices are attached to the root port at power-up or
  253. * after hot-add, the code loops through the device list of
  254. * each root port to save the register offsets and replace the
  255. * bus ops.
  256. */
  257. list_for_each_entry(dev, &pbus->devices, bus_list)
  258. /* There are 0 to 8 devices attached to this bus */
  259. quirk_aspm_offset[GET_INDEX(pdev->device, dev->devfn)] =
  260. dev->pcie_cap + PCI_EXP_LNKCTL;
  261. pci_bus_set_ops(pbus, &quirk_pcie_aspm_ops);
  262. dev_info(&pbus->dev, "writes to ASPM control bits will be ignored\n");
  263. }
  264. }
  265. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MCH_PA, pcie_rootport_aspm_quirk);
  266. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MCH_PA1, pcie_rootport_aspm_quirk);
  267. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MCH_PB, pcie_rootport_aspm_quirk);
  268. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MCH_PB1, pcie_rootport_aspm_quirk);
  269. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MCH_PC, pcie_rootport_aspm_quirk);
  270. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MCH_PC1, pcie_rootport_aspm_quirk);
  271. /*
  272. * Fixup to mark boot BIOS video selected by BIOS before it changes
  273. *
  274. * From information provided by "Jon Smirl" <jonsmirl@gmail.com>
  275. *
  276. * The standard boot ROM sequence for an x86 machine uses the BIOS
  277. * to select an initial video card for boot display. This boot video
  278. * card will have it's BIOS copied to C0000 in system RAM.
  279. * IORESOURCE_ROM_SHADOW is used to associate the boot video
  280. * card with this copy. On laptops this copy has to be used since
  281. * the main ROM may be compressed or combined with another image.
  282. * See pci_map_rom() for use of this flag. Before marking the device
  283. * with IORESOURCE_ROM_SHADOW check if a vga_default_device is already set
  284. * by either arch cde or vga-arbitration, if so only apply the fixup to this
  285. * already determined primary video card.
  286. */
  287. static void pci_fixup_video(struct pci_dev *pdev)
  288. {
  289. struct pci_dev *bridge;
  290. struct pci_bus *bus;
  291. u16 config;
  292. /* Is VGA routed to us? */
  293. bus = pdev->bus;
  294. while (bus) {
  295. bridge = bus->self;
  296. /*
  297. * From information provided by
  298. * "David Miller" <davem@davemloft.net>
  299. * The bridge control register is valid for PCI header
  300. * type BRIDGE, or CARDBUS. Host to PCI controllers use
  301. * PCI header type NORMAL.
  302. */
  303. if (bridge && (pci_is_bridge(bridge))) {
  304. pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
  305. &config);
  306. if (!(config & PCI_BRIDGE_CTL_VGA))
  307. return;
  308. }
  309. bus = bus->parent;
  310. }
  311. if (!vga_default_device() || pdev == vga_default_device()) {
  312. pci_read_config_word(pdev, PCI_COMMAND, &config);
  313. if (config & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) {
  314. pdev->resource[PCI_ROM_RESOURCE].flags |= IORESOURCE_ROM_SHADOW;
  315. dev_printk(KERN_DEBUG, &pdev->dev, "Video device with shadowed ROM\n");
  316. }
  317. }
  318. }
  319. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
  320. PCI_CLASS_DISPLAY_VGA, 8, pci_fixup_video);
  321. static const struct dmi_system_id msi_k8t_dmi_table[] = {
  322. {
  323. .ident = "MSI-K8T-Neo2Fir",
  324. .matches = {
  325. DMI_MATCH(DMI_SYS_VENDOR, "MSI"),
  326. DMI_MATCH(DMI_PRODUCT_NAME, "MS-6702E"),
  327. },
  328. },
  329. {}
  330. };
  331. /*
  332. * The AMD-Athlon64 board MSI "K8T Neo2-FIR" disables the onboard sound
  333. * card if a PCI-soundcard is added.
  334. *
  335. * The BIOS only gives options "DISABLED" and "AUTO". This code sets
  336. * the corresponding register-value to enable the soundcard.
  337. *
  338. * The soundcard is only enabled, if the mainborad is identified
  339. * via DMI-tables and the soundcard is detected to be off.
  340. */
  341. static void pci_fixup_msi_k8t_onboard_sound(struct pci_dev *dev)
  342. {
  343. unsigned char val;
  344. if (!dmi_check_system(msi_k8t_dmi_table))
  345. return; /* only applies to MSI K8T Neo2-FIR */
  346. pci_read_config_byte(dev, 0x50, &val);
  347. if (val & 0x40) {
  348. pci_write_config_byte(dev, 0x50, val & (~0x40));
  349. /* verify the change for status output */
  350. pci_read_config_byte(dev, 0x50, &val);
  351. if (val & 0x40)
  352. dev_info(&dev->dev, "Detected MSI K8T Neo2-FIR; "
  353. "can't enable onboard soundcard!\n");
  354. else
  355. dev_info(&dev->dev, "Detected MSI K8T Neo2-FIR; "
  356. "enabled onboard soundcard\n");
  357. }
  358. }
  359. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237,
  360. pci_fixup_msi_k8t_onboard_sound);
  361. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237,
  362. pci_fixup_msi_k8t_onboard_sound);
  363. /*
  364. * Some Toshiba laptops need extra code to enable their TI TSB43AB22/A.
  365. *
  366. * We pretend to bring them out of full D3 state, and restore the proper
  367. * IRQ, PCI cache line size, and BARs, otherwise the device won't function
  368. * properly. In some cases, the device will generate an interrupt on
  369. * the wrong IRQ line, causing any devices sharing the line it's
  370. * *supposed* to use to be disabled by the kernel's IRQ debug code.
  371. */
  372. static u16 toshiba_line_size;
  373. static const struct dmi_system_id toshiba_ohci1394_dmi_table[] = {
  374. {
  375. .ident = "Toshiba PS5 based laptop",
  376. .matches = {
  377. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  378. DMI_MATCH(DMI_PRODUCT_VERSION, "PS5"),
  379. },
  380. },
  381. {
  382. .ident = "Toshiba PSM4 based laptop",
  383. .matches = {
  384. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  385. DMI_MATCH(DMI_PRODUCT_VERSION, "PSM4"),
  386. },
  387. },
  388. {
  389. .ident = "Toshiba A40 based laptop",
  390. .matches = {
  391. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  392. DMI_MATCH(DMI_PRODUCT_VERSION, "PSA40U"),
  393. },
  394. },
  395. { }
  396. };
  397. static void pci_pre_fixup_toshiba_ohci1394(struct pci_dev *dev)
  398. {
  399. if (!dmi_check_system(toshiba_ohci1394_dmi_table))
  400. return; /* only applies to certain Toshibas (so far) */
  401. dev->current_state = PCI_D3cold;
  402. pci_read_config_word(dev, PCI_CACHE_LINE_SIZE, &toshiba_line_size);
  403. }
  404. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TI, 0x8032,
  405. pci_pre_fixup_toshiba_ohci1394);
  406. static void pci_post_fixup_toshiba_ohci1394(struct pci_dev *dev)
  407. {
  408. if (!dmi_check_system(toshiba_ohci1394_dmi_table))
  409. return; /* only applies to certain Toshibas (so far) */
  410. /* Restore config space on Toshiba laptops */
  411. pci_write_config_word(dev, PCI_CACHE_LINE_SIZE, toshiba_line_size);
  412. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, (u8 *)&dev->irq);
  413. pci_write_config_dword(dev, PCI_BASE_ADDRESS_0,
  414. pci_resource_start(dev, 0));
  415. pci_write_config_dword(dev, PCI_BASE_ADDRESS_1,
  416. pci_resource_start(dev, 1));
  417. }
  418. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_TI, 0x8032,
  419. pci_post_fixup_toshiba_ohci1394);
  420. /*
  421. * Prevent the BIOS trapping accesses to the Cyrix CS5530A video device
  422. * configuration space.
  423. */
  424. static void pci_early_fixup_cyrix_5530(struct pci_dev *dev)
  425. {
  426. u8 r;
  427. /* clear 'F4 Video Configuration Trap' bit */
  428. pci_read_config_byte(dev, 0x42, &r);
  429. r &= 0xfd;
  430. pci_write_config_byte(dev, 0x42, r);
  431. }
  432. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_5530_LEGACY,
  433. pci_early_fixup_cyrix_5530);
  434. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_5530_LEGACY,
  435. pci_early_fixup_cyrix_5530);
  436. /*
  437. * Siemens Nixdorf AG FSC Multiprocessor Interrupt Controller:
  438. * prevent update of the BAR0, which doesn't look like a normal BAR.
  439. */
  440. static void pci_siemens_interrupt_controller(struct pci_dev *dev)
  441. {
  442. dev->resource[0].flags |= IORESOURCE_PCI_FIXED;
  443. }
  444. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SIEMENS, 0x0015,
  445. pci_siemens_interrupt_controller);
  446. /*
  447. * SB600: Disable BAR1 on device 14.0 to avoid HPET resources from
  448. * confusing the PCI engine:
  449. */
  450. static void sb600_disable_hpet_bar(struct pci_dev *dev)
  451. {
  452. u8 val;
  453. /*
  454. * The SB600 and SB700 both share the same device
  455. * ID, but the PM register 0x55 does something different
  456. * for the SB700, so make sure we are dealing with the
  457. * SB600 before touching the bit:
  458. */
  459. pci_read_config_byte(dev, 0x08, &val);
  460. if (val < 0x2F) {
  461. outb(0x55, 0xCD6);
  462. val = inb(0xCD7);
  463. /* Set bit 7 in PM register 0x55 */
  464. outb(0x55, 0xCD6);
  465. outb(val | 0x80, 0xCD7);
  466. }
  467. }
  468. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ATI, 0x4385, sb600_disable_hpet_bar);
  469. #ifdef CONFIG_HPET_TIMER
  470. static void sb600_hpet_quirk(struct pci_dev *dev)
  471. {
  472. struct resource *r = &dev->resource[1];
  473. if (r->flags & IORESOURCE_MEM && r->start == hpet_address) {
  474. r->flags |= IORESOURCE_PCI_FIXED;
  475. dev_info(&dev->dev, "reg 0x14 contains HPET; making it immovable\n");
  476. }
  477. }
  478. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, 0x4385, sb600_hpet_quirk);
  479. #endif
  480. /*
  481. * Twinhead H12Y needs us to block out a region otherwise we map devices
  482. * there and any access kills the box.
  483. *
  484. * See: https://bugzilla.kernel.org/show_bug.cgi?id=10231
  485. *
  486. * Match off the LPC and svid/sdid (older kernels lose the bridge subvendor)
  487. */
  488. static void twinhead_reserve_killing_zone(struct pci_dev *dev)
  489. {
  490. if (dev->subsystem_vendor == 0x14FF && dev->subsystem_device == 0xA003) {
  491. pr_info("Reserving memory on Twinhead H12Y\n");
  492. request_mem_region(0xFFB00000, 0x100000, "twinhead");
  493. }
  494. }
  495. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x27B9, twinhead_reserve_killing_zone);