lapic.c 52 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108
  1. /*
  2. * Local APIC virtualization
  3. *
  4. * Copyright (C) 2006 Qumranet, Inc.
  5. * Copyright (C) 2007 Novell
  6. * Copyright (C) 2007 Intel
  7. * Copyright 2009 Red Hat, Inc. and/or its affiliates.
  8. *
  9. * Authors:
  10. * Dor Laor <dor.laor@qumranet.com>
  11. * Gregory Haskins <ghaskins@novell.com>
  12. * Yaozu (Eddie) Dong <eddie.dong@intel.com>
  13. *
  14. * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. */
  19. #include <linux/kvm_host.h>
  20. #include <linux/kvm.h>
  21. #include <linux/mm.h>
  22. #include <linux/highmem.h>
  23. #include <linux/smp.h>
  24. #include <linux/hrtimer.h>
  25. #include <linux/io.h>
  26. #include <linux/module.h>
  27. #include <linux/math64.h>
  28. #include <linux/slab.h>
  29. #include <asm/processor.h>
  30. #include <asm/msr.h>
  31. #include <asm/page.h>
  32. #include <asm/current.h>
  33. #include <asm/apicdef.h>
  34. #include <asm/delay.h>
  35. #include <linux/atomic.h>
  36. #include <linux/jump_label.h>
  37. #include "kvm_cache_regs.h"
  38. #include "irq.h"
  39. #include "trace.h"
  40. #include "x86.h"
  41. #include "cpuid.h"
  42. #ifndef CONFIG_X86_64
  43. #define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
  44. #else
  45. #define mod_64(x, y) ((x) % (y))
  46. #endif
  47. #define PRId64 "d"
  48. #define PRIx64 "llx"
  49. #define PRIu64 "u"
  50. #define PRIo64 "o"
  51. #define APIC_BUS_CYCLE_NS 1
  52. /* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
  53. #define apic_debug(fmt, arg...)
  54. #define APIC_LVT_NUM 6
  55. /* 14 is the version for Xeon and Pentium 8.4.8*/
  56. #define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
  57. #define LAPIC_MMIO_LENGTH (1 << 12)
  58. /* followed define is not in apicdef.h */
  59. #define APIC_SHORT_MASK 0xc0000
  60. #define APIC_DEST_NOSHORT 0x0
  61. #define APIC_DEST_MASK 0x800
  62. #define MAX_APIC_VECTOR 256
  63. #define APIC_VECTORS_PER_REG 32
  64. #define APIC_BROADCAST 0xFF
  65. #define X2APIC_BROADCAST 0xFFFFFFFFul
  66. #define VEC_POS(v) ((v) & (32 - 1))
  67. #define REG_POS(v) (((v) >> 5) << 4)
  68. static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
  69. {
  70. *((u32 *) (apic->regs + reg_off)) = val;
  71. }
  72. static inline int apic_test_vector(int vec, void *bitmap)
  73. {
  74. return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  75. }
  76. bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
  77. {
  78. struct kvm_lapic *apic = vcpu->arch.apic;
  79. return apic_test_vector(vector, apic->regs + APIC_ISR) ||
  80. apic_test_vector(vector, apic->regs + APIC_IRR);
  81. }
  82. static inline void apic_set_vector(int vec, void *bitmap)
  83. {
  84. set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  85. }
  86. static inline void apic_clear_vector(int vec, void *bitmap)
  87. {
  88. clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  89. }
  90. static inline int __apic_test_and_set_vector(int vec, void *bitmap)
  91. {
  92. return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  93. }
  94. static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
  95. {
  96. return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  97. }
  98. struct static_key_deferred apic_hw_disabled __read_mostly;
  99. struct static_key_deferred apic_sw_disabled __read_mostly;
  100. static inline int apic_enabled(struct kvm_lapic *apic)
  101. {
  102. return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic);
  103. }
  104. #define LVT_MASK \
  105. (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
  106. #define LINT_MASK \
  107. (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
  108. APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
  109. static inline int kvm_apic_id(struct kvm_lapic *apic)
  110. {
  111. return (kvm_apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
  112. }
  113. /* The logical map is definitely wrong if we have multiple
  114. * modes at the same time. (Physical map is always right.)
  115. */
  116. static inline bool kvm_apic_logical_map_valid(struct kvm_apic_map *map)
  117. {
  118. return !(map->mode & (map->mode - 1));
  119. }
  120. static inline void
  121. apic_logical_id(struct kvm_apic_map *map, u32 dest_id, u16 *cid, u16 *lid)
  122. {
  123. unsigned lid_bits;
  124. BUILD_BUG_ON(KVM_APIC_MODE_XAPIC_CLUSTER != 4);
  125. BUILD_BUG_ON(KVM_APIC_MODE_XAPIC_FLAT != 8);
  126. BUILD_BUG_ON(KVM_APIC_MODE_X2APIC != 16);
  127. lid_bits = map->mode;
  128. *cid = dest_id >> lid_bits;
  129. *lid = dest_id & ((1 << lid_bits) - 1);
  130. }
  131. static void recalculate_apic_map(struct kvm *kvm)
  132. {
  133. struct kvm_apic_map *new, *old = NULL;
  134. struct kvm_vcpu *vcpu;
  135. int i;
  136. new = kzalloc(sizeof(struct kvm_apic_map), GFP_KERNEL);
  137. mutex_lock(&kvm->arch.apic_map_lock);
  138. if (!new)
  139. goto out;
  140. kvm_for_each_vcpu(i, vcpu, kvm) {
  141. struct kvm_lapic *apic = vcpu->arch.apic;
  142. u16 cid, lid;
  143. u32 ldr, aid;
  144. if (!kvm_apic_present(vcpu))
  145. continue;
  146. aid = kvm_apic_id(apic);
  147. ldr = kvm_apic_get_reg(apic, APIC_LDR);
  148. if (aid < ARRAY_SIZE(new->phys_map))
  149. new->phys_map[aid] = apic;
  150. if (apic_x2apic_mode(apic)) {
  151. new->mode |= KVM_APIC_MODE_X2APIC;
  152. } else if (ldr) {
  153. ldr = GET_APIC_LOGICAL_ID(ldr);
  154. if (kvm_apic_get_reg(apic, APIC_DFR) == APIC_DFR_FLAT)
  155. new->mode |= KVM_APIC_MODE_XAPIC_FLAT;
  156. else
  157. new->mode |= KVM_APIC_MODE_XAPIC_CLUSTER;
  158. }
  159. if (!kvm_apic_logical_map_valid(new))
  160. continue;
  161. apic_logical_id(new, ldr, &cid, &lid);
  162. if (lid && cid < ARRAY_SIZE(new->logical_map))
  163. new->logical_map[cid][ffs(lid) - 1] = apic;
  164. }
  165. out:
  166. old = rcu_dereference_protected(kvm->arch.apic_map,
  167. lockdep_is_held(&kvm->arch.apic_map_lock));
  168. rcu_assign_pointer(kvm->arch.apic_map, new);
  169. mutex_unlock(&kvm->arch.apic_map_lock);
  170. if (old)
  171. kfree_rcu(old, rcu);
  172. kvm_vcpu_request_scan_ioapic(kvm);
  173. }
  174. static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
  175. {
  176. bool enabled = val & APIC_SPIV_APIC_ENABLED;
  177. apic_set_reg(apic, APIC_SPIV, val);
  178. if (enabled != apic->sw_enabled) {
  179. apic->sw_enabled = enabled;
  180. if (enabled) {
  181. static_key_slow_dec_deferred(&apic_sw_disabled);
  182. recalculate_apic_map(apic->vcpu->kvm);
  183. } else
  184. static_key_slow_inc(&apic_sw_disabled.key);
  185. }
  186. }
  187. static inline void kvm_apic_set_id(struct kvm_lapic *apic, u8 id)
  188. {
  189. apic_set_reg(apic, APIC_ID, id << 24);
  190. recalculate_apic_map(apic->vcpu->kvm);
  191. }
  192. static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
  193. {
  194. apic_set_reg(apic, APIC_LDR, id);
  195. recalculate_apic_map(apic->vcpu->kvm);
  196. }
  197. static inline void kvm_apic_set_x2apic_id(struct kvm_lapic *apic, u8 id)
  198. {
  199. u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));
  200. apic_set_reg(apic, APIC_ID, id << 24);
  201. apic_set_reg(apic, APIC_LDR, ldr);
  202. recalculate_apic_map(apic->vcpu->kvm);
  203. }
  204. static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
  205. {
  206. return !(kvm_apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
  207. }
  208. static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
  209. {
  210. return kvm_apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
  211. }
  212. static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
  213. {
  214. return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
  215. }
  216. static inline int apic_lvtt_period(struct kvm_lapic *apic)
  217. {
  218. return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
  219. }
  220. static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
  221. {
  222. return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
  223. }
  224. static inline int apic_lvt_nmi_mode(u32 lvt_val)
  225. {
  226. return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
  227. }
  228. void kvm_apic_set_version(struct kvm_vcpu *vcpu)
  229. {
  230. struct kvm_lapic *apic = vcpu->arch.apic;
  231. struct kvm_cpuid_entry2 *feat;
  232. u32 v = APIC_VERSION;
  233. if (!kvm_vcpu_has_lapic(vcpu))
  234. return;
  235. feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
  236. if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
  237. v |= APIC_LVR_DIRECTED_EOI;
  238. apic_set_reg(apic, APIC_LVR, v);
  239. }
  240. static const unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
  241. LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
  242. LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
  243. LVT_MASK | APIC_MODE_MASK, /* LVTPC */
  244. LINT_MASK, LINT_MASK, /* LVT0-1 */
  245. LVT_MASK /* LVTERR */
  246. };
  247. static int find_highest_vector(void *bitmap)
  248. {
  249. int vec;
  250. u32 *reg;
  251. for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
  252. vec >= 0; vec -= APIC_VECTORS_PER_REG) {
  253. reg = bitmap + REG_POS(vec);
  254. if (*reg)
  255. return fls(*reg) - 1 + vec;
  256. }
  257. return -1;
  258. }
  259. static u8 count_vectors(void *bitmap)
  260. {
  261. int vec;
  262. u32 *reg;
  263. u8 count = 0;
  264. for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
  265. reg = bitmap + REG_POS(vec);
  266. count += hweight32(*reg);
  267. }
  268. return count;
  269. }
  270. void __kvm_apic_update_irr(u32 *pir, void *regs)
  271. {
  272. u32 i, pir_val;
  273. for (i = 0; i <= 7; i++) {
  274. pir_val = xchg(&pir[i], 0);
  275. if (pir_val)
  276. *((u32 *)(regs + APIC_IRR + i * 0x10)) |= pir_val;
  277. }
  278. }
  279. EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);
  280. void kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir)
  281. {
  282. struct kvm_lapic *apic = vcpu->arch.apic;
  283. __kvm_apic_update_irr(pir, apic->regs);
  284. }
  285. EXPORT_SYMBOL_GPL(kvm_apic_update_irr);
  286. static inline void apic_set_irr(int vec, struct kvm_lapic *apic)
  287. {
  288. apic_set_vector(vec, apic->regs + APIC_IRR);
  289. /*
  290. * irr_pending must be true if any interrupt is pending; set it after
  291. * APIC_IRR to avoid race with apic_clear_irr
  292. */
  293. apic->irr_pending = true;
  294. }
  295. static inline int apic_search_irr(struct kvm_lapic *apic)
  296. {
  297. return find_highest_vector(apic->regs + APIC_IRR);
  298. }
  299. static inline int apic_find_highest_irr(struct kvm_lapic *apic)
  300. {
  301. int result;
  302. /*
  303. * Note that irr_pending is just a hint. It will be always
  304. * true with virtual interrupt delivery enabled.
  305. */
  306. if (!apic->irr_pending)
  307. return -1;
  308. kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
  309. result = apic_search_irr(apic);
  310. ASSERT(result == -1 || result >= 16);
  311. return result;
  312. }
  313. static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
  314. {
  315. struct kvm_vcpu *vcpu;
  316. vcpu = apic->vcpu;
  317. if (unlikely(kvm_apic_vid_enabled(vcpu->kvm))) {
  318. /* try to update RVI */
  319. apic_clear_vector(vec, apic->regs + APIC_IRR);
  320. kvm_make_request(KVM_REQ_EVENT, vcpu);
  321. } else {
  322. apic->irr_pending = false;
  323. apic_clear_vector(vec, apic->regs + APIC_IRR);
  324. if (apic_search_irr(apic) != -1)
  325. apic->irr_pending = true;
  326. }
  327. }
  328. static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
  329. {
  330. struct kvm_vcpu *vcpu;
  331. if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
  332. return;
  333. vcpu = apic->vcpu;
  334. /*
  335. * With APIC virtualization enabled, all caching is disabled
  336. * because the processor can modify ISR under the hood. Instead
  337. * just set SVI.
  338. */
  339. if (unlikely(kvm_x86_ops->hwapic_isr_update))
  340. kvm_x86_ops->hwapic_isr_update(vcpu->kvm, vec);
  341. else {
  342. ++apic->isr_count;
  343. BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
  344. /*
  345. * ISR (in service register) bit is set when injecting an interrupt.
  346. * The highest vector is injected. Thus the latest bit set matches
  347. * the highest bit in ISR.
  348. */
  349. apic->highest_isr_cache = vec;
  350. }
  351. }
  352. static inline int apic_find_highest_isr(struct kvm_lapic *apic)
  353. {
  354. int result;
  355. /*
  356. * Note that isr_count is always 1, and highest_isr_cache
  357. * is always -1, with APIC virtualization enabled.
  358. */
  359. if (!apic->isr_count)
  360. return -1;
  361. if (likely(apic->highest_isr_cache != -1))
  362. return apic->highest_isr_cache;
  363. result = find_highest_vector(apic->regs + APIC_ISR);
  364. ASSERT(result == -1 || result >= 16);
  365. return result;
  366. }
  367. static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
  368. {
  369. struct kvm_vcpu *vcpu;
  370. if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
  371. return;
  372. vcpu = apic->vcpu;
  373. /*
  374. * We do get here for APIC virtualization enabled if the guest
  375. * uses the Hyper-V APIC enlightenment. In this case we may need
  376. * to trigger a new interrupt delivery by writing the SVI field;
  377. * on the other hand isr_count and highest_isr_cache are unused
  378. * and must be left alone.
  379. */
  380. if (unlikely(kvm_x86_ops->hwapic_isr_update))
  381. kvm_x86_ops->hwapic_isr_update(vcpu->kvm,
  382. apic_find_highest_isr(apic));
  383. else {
  384. --apic->isr_count;
  385. BUG_ON(apic->isr_count < 0);
  386. apic->highest_isr_cache = -1;
  387. }
  388. }
  389. int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
  390. {
  391. int highest_irr;
  392. /* This may race with setting of irr in __apic_accept_irq() and
  393. * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
  394. * will cause vmexit immediately and the value will be recalculated
  395. * on the next vmentry.
  396. */
  397. if (!kvm_vcpu_has_lapic(vcpu))
  398. return 0;
  399. highest_irr = apic_find_highest_irr(vcpu->arch.apic);
  400. return highest_irr;
  401. }
  402. static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
  403. int vector, int level, int trig_mode,
  404. unsigned long *dest_map);
  405. int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
  406. unsigned long *dest_map)
  407. {
  408. struct kvm_lapic *apic = vcpu->arch.apic;
  409. return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
  410. irq->level, irq->trig_mode, dest_map);
  411. }
  412. static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
  413. {
  414. return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
  415. sizeof(val));
  416. }
  417. static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
  418. {
  419. return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
  420. sizeof(*val));
  421. }
  422. static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
  423. {
  424. return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
  425. }
  426. static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
  427. {
  428. u8 val;
  429. if (pv_eoi_get_user(vcpu, &val) < 0)
  430. apic_debug("Can't read EOI MSR value: 0x%llx\n",
  431. (unsigned long long)vcpu->arch.pv_eoi.msr_val);
  432. return val & 0x1;
  433. }
  434. static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
  435. {
  436. if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
  437. apic_debug("Can't set EOI MSR value: 0x%llx\n",
  438. (unsigned long long)vcpu->arch.pv_eoi.msr_val);
  439. return;
  440. }
  441. __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
  442. }
  443. static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
  444. {
  445. if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
  446. apic_debug("Can't clear EOI MSR value: 0x%llx\n",
  447. (unsigned long long)vcpu->arch.pv_eoi.msr_val);
  448. return;
  449. }
  450. __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
  451. }
  452. void kvm_apic_update_tmr(struct kvm_vcpu *vcpu, u32 *tmr)
  453. {
  454. struct kvm_lapic *apic = vcpu->arch.apic;
  455. int i;
  456. for (i = 0; i < 8; i++)
  457. apic_set_reg(apic, APIC_TMR + 0x10 * i, tmr[i]);
  458. }
  459. static void apic_update_ppr(struct kvm_lapic *apic)
  460. {
  461. u32 tpr, isrv, ppr, old_ppr;
  462. int isr;
  463. old_ppr = kvm_apic_get_reg(apic, APIC_PROCPRI);
  464. tpr = kvm_apic_get_reg(apic, APIC_TASKPRI);
  465. isr = apic_find_highest_isr(apic);
  466. isrv = (isr != -1) ? isr : 0;
  467. if ((tpr & 0xf0) >= (isrv & 0xf0))
  468. ppr = tpr & 0xff;
  469. else
  470. ppr = isrv & 0xf0;
  471. apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
  472. apic, ppr, isr, isrv);
  473. if (old_ppr != ppr) {
  474. apic_set_reg(apic, APIC_PROCPRI, ppr);
  475. if (ppr < old_ppr)
  476. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  477. }
  478. }
  479. static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
  480. {
  481. apic_set_reg(apic, APIC_TASKPRI, tpr);
  482. apic_update_ppr(apic);
  483. }
  484. static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 mda)
  485. {
  486. if (apic_x2apic_mode(apic))
  487. return mda == X2APIC_BROADCAST;
  488. return GET_APIC_DEST_FIELD(mda) == APIC_BROADCAST;
  489. }
  490. static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 mda)
  491. {
  492. if (kvm_apic_broadcast(apic, mda))
  493. return true;
  494. if (apic_x2apic_mode(apic))
  495. return mda == kvm_apic_id(apic);
  496. return mda == SET_APIC_DEST_FIELD(kvm_apic_id(apic));
  497. }
  498. static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
  499. {
  500. u32 logical_id;
  501. if (kvm_apic_broadcast(apic, mda))
  502. return true;
  503. logical_id = kvm_apic_get_reg(apic, APIC_LDR);
  504. if (apic_x2apic_mode(apic))
  505. return ((logical_id >> 16) == (mda >> 16))
  506. && (logical_id & mda & 0xffff) != 0;
  507. logical_id = GET_APIC_LOGICAL_ID(logical_id);
  508. mda = GET_APIC_DEST_FIELD(mda);
  509. switch (kvm_apic_get_reg(apic, APIC_DFR)) {
  510. case APIC_DFR_FLAT:
  511. return (logical_id & mda) != 0;
  512. case APIC_DFR_CLUSTER:
  513. return ((logical_id >> 4) == (mda >> 4))
  514. && (logical_id & mda & 0xf) != 0;
  515. default:
  516. apic_debug("Bad DFR vcpu %d: %08x\n",
  517. apic->vcpu->vcpu_id, kvm_apic_get_reg(apic, APIC_DFR));
  518. return false;
  519. }
  520. }
  521. /* KVM APIC implementation has two quirks
  522. * - dest always begins at 0 while xAPIC MDA has offset 24,
  523. * - IOxAPIC messages have to be delivered (directly) to x2APIC.
  524. */
  525. static u32 kvm_apic_mda(unsigned int dest_id, struct kvm_lapic *source,
  526. struct kvm_lapic *target)
  527. {
  528. bool ipi = source != NULL;
  529. bool x2apic_mda = apic_x2apic_mode(ipi ? source : target);
  530. if (!ipi && dest_id == APIC_BROADCAST && x2apic_mda)
  531. return X2APIC_BROADCAST;
  532. return x2apic_mda ? dest_id : SET_APIC_DEST_FIELD(dest_id);
  533. }
  534. bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
  535. int short_hand, unsigned int dest, int dest_mode)
  536. {
  537. struct kvm_lapic *target = vcpu->arch.apic;
  538. u32 mda = kvm_apic_mda(dest, source, target);
  539. apic_debug("target %p, source %p, dest 0x%x, "
  540. "dest_mode 0x%x, short_hand 0x%x\n",
  541. target, source, dest, dest_mode, short_hand);
  542. ASSERT(target);
  543. switch (short_hand) {
  544. case APIC_DEST_NOSHORT:
  545. if (dest_mode == APIC_DEST_PHYSICAL)
  546. return kvm_apic_match_physical_addr(target, mda);
  547. else
  548. return kvm_apic_match_logical_addr(target, mda);
  549. case APIC_DEST_SELF:
  550. return target == source;
  551. case APIC_DEST_ALLINC:
  552. return true;
  553. case APIC_DEST_ALLBUT:
  554. return target != source;
  555. default:
  556. apic_debug("kvm: apic: Bad dest shorthand value %x\n",
  557. short_hand);
  558. return false;
  559. }
  560. }
  561. bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
  562. struct kvm_lapic_irq *irq, int *r, unsigned long *dest_map)
  563. {
  564. struct kvm_apic_map *map;
  565. unsigned long bitmap = 1;
  566. struct kvm_lapic **dst;
  567. int i;
  568. bool ret, x2apic_ipi;
  569. *r = -1;
  570. if (irq->shorthand == APIC_DEST_SELF) {
  571. *r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
  572. return true;
  573. }
  574. if (irq->shorthand)
  575. return false;
  576. x2apic_ipi = src && apic_x2apic_mode(src);
  577. if (irq->dest_id == (x2apic_ipi ? X2APIC_BROADCAST : APIC_BROADCAST))
  578. return false;
  579. ret = true;
  580. rcu_read_lock();
  581. map = rcu_dereference(kvm->arch.apic_map);
  582. if (!map) {
  583. ret = false;
  584. goto out;
  585. }
  586. if (irq->dest_mode == APIC_DEST_PHYSICAL) {
  587. if (irq->dest_id >= ARRAY_SIZE(map->phys_map))
  588. goto out;
  589. dst = &map->phys_map[irq->dest_id];
  590. } else {
  591. u16 cid;
  592. if (!kvm_apic_logical_map_valid(map)) {
  593. ret = false;
  594. goto out;
  595. }
  596. apic_logical_id(map, irq->dest_id, &cid, (u16 *)&bitmap);
  597. if (cid >= ARRAY_SIZE(map->logical_map))
  598. goto out;
  599. dst = map->logical_map[cid];
  600. if (kvm_lowest_prio_delivery(irq)) {
  601. int l = -1;
  602. for_each_set_bit(i, &bitmap, 16) {
  603. if (!dst[i])
  604. continue;
  605. if (l < 0)
  606. l = i;
  607. else if (kvm_apic_compare_prio(dst[i]->vcpu, dst[l]->vcpu) < 0)
  608. l = i;
  609. }
  610. bitmap = (l >= 0) ? 1 << l : 0;
  611. }
  612. }
  613. for_each_set_bit(i, &bitmap, 16) {
  614. if (!dst[i])
  615. continue;
  616. if (*r < 0)
  617. *r = 0;
  618. *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
  619. }
  620. out:
  621. rcu_read_unlock();
  622. return ret;
  623. }
  624. /*
  625. * Add a pending IRQ into lapic.
  626. * Return 1 if successfully added and 0 if discarded.
  627. */
  628. static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
  629. int vector, int level, int trig_mode,
  630. unsigned long *dest_map)
  631. {
  632. int result = 0;
  633. struct kvm_vcpu *vcpu = apic->vcpu;
  634. trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
  635. trig_mode, vector);
  636. switch (delivery_mode) {
  637. case APIC_DM_LOWEST:
  638. vcpu->arch.apic_arb_prio++;
  639. case APIC_DM_FIXED:
  640. /* FIXME add logic for vcpu on reset */
  641. if (unlikely(!apic_enabled(apic)))
  642. break;
  643. result = 1;
  644. if (dest_map)
  645. __set_bit(vcpu->vcpu_id, dest_map);
  646. if (kvm_x86_ops->deliver_posted_interrupt)
  647. kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
  648. else {
  649. apic_set_irr(vector, apic);
  650. kvm_make_request(KVM_REQ_EVENT, vcpu);
  651. kvm_vcpu_kick(vcpu);
  652. }
  653. break;
  654. case APIC_DM_REMRD:
  655. result = 1;
  656. vcpu->arch.pv.pv_unhalted = 1;
  657. kvm_make_request(KVM_REQ_EVENT, vcpu);
  658. kvm_vcpu_kick(vcpu);
  659. break;
  660. case APIC_DM_SMI:
  661. result = 1;
  662. kvm_make_request(KVM_REQ_SMI, vcpu);
  663. kvm_vcpu_kick(vcpu);
  664. break;
  665. case APIC_DM_NMI:
  666. result = 1;
  667. kvm_inject_nmi(vcpu);
  668. kvm_vcpu_kick(vcpu);
  669. break;
  670. case APIC_DM_INIT:
  671. if (!trig_mode || level) {
  672. result = 1;
  673. /* assumes that there are only KVM_APIC_INIT/SIPI */
  674. apic->pending_events = (1UL << KVM_APIC_INIT);
  675. /* make sure pending_events is visible before sending
  676. * the request */
  677. smp_wmb();
  678. kvm_make_request(KVM_REQ_EVENT, vcpu);
  679. kvm_vcpu_kick(vcpu);
  680. } else {
  681. apic_debug("Ignoring de-assert INIT to vcpu %d\n",
  682. vcpu->vcpu_id);
  683. }
  684. break;
  685. case APIC_DM_STARTUP:
  686. apic_debug("SIPI to vcpu %d vector 0x%02x\n",
  687. vcpu->vcpu_id, vector);
  688. result = 1;
  689. apic->sipi_vector = vector;
  690. /* make sure sipi_vector is visible for the receiver */
  691. smp_wmb();
  692. set_bit(KVM_APIC_SIPI, &apic->pending_events);
  693. kvm_make_request(KVM_REQ_EVENT, vcpu);
  694. kvm_vcpu_kick(vcpu);
  695. break;
  696. case APIC_DM_EXTINT:
  697. /*
  698. * Should only be called by kvm_apic_local_deliver() with LVT0,
  699. * before NMI watchdog was enabled. Already handled by
  700. * kvm_apic_accept_pic_intr().
  701. */
  702. break;
  703. default:
  704. printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
  705. delivery_mode);
  706. break;
  707. }
  708. return result;
  709. }
  710. int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
  711. {
  712. return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
  713. }
  714. static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
  715. {
  716. if (kvm_ioapic_handles_vector(apic->vcpu->kvm, vector)) {
  717. int trigger_mode;
  718. if (apic_test_vector(vector, apic->regs + APIC_TMR))
  719. trigger_mode = IOAPIC_LEVEL_TRIG;
  720. else
  721. trigger_mode = IOAPIC_EDGE_TRIG;
  722. kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
  723. }
  724. }
  725. static int apic_set_eoi(struct kvm_lapic *apic)
  726. {
  727. int vector = apic_find_highest_isr(apic);
  728. trace_kvm_eoi(apic, vector);
  729. /*
  730. * Not every write EOI will has corresponding ISR,
  731. * one example is when Kernel check timer on setup_IO_APIC
  732. */
  733. if (vector == -1)
  734. return vector;
  735. apic_clear_isr(vector, apic);
  736. apic_update_ppr(apic);
  737. kvm_ioapic_send_eoi(apic, vector);
  738. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  739. return vector;
  740. }
  741. /*
  742. * this interface assumes a trap-like exit, which has already finished
  743. * desired side effect including vISR and vPPR update.
  744. */
  745. void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
  746. {
  747. struct kvm_lapic *apic = vcpu->arch.apic;
  748. trace_kvm_eoi(apic, vector);
  749. kvm_ioapic_send_eoi(apic, vector);
  750. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  751. }
  752. EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
  753. static void apic_send_ipi(struct kvm_lapic *apic)
  754. {
  755. u32 icr_low = kvm_apic_get_reg(apic, APIC_ICR);
  756. u32 icr_high = kvm_apic_get_reg(apic, APIC_ICR2);
  757. struct kvm_lapic_irq irq;
  758. irq.vector = icr_low & APIC_VECTOR_MASK;
  759. irq.delivery_mode = icr_low & APIC_MODE_MASK;
  760. irq.dest_mode = icr_low & APIC_DEST_MASK;
  761. irq.level = (icr_low & APIC_INT_ASSERT) != 0;
  762. irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
  763. irq.shorthand = icr_low & APIC_SHORT_MASK;
  764. irq.msi_redir_hint = false;
  765. if (apic_x2apic_mode(apic))
  766. irq.dest_id = icr_high;
  767. else
  768. irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
  769. trace_kvm_apic_ipi(icr_low, irq.dest_id);
  770. apic_debug("icr_high 0x%x, icr_low 0x%x, "
  771. "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
  772. "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x, "
  773. "msi_redir_hint 0x%x\n",
  774. icr_high, icr_low, irq.shorthand, irq.dest_id,
  775. irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
  776. irq.vector, irq.msi_redir_hint);
  777. kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
  778. }
  779. static u32 apic_get_tmcct(struct kvm_lapic *apic)
  780. {
  781. ktime_t remaining;
  782. s64 ns;
  783. u32 tmcct;
  784. ASSERT(apic != NULL);
  785. /* if initial count is 0, current count should also be 0 */
  786. if (kvm_apic_get_reg(apic, APIC_TMICT) == 0 ||
  787. apic->lapic_timer.period == 0)
  788. return 0;
  789. remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
  790. if (ktime_to_ns(remaining) < 0)
  791. remaining = ktime_set(0, 0);
  792. ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
  793. tmcct = div64_u64(ns,
  794. (APIC_BUS_CYCLE_NS * apic->divide_count));
  795. return tmcct;
  796. }
  797. static void __report_tpr_access(struct kvm_lapic *apic, bool write)
  798. {
  799. struct kvm_vcpu *vcpu = apic->vcpu;
  800. struct kvm_run *run = vcpu->run;
  801. kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
  802. run->tpr_access.rip = kvm_rip_read(vcpu);
  803. run->tpr_access.is_write = write;
  804. }
  805. static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
  806. {
  807. if (apic->vcpu->arch.tpr_access_reporting)
  808. __report_tpr_access(apic, write);
  809. }
  810. static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
  811. {
  812. u32 val = 0;
  813. if (offset >= LAPIC_MMIO_LENGTH)
  814. return 0;
  815. switch (offset) {
  816. case APIC_ID:
  817. if (apic_x2apic_mode(apic))
  818. val = kvm_apic_id(apic);
  819. else
  820. val = kvm_apic_id(apic) << 24;
  821. break;
  822. case APIC_ARBPRI:
  823. apic_debug("Access APIC ARBPRI register which is for P6\n");
  824. break;
  825. case APIC_TMCCT: /* Timer CCR */
  826. if (apic_lvtt_tscdeadline(apic))
  827. return 0;
  828. val = apic_get_tmcct(apic);
  829. break;
  830. case APIC_PROCPRI:
  831. apic_update_ppr(apic);
  832. val = kvm_apic_get_reg(apic, offset);
  833. break;
  834. case APIC_TASKPRI:
  835. report_tpr_access(apic, false);
  836. /* fall thru */
  837. default:
  838. val = kvm_apic_get_reg(apic, offset);
  839. break;
  840. }
  841. return val;
  842. }
  843. static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
  844. {
  845. return container_of(dev, struct kvm_lapic, dev);
  846. }
  847. static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
  848. void *data)
  849. {
  850. unsigned char alignment = offset & 0xf;
  851. u32 result;
  852. /* this bitmask has a bit cleared for each reserved register */
  853. static const u64 rmask = 0x43ff01ffffffe70cULL;
  854. if ((alignment + len) > 4) {
  855. apic_debug("KVM_APIC_READ: alignment error %x %d\n",
  856. offset, len);
  857. return 1;
  858. }
  859. if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
  860. apic_debug("KVM_APIC_READ: read reserved register %x\n",
  861. offset);
  862. return 1;
  863. }
  864. result = __apic_read(apic, offset & ~0xf);
  865. trace_kvm_apic_read(offset, result);
  866. switch (len) {
  867. case 1:
  868. case 2:
  869. case 4:
  870. memcpy(data, (char *)&result + alignment, len);
  871. break;
  872. default:
  873. printk(KERN_ERR "Local APIC read with len = %x, "
  874. "should be 1,2, or 4 instead\n", len);
  875. break;
  876. }
  877. return 0;
  878. }
  879. static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
  880. {
  881. return kvm_apic_hw_enabled(apic) &&
  882. addr >= apic->base_address &&
  883. addr < apic->base_address + LAPIC_MMIO_LENGTH;
  884. }
  885. static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
  886. gpa_t address, int len, void *data)
  887. {
  888. struct kvm_lapic *apic = to_lapic(this);
  889. u32 offset = address - apic->base_address;
  890. if (!apic_mmio_in_range(apic, address))
  891. return -EOPNOTSUPP;
  892. apic_reg_read(apic, offset, len, data);
  893. return 0;
  894. }
  895. static void update_divide_count(struct kvm_lapic *apic)
  896. {
  897. u32 tmp1, tmp2, tdcr;
  898. tdcr = kvm_apic_get_reg(apic, APIC_TDCR);
  899. tmp1 = tdcr & 0xf;
  900. tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
  901. apic->divide_count = 0x1 << (tmp2 & 0x7);
  902. apic_debug("timer divide count is 0x%x\n",
  903. apic->divide_count);
  904. }
  905. static void apic_update_lvtt(struct kvm_lapic *apic)
  906. {
  907. u32 timer_mode = kvm_apic_get_reg(apic, APIC_LVTT) &
  908. apic->lapic_timer.timer_mode_mask;
  909. if (apic->lapic_timer.timer_mode != timer_mode) {
  910. apic->lapic_timer.timer_mode = timer_mode;
  911. hrtimer_cancel(&apic->lapic_timer.timer);
  912. }
  913. }
  914. static void apic_timer_expired(struct kvm_lapic *apic)
  915. {
  916. struct kvm_vcpu *vcpu = apic->vcpu;
  917. wait_queue_head_t *q = &vcpu->wq;
  918. struct kvm_timer *ktimer = &apic->lapic_timer;
  919. if (atomic_read(&apic->lapic_timer.pending))
  920. return;
  921. atomic_inc(&apic->lapic_timer.pending);
  922. kvm_set_pending_timer(vcpu);
  923. if (waitqueue_active(q))
  924. wake_up_interruptible(q);
  925. if (apic_lvtt_tscdeadline(apic))
  926. ktimer->expired_tscdeadline = ktimer->tscdeadline;
  927. }
  928. /*
  929. * On APICv, this test will cause a busy wait
  930. * during a higher-priority task.
  931. */
  932. static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
  933. {
  934. struct kvm_lapic *apic = vcpu->arch.apic;
  935. u32 reg = kvm_apic_get_reg(apic, APIC_LVTT);
  936. if (kvm_apic_hw_enabled(apic)) {
  937. int vec = reg & APIC_VECTOR_MASK;
  938. void *bitmap = apic->regs + APIC_ISR;
  939. if (kvm_x86_ops->deliver_posted_interrupt)
  940. bitmap = apic->regs + APIC_IRR;
  941. if (apic_test_vector(vec, bitmap))
  942. return true;
  943. }
  944. return false;
  945. }
  946. void wait_lapic_expire(struct kvm_vcpu *vcpu)
  947. {
  948. struct kvm_lapic *apic = vcpu->arch.apic;
  949. u64 guest_tsc, tsc_deadline;
  950. if (!kvm_vcpu_has_lapic(vcpu))
  951. return;
  952. if (apic->lapic_timer.expired_tscdeadline == 0)
  953. return;
  954. if (!lapic_timer_int_injected(vcpu))
  955. return;
  956. tsc_deadline = apic->lapic_timer.expired_tscdeadline;
  957. apic->lapic_timer.expired_tscdeadline = 0;
  958. guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu, native_read_tsc());
  959. trace_kvm_wait_lapic_expire(vcpu->vcpu_id, guest_tsc - tsc_deadline);
  960. /* __delay is delay_tsc whenever the hardware has TSC, thus always. */
  961. if (guest_tsc < tsc_deadline)
  962. __delay(tsc_deadline - guest_tsc);
  963. }
  964. static void start_apic_timer(struct kvm_lapic *apic)
  965. {
  966. ktime_t now;
  967. atomic_set(&apic->lapic_timer.pending, 0);
  968. if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
  969. /* lapic timer in oneshot or periodic mode */
  970. now = apic->lapic_timer.timer.base->get_time();
  971. apic->lapic_timer.period = (u64)kvm_apic_get_reg(apic, APIC_TMICT)
  972. * APIC_BUS_CYCLE_NS * apic->divide_count;
  973. if (!apic->lapic_timer.period)
  974. return;
  975. /*
  976. * Do not allow the guest to program periodic timers with small
  977. * interval, since the hrtimers are not throttled by the host
  978. * scheduler.
  979. */
  980. if (apic_lvtt_period(apic)) {
  981. s64 min_period = min_timer_period_us * 1000LL;
  982. if (apic->lapic_timer.period < min_period) {
  983. pr_info_ratelimited(
  984. "kvm: vcpu %i: requested %lld ns "
  985. "lapic timer period limited to %lld ns\n",
  986. apic->vcpu->vcpu_id,
  987. apic->lapic_timer.period, min_period);
  988. apic->lapic_timer.period = min_period;
  989. }
  990. }
  991. hrtimer_start(&apic->lapic_timer.timer,
  992. ktime_add_ns(now, apic->lapic_timer.period),
  993. HRTIMER_MODE_ABS);
  994. apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
  995. PRIx64 ", "
  996. "timer initial count 0x%x, period %lldns, "
  997. "expire @ 0x%016" PRIx64 ".\n", __func__,
  998. APIC_BUS_CYCLE_NS, ktime_to_ns(now),
  999. kvm_apic_get_reg(apic, APIC_TMICT),
  1000. apic->lapic_timer.period,
  1001. ktime_to_ns(ktime_add_ns(now,
  1002. apic->lapic_timer.period)));
  1003. } else if (apic_lvtt_tscdeadline(apic)) {
  1004. /* lapic timer in tsc deadline mode */
  1005. u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
  1006. u64 ns = 0;
  1007. ktime_t expire;
  1008. struct kvm_vcpu *vcpu = apic->vcpu;
  1009. unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
  1010. unsigned long flags;
  1011. if (unlikely(!tscdeadline || !this_tsc_khz))
  1012. return;
  1013. local_irq_save(flags);
  1014. now = apic->lapic_timer.timer.base->get_time();
  1015. guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu, native_read_tsc());
  1016. if (likely(tscdeadline > guest_tsc)) {
  1017. ns = (tscdeadline - guest_tsc) * 1000000ULL;
  1018. do_div(ns, this_tsc_khz);
  1019. expire = ktime_add_ns(now, ns);
  1020. expire = ktime_sub_ns(expire, lapic_timer_advance_ns);
  1021. hrtimer_start(&apic->lapic_timer.timer,
  1022. expire, HRTIMER_MODE_ABS);
  1023. } else
  1024. apic_timer_expired(apic);
  1025. local_irq_restore(flags);
  1026. }
  1027. }
  1028. static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
  1029. {
  1030. bool lvt0_in_nmi_mode = apic_lvt_nmi_mode(lvt0_val);
  1031. if (apic->lvt0_in_nmi_mode != lvt0_in_nmi_mode) {
  1032. apic->lvt0_in_nmi_mode = lvt0_in_nmi_mode;
  1033. if (lvt0_in_nmi_mode) {
  1034. apic_debug("Receive NMI setting on APIC_LVT0 "
  1035. "for cpu %d\n", apic->vcpu->vcpu_id);
  1036. atomic_inc(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
  1037. } else
  1038. atomic_dec(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
  1039. }
  1040. }
  1041. static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
  1042. {
  1043. int ret = 0;
  1044. trace_kvm_apic_write(reg, val);
  1045. switch (reg) {
  1046. case APIC_ID: /* Local APIC ID */
  1047. if (!apic_x2apic_mode(apic))
  1048. kvm_apic_set_id(apic, val >> 24);
  1049. else
  1050. ret = 1;
  1051. break;
  1052. case APIC_TASKPRI:
  1053. report_tpr_access(apic, true);
  1054. apic_set_tpr(apic, val & 0xff);
  1055. break;
  1056. case APIC_EOI:
  1057. apic_set_eoi(apic);
  1058. break;
  1059. case APIC_LDR:
  1060. if (!apic_x2apic_mode(apic))
  1061. kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
  1062. else
  1063. ret = 1;
  1064. break;
  1065. case APIC_DFR:
  1066. if (!apic_x2apic_mode(apic)) {
  1067. apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
  1068. recalculate_apic_map(apic->vcpu->kvm);
  1069. } else
  1070. ret = 1;
  1071. break;
  1072. case APIC_SPIV: {
  1073. u32 mask = 0x3ff;
  1074. if (kvm_apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
  1075. mask |= APIC_SPIV_DIRECTED_EOI;
  1076. apic_set_spiv(apic, val & mask);
  1077. if (!(val & APIC_SPIV_APIC_ENABLED)) {
  1078. int i;
  1079. u32 lvt_val;
  1080. for (i = 0; i < APIC_LVT_NUM; i++) {
  1081. lvt_val = kvm_apic_get_reg(apic,
  1082. APIC_LVTT + 0x10 * i);
  1083. apic_set_reg(apic, APIC_LVTT + 0x10 * i,
  1084. lvt_val | APIC_LVT_MASKED);
  1085. }
  1086. apic_update_lvtt(apic);
  1087. atomic_set(&apic->lapic_timer.pending, 0);
  1088. }
  1089. break;
  1090. }
  1091. case APIC_ICR:
  1092. /* No delay here, so we always clear the pending bit */
  1093. apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
  1094. apic_send_ipi(apic);
  1095. break;
  1096. case APIC_ICR2:
  1097. if (!apic_x2apic_mode(apic))
  1098. val &= 0xff000000;
  1099. apic_set_reg(apic, APIC_ICR2, val);
  1100. break;
  1101. case APIC_LVT0:
  1102. apic_manage_nmi_watchdog(apic, val);
  1103. case APIC_LVTTHMR:
  1104. case APIC_LVTPC:
  1105. case APIC_LVT1:
  1106. case APIC_LVTERR:
  1107. /* TODO: Check vector */
  1108. if (!kvm_apic_sw_enabled(apic))
  1109. val |= APIC_LVT_MASKED;
  1110. val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
  1111. apic_set_reg(apic, reg, val);
  1112. break;
  1113. case APIC_LVTT:
  1114. if (!kvm_apic_sw_enabled(apic))
  1115. val |= APIC_LVT_MASKED;
  1116. val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
  1117. apic_set_reg(apic, APIC_LVTT, val);
  1118. apic_update_lvtt(apic);
  1119. break;
  1120. case APIC_TMICT:
  1121. if (apic_lvtt_tscdeadline(apic))
  1122. break;
  1123. hrtimer_cancel(&apic->lapic_timer.timer);
  1124. apic_set_reg(apic, APIC_TMICT, val);
  1125. start_apic_timer(apic);
  1126. break;
  1127. case APIC_TDCR:
  1128. if (val & 4)
  1129. apic_debug("KVM_WRITE:TDCR %x\n", val);
  1130. apic_set_reg(apic, APIC_TDCR, val);
  1131. update_divide_count(apic);
  1132. break;
  1133. case APIC_ESR:
  1134. if (apic_x2apic_mode(apic) && val != 0) {
  1135. apic_debug("KVM_WRITE:ESR not zero %x\n", val);
  1136. ret = 1;
  1137. }
  1138. break;
  1139. case APIC_SELF_IPI:
  1140. if (apic_x2apic_mode(apic)) {
  1141. apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
  1142. } else
  1143. ret = 1;
  1144. break;
  1145. default:
  1146. ret = 1;
  1147. break;
  1148. }
  1149. if (ret)
  1150. apic_debug("Local APIC Write to read-only register %x\n", reg);
  1151. return ret;
  1152. }
  1153. static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
  1154. gpa_t address, int len, const void *data)
  1155. {
  1156. struct kvm_lapic *apic = to_lapic(this);
  1157. unsigned int offset = address - apic->base_address;
  1158. u32 val;
  1159. if (!apic_mmio_in_range(apic, address))
  1160. return -EOPNOTSUPP;
  1161. /*
  1162. * APIC register must be aligned on 128-bits boundary.
  1163. * 32/64/128 bits registers must be accessed thru 32 bits.
  1164. * Refer SDM 8.4.1
  1165. */
  1166. if (len != 4 || (offset & 0xf)) {
  1167. /* Don't shout loud, $infamous_os would cause only noise. */
  1168. apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
  1169. return 0;
  1170. }
  1171. val = *(u32*)data;
  1172. /* too common printing */
  1173. if (offset != APIC_EOI)
  1174. apic_debug("%s: offset 0x%x with length 0x%x, and value is "
  1175. "0x%x\n", __func__, offset, len, val);
  1176. apic_reg_write(apic, offset & 0xff0, val);
  1177. return 0;
  1178. }
  1179. void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
  1180. {
  1181. if (kvm_vcpu_has_lapic(vcpu))
  1182. apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
  1183. }
  1184. EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
  1185. /* emulate APIC access in a trap manner */
  1186. void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
  1187. {
  1188. u32 val = 0;
  1189. /* hw has done the conditional check and inst decode */
  1190. offset &= 0xff0;
  1191. apic_reg_read(vcpu->arch.apic, offset, 4, &val);
  1192. /* TODO: optimize to just emulate side effect w/o one more write */
  1193. apic_reg_write(vcpu->arch.apic, offset, val);
  1194. }
  1195. EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
  1196. void kvm_free_lapic(struct kvm_vcpu *vcpu)
  1197. {
  1198. struct kvm_lapic *apic = vcpu->arch.apic;
  1199. if (!vcpu->arch.apic)
  1200. return;
  1201. hrtimer_cancel(&apic->lapic_timer.timer);
  1202. if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
  1203. static_key_slow_dec_deferred(&apic_hw_disabled);
  1204. if (!apic->sw_enabled)
  1205. static_key_slow_dec_deferred(&apic_sw_disabled);
  1206. if (apic->regs)
  1207. free_page((unsigned long)apic->regs);
  1208. kfree(apic);
  1209. }
  1210. /*
  1211. *----------------------------------------------------------------------
  1212. * LAPIC interface
  1213. *----------------------------------------------------------------------
  1214. */
  1215. u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
  1216. {
  1217. struct kvm_lapic *apic = vcpu->arch.apic;
  1218. if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
  1219. apic_lvtt_period(apic))
  1220. return 0;
  1221. return apic->lapic_timer.tscdeadline;
  1222. }
  1223. void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
  1224. {
  1225. struct kvm_lapic *apic = vcpu->arch.apic;
  1226. if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
  1227. apic_lvtt_period(apic))
  1228. return;
  1229. hrtimer_cancel(&apic->lapic_timer.timer);
  1230. apic->lapic_timer.tscdeadline = data;
  1231. start_apic_timer(apic);
  1232. }
  1233. void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
  1234. {
  1235. struct kvm_lapic *apic = vcpu->arch.apic;
  1236. if (!kvm_vcpu_has_lapic(vcpu))
  1237. return;
  1238. apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
  1239. | (kvm_apic_get_reg(apic, APIC_TASKPRI) & 4));
  1240. }
  1241. u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
  1242. {
  1243. u64 tpr;
  1244. if (!kvm_vcpu_has_lapic(vcpu))
  1245. return 0;
  1246. tpr = (u64) kvm_apic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
  1247. return (tpr & 0xf0) >> 4;
  1248. }
  1249. void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
  1250. {
  1251. u64 old_value = vcpu->arch.apic_base;
  1252. struct kvm_lapic *apic = vcpu->arch.apic;
  1253. if (!apic) {
  1254. value |= MSR_IA32_APICBASE_BSP;
  1255. vcpu->arch.apic_base = value;
  1256. return;
  1257. }
  1258. vcpu->arch.apic_base = value;
  1259. /* update jump label if enable bit changes */
  1260. if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
  1261. if (value & MSR_IA32_APICBASE_ENABLE)
  1262. static_key_slow_dec_deferred(&apic_hw_disabled);
  1263. else
  1264. static_key_slow_inc(&apic_hw_disabled.key);
  1265. recalculate_apic_map(vcpu->kvm);
  1266. }
  1267. if ((old_value ^ value) & X2APIC_ENABLE) {
  1268. if (value & X2APIC_ENABLE) {
  1269. kvm_apic_set_x2apic_id(apic, vcpu->vcpu_id);
  1270. kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
  1271. } else
  1272. kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
  1273. }
  1274. apic->base_address = apic->vcpu->arch.apic_base &
  1275. MSR_IA32_APICBASE_BASE;
  1276. if ((value & MSR_IA32_APICBASE_ENABLE) &&
  1277. apic->base_address != APIC_DEFAULT_PHYS_BASE)
  1278. pr_warn_once("APIC base relocation is unsupported by KVM");
  1279. /* with FSB delivery interrupt, we can restart APIC functionality */
  1280. apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
  1281. "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
  1282. }
  1283. void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event)
  1284. {
  1285. struct kvm_lapic *apic;
  1286. int i;
  1287. apic_debug("%s\n", __func__);
  1288. ASSERT(vcpu);
  1289. apic = vcpu->arch.apic;
  1290. ASSERT(apic != NULL);
  1291. /* Stop the timer in case it's a reset to an active apic */
  1292. hrtimer_cancel(&apic->lapic_timer.timer);
  1293. if (!init_event)
  1294. kvm_apic_set_id(apic, vcpu->vcpu_id);
  1295. kvm_apic_set_version(apic->vcpu);
  1296. for (i = 0; i < APIC_LVT_NUM; i++)
  1297. apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
  1298. apic_update_lvtt(apic);
  1299. if (!(vcpu->kvm->arch.disabled_quirks & KVM_QUIRK_LINT0_REENABLED))
  1300. apic_set_reg(apic, APIC_LVT0,
  1301. SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
  1302. apic_manage_nmi_watchdog(apic, kvm_apic_get_reg(apic, APIC_LVT0));
  1303. apic_set_reg(apic, APIC_DFR, 0xffffffffU);
  1304. apic_set_spiv(apic, 0xff);
  1305. apic_set_reg(apic, APIC_TASKPRI, 0);
  1306. if (!apic_x2apic_mode(apic))
  1307. kvm_apic_set_ldr(apic, 0);
  1308. apic_set_reg(apic, APIC_ESR, 0);
  1309. apic_set_reg(apic, APIC_ICR, 0);
  1310. apic_set_reg(apic, APIC_ICR2, 0);
  1311. apic_set_reg(apic, APIC_TDCR, 0);
  1312. apic_set_reg(apic, APIC_TMICT, 0);
  1313. for (i = 0; i < 8; i++) {
  1314. apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
  1315. apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
  1316. apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
  1317. }
  1318. apic->irr_pending = kvm_apic_vid_enabled(vcpu->kvm);
  1319. apic->isr_count = kvm_x86_ops->hwapic_isr_update ? 1 : 0;
  1320. apic->highest_isr_cache = -1;
  1321. update_divide_count(apic);
  1322. atomic_set(&apic->lapic_timer.pending, 0);
  1323. if (kvm_vcpu_is_bsp(vcpu))
  1324. kvm_lapic_set_base(vcpu,
  1325. vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
  1326. vcpu->arch.pv_eoi.msr_val = 0;
  1327. apic_update_ppr(apic);
  1328. vcpu->arch.apic_arb_prio = 0;
  1329. vcpu->arch.apic_attention = 0;
  1330. apic_debug("%s: vcpu=%p, id=%d, base_msr="
  1331. "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
  1332. vcpu, kvm_apic_id(apic),
  1333. vcpu->arch.apic_base, apic->base_address);
  1334. }
  1335. /*
  1336. *----------------------------------------------------------------------
  1337. * timer interface
  1338. *----------------------------------------------------------------------
  1339. */
  1340. static bool lapic_is_periodic(struct kvm_lapic *apic)
  1341. {
  1342. return apic_lvtt_period(apic);
  1343. }
  1344. int apic_has_pending_timer(struct kvm_vcpu *vcpu)
  1345. {
  1346. struct kvm_lapic *apic = vcpu->arch.apic;
  1347. if (kvm_vcpu_has_lapic(vcpu) && apic_enabled(apic) &&
  1348. apic_lvt_enabled(apic, APIC_LVTT))
  1349. return atomic_read(&apic->lapic_timer.pending);
  1350. return 0;
  1351. }
  1352. int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
  1353. {
  1354. u32 reg = kvm_apic_get_reg(apic, lvt_type);
  1355. int vector, mode, trig_mode;
  1356. if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
  1357. vector = reg & APIC_VECTOR_MASK;
  1358. mode = reg & APIC_MODE_MASK;
  1359. trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
  1360. return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
  1361. NULL);
  1362. }
  1363. return 0;
  1364. }
  1365. void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
  1366. {
  1367. struct kvm_lapic *apic = vcpu->arch.apic;
  1368. if (apic)
  1369. kvm_apic_local_deliver(apic, APIC_LVT0);
  1370. }
  1371. static const struct kvm_io_device_ops apic_mmio_ops = {
  1372. .read = apic_mmio_read,
  1373. .write = apic_mmio_write,
  1374. };
  1375. static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
  1376. {
  1377. struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
  1378. struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
  1379. apic_timer_expired(apic);
  1380. if (lapic_is_periodic(apic)) {
  1381. hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
  1382. return HRTIMER_RESTART;
  1383. } else
  1384. return HRTIMER_NORESTART;
  1385. }
  1386. int kvm_create_lapic(struct kvm_vcpu *vcpu)
  1387. {
  1388. struct kvm_lapic *apic;
  1389. ASSERT(vcpu != NULL);
  1390. apic_debug("apic_init %d\n", vcpu->vcpu_id);
  1391. apic = kzalloc(sizeof(*apic), GFP_KERNEL);
  1392. if (!apic)
  1393. goto nomem;
  1394. vcpu->arch.apic = apic;
  1395. apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
  1396. if (!apic->regs) {
  1397. printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
  1398. vcpu->vcpu_id);
  1399. goto nomem_free_apic;
  1400. }
  1401. apic->vcpu = vcpu;
  1402. hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
  1403. HRTIMER_MODE_ABS);
  1404. apic->lapic_timer.timer.function = apic_timer_fn;
  1405. /*
  1406. * APIC is created enabled. This will prevent kvm_lapic_set_base from
  1407. * thinking that APIC satet has changed.
  1408. */
  1409. vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
  1410. kvm_lapic_set_base(vcpu,
  1411. APIC_DEFAULT_PHYS_BASE | MSR_IA32_APICBASE_ENABLE);
  1412. static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
  1413. kvm_lapic_reset(vcpu, false);
  1414. kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
  1415. return 0;
  1416. nomem_free_apic:
  1417. kfree(apic);
  1418. nomem:
  1419. return -ENOMEM;
  1420. }
  1421. int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
  1422. {
  1423. struct kvm_lapic *apic = vcpu->arch.apic;
  1424. int highest_irr;
  1425. if (!kvm_vcpu_has_lapic(vcpu) || !apic_enabled(apic))
  1426. return -1;
  1427. apic_update_ppr(apic);
  1428. highest_irr = apic_find_highest_irr(apic);
  1429. if ((highest_irr == -1) ||
  1430. ((highest_irr & 0xF0) <= kvm_apic_get_reg(apic, APIC_PROCPRI)))
  1431. return -1;
  1432. return highest_irr;
  1433. }
  1434. int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
  1435. {
  1436. u32 lvt0 = kvm_apic_get_reg(vcpu->arch.apic, APIC_LVT0);
  1437. int r = 0;
  1438. if (!kvm_apic_hw_enabled(vcpu->arch.apic))
  1439. r = 1;
  1440. if ((lvt0 & APIC_LVT_MASKED) == 0 &&
  1441. GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
  1442. r = 1;
  1443. return r;
  1444. }
  1445. void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
  1446. {
  1447. struct kvm_lapic *apic = vcpu->arch.apic;
  1448. if (!kvm_vcpu_has_lapic(vcpu))
  1449. return;
  1450. if (atomic_read(&apic->lapic_timer.pending) > 0) {
  1451. kvm_apic_local_deliver(apic, APIC_LVTT);
  1452. if (apic_lvtt_tscdeadline(apic))
  1453. apic->lapic_timer.tscdeadline = 0;
  1454. atomic_set(&apic->lapic_timer.pending, 0);
  1455. }
  1456. }
  1457. int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
  1458. {
  1459. int vector = kvm_apic_has_interrupt(vcpu);
  1460. struct kvm_lapic *apic = vcpu->arch.apic;
  1461. if (vector == -1)
  1462. return -1;
  1463. /*
  1464. * We get here even with APIC virtualization enabled, if doing
  1465. * nested virtualization and L1 runs with the "acknowledge interrupt
  1466. * on exit" mode. Then we cannot inject the interrupt via RVI,
  1467. * because the process would deliver it through the IDT.
  1468. */
  1469. apic_set_isr(vector, apic);
  1470. apic_update_ppr(apic);
  1471. apic_clear_irr(vector, apic);
  1472. return vector;
  1473. }
  1474. void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
  1475. struct kvm_lapic_state *s)
  1476. {
  1477. struct kvm_lapic *apic = vcpu->arch.apic;
  1478. kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
  1479. /* set SPIV separately to get count of SW disabled APICs right */
  1480. apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
  1481. memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
  1482. /* call kvm_apic_set_id() to put apic into apic_map */
  1483. kvm_apic_set_id(apic, kvm_apic_id(apic));
  1484. kvm_apic_set_version(vcpu);
  1485. apic_update_ppr(apic);
  1486. hrtimer_cancel(&apic->lapic_timer.timer);
  1487. apic_update_lvtt(apic);
  1488. apic_manage_nmi_watchdog(apic, kvm_apic_get_reg(apic, APIC_LVT0));
  1489. update_divide_count(apic);
  1490. start_apic_timer(apic);
  1491. apic->irr_pending = true;
  1492. apic->isr_count = kvm_x86_ops->hwapic_isr_update ?
  1493. 1 : count_vectors(apic->regs + APIC_ISR);
  1494. apic->highest_isr_cache = -1;
  1495. if (kvm_x86_ops->hwapic_irr_update)
  1496. kvm_x86_ops->hwapic_irr_update(vcpu,
  1497. apic_find_highest_irr(apic));
  1498. if (unlikely(kvm_x86_ops->hwapic_isr_update))
  1499. kvm_x86_ops->hwapic_isr_update(vcpu->kvm,
  1500. apic_find_highest_isr(apic));
  1501. kvm_make_request(KVM_REQ_EVENT, vcpu);
  1502. kvm_rtc_eoi_tracking_restore_one(vcpu);
  1503. }
  1504. void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
  1505. {
  1506. struct hrtimer *timer;
  1507. if (!kvm_vcpu_has_lapic(vcpu))
  1508. return;
  1509. timer = &vcpu->arch.apic->lapic_timer.timer;
  1510. if (hrtimer_cancel(timer))
  1511. hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
  1512. }
  1513. /*
  1514. * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
  1515. *
  1516. * Detect whether guest triggered PV EOI since the
  1517. * last entry. If yes, set EOI on guests's behalf.
  1518. * Clear PV EOI in guest memory in any case.
  1519. */
  1520. static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
  1521. struct kvm_lapic *apic)
  1522. {
  1523. bool pending;
  1524. int vector;
  1525. /*
  1526. * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
  1527. * and KVM_PV_EOI_ENABLED in guest memory as follows:
  1528. *
  1529. * KVM_APIC_PV_EOI_PENDING is unset:
  1530. * -> host disabled PV EOI.
  1531. * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
  1532. * -> host enabled PV EOI, guest did not execute EOI yet.
  1533. * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
  1534. * -> host enabled PV EOI, guest executed EOI.
  1535. */
  1536. BUG_ON(!pv_eoi_enabled(vcpu));
  1537. pending = pv_eoi_get_pending(vcpu);
  1538. /*
  1539. * Clear pending bit in any case: it will be set again on vmentry.
  1540. * While this might not be ideal from performance point of view,
  1541. * this makes sure pv eoi is only enabled when we know it's safe.
  1542. */
  1543. pv_eoi_clr_pending(vcpu);
  1544. if (pending)
  1545. return;
  1546. vector = apic_set_eoi(apic);
  1547. trace_kvm_pv_eoi(apic, vector);
  1548. }
  1549. void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
  1550. {
  1551. u32 data;
  1552. if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
  1553. apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
  1554. if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
  1555. return;
  1556. kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
  1557. sizeof(u32));
  1558. apic_set_tpr(vcpu->arch.apic, data & 0xff);
  1559. }
  1560. /*
  1561. * apic_sync_pv_eoi_to_guest - called before vmentry
  1562. *
  1563. * Detect whether it's safe to enable PV EOI and
  1564. * if yes do so.
  1565. */
  1566. static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
  1567. struct kvm_lapic *apic)
  1568. {
  1569. if (!pv_eoi_enabled(vcpu) ||
  1570. /* IRR set or many bits in ISR: could be nested. */
  1571. apic->irr_pending ||
  1572. /* Cache not set: could be safe but we don't bother. */
  1573. apic->highest_isr_cache == -1 ||
  1574. /* Need EOI to update ioapic. */
  1575. kvm_ioapic_handles_vector(vcpu->kvm, apic->highest_isr_cache)) {
  1576. /*
  1577. * PV EOI was disabled by apic_sync_pv_eoi_from_guest
  1578. * so we need not do anything here.
  1579. */
  1580. return;
  1581. }
  1582. pv_eoi_set_pending(apic->vcpu);
  1583. }
  1584. void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
  1585. {
  1586. u32 data, tpr;
  1587. int max_irr, max_isr;
  1588. struct kvm_lapic *apic = vcpu->arch.apic;
  1589. apic_sync_pv_eoi_to_guest(vcpu, apic);
  1590. if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
  1591. return;
  1592. tpr = kvm_apic_get_reg(apic, APIC_TASKPRI) & 0xff;
  1593. max_irr = apic_find_highest_irr(apic);
  1594. if (max_irr < 0)
  1595. max_irr = 0;
  1596. max_isr = apic_find_highest_isr(apic);
  1597. if (max_isr < 0)
  1598. max_isr = 0;
  1599. data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
  1600. kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
  1601. sizeof(u32));
  1602. }
  1603. int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
  1604. {
  1605. if (vapic_addr) {
  1606. if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
  1607. &vcpu->arch.apic->vapic_cache,
  1608. vapic_addr, sizeof(u32)))
  1609. return -EINVAL;
  1610. __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
  1611. } else {
  1612. __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
  1613. }
  1614. vcpu->arch.apic->vapic_addr = vapic_addr;
  1615. return 0;
  1616. }
  1617. int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1618. {
  1619. struct kvm_lapic *apic = vcpu->arch.apic;
  1620. u32 reg = (msr - APIC_BASE_MSR) << 4;
  1621. if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
  1622. return 1;
  1623. if (reg == APIC_ICR2)
  1624. return 1;
  1625. /* if this is ICR write vector before command */
  1626. if (reg == APIC_ICR)
  1627. apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
  1628. return apic_reg_write(apic, reg, (u32)data);
  1629. }
  1630. int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
  1631. {
  1632. struct kvm_lapic *apic = vcpu->arch.apic;
  1633. u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
  1634. if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
  1635. return 1;
  1636. if (reg == APIC_DFR || reg == APIC_ICR2) {
  1637. apic_debug("KVM_APIC_READ: read x2apic reserved register %x\n",
  1638. reg);
  1639. return 1;
  1640. }
  1641. if (apic_reg_read(apic, reg, 4, &low))
  1642. return 1;
  1643. if (reg == APIC_ICR)
  1644. apic_reg_read(apic, APIC_ICR2, 4, &high);
  1645. *data = (((u64)high) << 32) | low;
  1646. return 0;
  1647. }
  1648. int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
  1649. {
  1650. struct kvm_lapic *apic = vcpu->arch.apic;
  1651. if (!kvm_vcpu_has_lapic(vcpu))
  1652. return 1;
  1653. /* if this is ICR write vector before command */
  1654. if (reg == APIC_ICR)
  1655. apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
  1656. return apic_reg_write(apic, reg, (u32)data);
  1657. }
  1658. int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
  1659. {
  1660. struct kvm_lapic *apic = vcpu->arch.apic;
  1661. u32 low, high = 0;
  1662. if (!kvm_vcpu_has_lapic(vcpu))
  1663. return 1;
  1664. if (apic_reg_read(apic, reg, 4, &low))
  1665. return 1;
  1666. if (reg == APIC_ICR)
  1667. apic_reg_read(apic, APIC_ICR2, 4, &high);
  1668. *data = (((u64)high) << 32) | low;
  1669. return 0;
  1670. }
  1671. int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
  1672. {
  1673. u64 addr = data & ~KVM_MSR_ENABLED;
  1674. if (!IS_ALIGNED(addr, 4))
  1675. return 1;
  1676. vcpu->arch.pv_eoi.msr_val = data;
  1677. if (!pv_eoi_enabled(vcpu))
  1678. return 0;
  1679. return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
  1680. addr, sizeof(u8));
  1681. }
  1682. void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
  1683. {
  1684. struct kvm_lapic *apic = vcpu->arch.apic;
  1685. u8 sipi_vector;
  1686. unsigned long pe;
  1687. if (!kvm_vcpu_has_lapic(vcpu) || !apic->pending_events)
  1688. return;
  1689. /*
  1690. * INITs are latched while in SMM. Because an SMM CPU cannot
  1691. * be in KVM_MP_STATE_INIT_RECEIVED state, just eat SIPIs
  1692. * and delay processing of INIT until the next RSM.
  1693. */
  1694. if (is_smm(vcpu)) {
  1695. WARN_ON_ONCE(vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED);
  1696. if (test_bit(KVM_APIC_SIPI, &apic->pending_events))
  1697. clear_bit(KVM_APIC_SIPI, &apic->pending_events);
  1698. return;
  1699. }
  1700. pe = xchg(&apic->pending_events, 0);
  1701. if (test_bit(KVM_APIC_INIT, &pe)) {
  1702. kvm_lapic_reset(vcpu, true);
  1703. kvm_vcpu_reset(vcpu, true);
  1704. if (kvm_vcpu_is_bsp(apic->vcpu))
  1705. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  1706. else
  1707. vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
  1708. }
  1709. if (test_bit(KVM_APIC_SIPI, &pe) &&
  1710. vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
  1711. /* evaluate pending_events before reading the vector */
  1712. smp_rmb();
  1713. sipi_vector = apic->sipi_vector;
  1714. apic_debug("vcpu %d received sipi with vector # %x\n",
  1715. vcpu->vcpu_id, sipi_vector);
  1716. kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
  1717. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  1718. }
  1719. }
  1720. void kvm_lapic_init(void)
  1721. {
  1722. /* do not patch jump label more than once per second */
  1723. jump_label_rate_limit(&apic_hw_disabled, HZ);
  1724. jump_label_rate_limit(&apic_sw_disabled, HZ);
  1725. }