scattered.c 2.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778
  1. /*
  2. * Routines to identify additional cpu features that are scattered in
  3. * cpuid space.
  4. */
  5. #include <linux/cpu.h>
  6. #include <asm/pat.h>
  7. #include <asm/processor.h>
  8. #include <asm/apic.h>
  9. struct cpuid_bit {
  10. u16 feature;
  11. u8 reg;
  12. u8 bit;
  13. u32 level;
  14. u32 sub_leaf;
  15. };
  16. enum cpuid_regs {
  17. CR_EAX = 0,
  18. CR_ECX,
  19. CR_EDX,
  20. CR_EBX
  21. };
  22. void init_scattered_cpuid_features(struct cpuinfo_x86 *c)
  23. {
  24. u32 max_level;
  25. u32 regs[4];
  26. const struct cpuid_bit *cb;
  27. static const struct cpuid_bit cpuid_bits[] = {
  28. { X86_FEATURE_DTHERM, CR_EAX, 0, 0x00000006, 0 },
  29. { X86_FEATURE_IDA, CR_EAX, 1, 0x00000006, 0 },
  30. { X86_FEATURE_ARAT, CR_EAX, 2, 0x00000006, 0 },
  31. { X86_FEATURE_PLN, CR_EAX, 4, 0x00000006, 0 },
  32. { X86_FEATURE_PTS, CR_EAX, 6, 0x00000006, 0 },
  33. { X86_FEATURE_HWP, CR_EAX, 7, 0x00000006, 0 },
  34. { X86_FEATURE_HWP_NOITFY, CR_EAX, 8, 0x00000006, 0 },
  35. { X86_FEATURE_HWP_ACT_WINDOW, CR_EAX, 9, 0x00000006, 0 },
  36. { X86_FEATURE_HWP_EPP, CR_EAX,10, 0x00000006, 0 },
  37. { X86_FEATURE_HWP_PKG_REQ, CR_EAX,11, 0x00000006, 0 },
  38. { X86_FEATURE_INTEL_PT, CR_EBX,25, 0x00000007, 0 },
  39. { X86_FEATURE_APERFMPERF, CR_ECX, 0, 0x00000006, 0 },
  40. { X86_FEATURE_EPB, CR_ECX, 3, 0x00000006, 0 },
  41. { X86_FEATURE_HW_PSTATE, CR_EDX, 7, 0x80000007, 0 },
  42. { X86_FEATURE_CPB, CR_EDX, 9, 0x80000007, 0 },
  43. { X86_FEATURE_PROC_FEEDBACK, CR_EDX,11, 0x80000007, 0 },
  44. { X86_FEATURE_NPT, CR_EDX, 0, 0x8000000a, 0 },
  45. { X86_FEATURE_LBRV, CR_EDX, 1, 0x8000000a, 0 },
  46. { X86_FEATURE_SVML, CR_EDX, 2, 0x8000000a, 0 },
  47. { X86_FEATURE_NRIPS, CR_EDX, 3, 0x8000000a, 0 },
  48. { X86_FEATURE_TSCRATEMSR, CR_EDX, 4, 0x8000000a, 0 },
  49. { X86_FEATURE_VMCBCLEAN, CR_EDX, 5, 0x8000000a, 0 },
  50. { X86_FEATURE_FLUSHBYASID, CR_EDX, 6, 0x8000000a, 0 },
  51. { X86_FEATURE_DECODEASSISTS, CR_EDX, 7, 0x8000000a, 0 },
  52. { X86_FEATURE_PAUSEFILTER, CR_EDX,10, 0x8000000a, 0 },
  53. { X86_FEATURE_PFTHRESHOLD, CR_EDX,12, 0x8000000a, 0 },
  54. { 0, 0, 0, 0, 0 }
  55. };
  56. for (cb = cpuid_bits; cb->feature; cb++) {
  57. /* Verify that the level is valid */
  58. max_level = cpuid_eax(cb->level & 0xffff0000);
  59. if (max_level < cb->level ||
  60. max_level > (cb->level | 0xffff))
  61. continue;
  62. cpuid_count(cb->level, cb->sub_leaf, &regs[CR_EAX],
  63. &regs[CR_EBX], &regs[CR_ECX], &regs[CR_EDX]);
  64. if (regs[cb->reg] & (1 << cb->bit))
  65. set_cpu_cap(c, cb->feature);
  66. }
  67. }