crc32c-intel_glue.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284
  1. /*
  2. * Using hardware provided CRC32 instruction to accelerate the CRC32 disposal.
  3. * CRC32C polynomial:0x1EDC6F41(BE)/0x82F63B78(LE)
  4. * CRC32 is a new instruction in Intel SSE4.2, the reference can be found at:
  5. * http://www.intel.com/products/processor/manuals/
  6. * Intel(R) 64 and IA-32 Architectures Software Developer's Manual
  7. * Volume 2A: Instruction Set Reference, A-M
  8. *
  9. * Copyright (C) 2008 Intel Corporation
  10. * Authors: Austin Zhang <austin_zhang@linux.intel.com>
  11. * Kent Liu <kent.liu@intel.com>
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms and conditions of the GNU General Public License,
  15. * version 2, as published by the Free Software Foundation.
  16. *
  17. * This program is distributed in the hope it will be useful, but WITHOUT
  18. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  19. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  20. * more details.
  21. *
  22. * You should have received a copy of the GNU General Public License along with
  23. * this program; if not, write to the Free Software Foundation, Inc.,
  24. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  25. *
  26. */
  27. #include <linux/init.h>
  28. #include <linux/module.h>
  29. #include <linux/string.h>
  30. #include <linux/kernel.h>
  31. #include <crypto/internal/hash.h>
  32. #include <asm/cpufeature.h>
  33. #include <asm/cpu_device_id.h>
  34. #include <asm/fpu/internal.h>
  35. #define CHKSUM_BLOCK_SIZE 1
  36. #define CHKSUM_DIGEST_SIZE 4
  37. #define SCALE_F sizeof(unsigned long)
  38. #ifdef CONFIG_X86_64
  39. #define REX_PRE "0x48, "
  40. #else
  41. #define REX_PRE
  42. #endif
  43. #ifdef CONFIG_X86_64
  44. /*
  45. * use carryless multiply version of crc32c when buffer
  46. * size is >= 512 (when eager fpu is enabled) or
  47. * >= 1024 (when eager fpu is disabled) to account
  48. * for fpu state save/restore overhead.
  49. */
  50. #define CRC32C_PCL_BREAKEVEN_EAGERFPU 512
  51. #define CRC32C_PCL_BREAKEVEN_NOEAGERFPU 1024
  52. asmlinkage unsigned int crc_pcl(const u8 *buffer, int len,
  53. unsigned int crc_init);
  54. static int crc32c_pcl_breakeven = CRC32C_PCL_BREAKEVEN_EAGERFPU;
  55. #if defined(X86_FEATURE_EAGER_FPU)
  56. #define set_pcl_breakeven_point() \
  57. do { \
  58. if (!use_eager_fpu()) \
  59. crc32c_pcl_breakeven = CRC32C_PCL_BREAKEVEN_NOEAGERFPU; \
  60. } while (0)
  61. #else
  62. #define set_pcl_breakeven_point() \
  63. (crc32c_pcl_breakeven = CRC32C_PCL_BREAKEVEN_NOEAGERFPU)
  64. #endif
  65. #endif /* CONFIG_X86_64 */
  66. static u32 crc32c_intel_le_hw_byte(u32 crc, unsigned char const *data, size_t length)
  67. {
  68. while (length--) {
  69. __asm__ __volatile__(
  70. ".byte 0xf2, 0xf, 0x38, 0xf0, 0xf1"
  71. :"=S"(crc)
  72. :"0"(crc), "c"(*data)
  73. );
  74. data++;
  75. }
  76. return crc;
  77. }
  78. static u32 __pure crc32c_intel_le_hw(u32 crc, unsigned char const *p, size_t len)
  79. {
  80. unsigned int iquotient = len / SCALE_F;
  81. unsigned int iremainder = len % SCALE_F;
  82. unsigned long *ptmp = (unsigned long *)p;
  83. while (iquotient--) {
  84. __asm__ __volatile__(
  85. ".byte 0xf2, " REX_PRE "0xf, 0x38, 0xf1, 0xf1;"
  86. :"=S"(crc)
  87. :"0"(crc), "c"(*ptmp)
  88. );
  89. ptmp++;
  90. }
  91. if (iremainder)
  92. crc = crc32c_intel_le_hw_byte(crc, (unsigned char *)ptmp,
  93. iremainder);
  94. return crc;
  95. }
  96. /*
  97. * Setting the seed allows arbitrary accumulators and flexible XOR policy
  98. * If your algorithm starts with ~0, then XOR with ~0 before you set
  99. * the seed.
  100. */
  101. static int crc32c_intel_setkey(struct crypto_shash *hash, const u8 *key,
  102. unsigned int keylen)
  103. {
  104. u32 *mctx = crypto_shash_ctx(hash);
  105. if (keylen != sizeof(u32)) {
  106. crypto_shash_set_flags(hash, CRYPTO_TFM_RES_BAD_KEY_LEN);
  107. return -EINVAL;
  108. }
  109. *mctx = le32_to_cpup((__le32 *)key);
  110. return 0;
  111. }
  112. static int crc32c_intel_init(struct shash_desc *desc)
  113. {
  114. u32 *mctx = crypto_shash_ctx(desc->tfm);
  115. u32 *crcp = shash_desc_ctx(desc);
  116. *crcp = *mctx;
  117. return 0;
  118. }
  119. static int crc32c_intel_update(struct shash_desc *desc, const u8 *data,
  120. unsigned int len)
  121. {
  122. u32 *crcp = shash_desc_ctx(desc);
  123. *crcp = crc32c_intel_le_hw(*crcp, data, len);
  124. return 0;
  125. }
  126. static int __crc32c_intel_finup(u32 *crcp, const u8 *data, unsigned int len,
  127. u8 *out)
  128. {
  129. *(__le32 *)out = ~cpu_to_le32(crc32c_intel_le_hw(*crcp, data, len));
  130. return 0;
  131. }
  132. static int crc32c_intel_finup(struct shash_desc *desc, const u8 *data,
  133. unsigned int len, u8 *out)
  134. {
  135. return __crc32c_intel_finup(shash_desc_ctx(desc), data, len, out);
  136. }
  137. static int crc32c_intel_final(struct shash_desc *desc, u8 *out)
  138. {
  139. u32 *crcp = shash_desc_ctx(desc);
  140. *(__le32 *)out = ~cpu_to_le32p(crcp);
  141. return 0;
  142. }
  143. static int crc32c_intel_digest(struct shash_desc *desc, const u8 *data,
  144. unsigned int len, u8 *out)
  145. {
  146. return __crc32c_intel_finup(crypto_shash_ctx(desc->tfm), data, len,
  147. out);
  148. }
  149. static int crc32c_intel_cra_init(struct crypto_tfm *tfm)
  150. {
  151. u32 *key = crypto_tfm_ctx(tfm);
  152. *key = ~0;
  153. return 0;
  154. }
  155. #ifdef CONFIG_X86_64
  156. static int crc32c_pcl_intel_update(struct shash_desc *desc, const u8 *data,
  157. unsigned int len)
  158. {
  159. u32 *crcp = shash_desc_ctx(desc);
  160. /*
  161. * use faster PCL version if datasize is large enough to
  162. * overcome kernel fpu state save/restore overhead
  163. */
  164. if (len >= crc32c_pcl_breakeven && irq_fpu_usable()) {
  165. kernel_fpu_begin();
  166. *crcp = crc_pcl(data, len, *crcp);
  167. kernel_fpu_end();
  168. } else
  169. *crcp = crc32c_intel_le_hw(*crcp, data, len);
  170. return 0;
  171. }
  172. static int __crc32c_pcl_intel_finup(u32 *crcp, const u8 *data, unsigned int len,
  173. u8 *out)
  174. {
  175. if (len >= crc32c_pcl_breakeven && irq_fpu_usable()) {
  176. kernel_fpu_begin();
  177. *(__le32 *)out = ~cpu_to_le32(crc_pcl(data, len, *crcp));
  178. kernel_fpu_end();
  179. } else
  180. *(__le32 *)out =
  181. ~cpu_to_le32(crc32c_intel_le_hw(*crcp, data, len));
  182. return 0;
  183. }
  184. static int crc32c_pcl_intel_finup(struct shash_desc *desc, const u8 *data,
  185. unsigned int len, u8 *out)
  186. {
  187. return __crc32c_pcl_intel_finup(shash_desc_ctx(desc), data, len, out);
  188. }
  189. static int crc32c_pcl_intel_digest(struct shash_desc *desc, const u8 *data,
  190. unsigned int len, u8 *out)
  191. {
  192. return __crc32c_pcl_intel_finup(crypto_shash_ctx(desc->tfm), data, len,
  193. out);
  194. }
  195. #endif /* CONFIG_X86_64 */
  196. static struct shash_alg alg = {
  197. .setkey = crc32c_intel_setkey,
  198. .init = crc32c_intel_init,
  199. .update = crc32c_intel_update,
  200. .final = crc32c_intel_final,
  201. .finup = crc32c_intel_finup,
  202. .digest = crc32c_intel_digest,
  203. .descsize = sizeof(u32),
  204. .digestsize = CHKSUM_DIGEST_SIZE,
  205. .base = {
  206. .cra_name = "crc32c",
  207. .cra_driver_name = "crc32c-intel",
  208. .cra_priority = 200,
  209. .cra_blocksize = CHKSUM_BLOCK_SIZE,
  210. .cra_ctxsize = sizeof(u32),
  211. .cra_module = THIS_MODULE,
  212. .cra_init = crc32c_intel_cra_init,
  213. }
  214. };
  215. static const struct x86_cpu_id crc32c_cpu_id[] = {
  216. X86_FEATURE_MATCH(X86_FEATURE_XMM4_2),
  217. {}
  218. };
  219. MODULE_DEVICE_TABLE(x86cpu, crc32c_cpu_id);
  220. static int __init crc32c_intel_mod_init(void)
  221. {
  222. if (!x86_match_cpu(crc32c_cpu_id))
  223. return -ENODEV;
  224. #ifdef CONFIG_X86_64
  225. if (cpu_has_pclmulqdq) {
  226. alg.update = crc32c_pcl_intel_update;
  227. alg.finup = crc32c_pcl_intel_finup;
  228. alg.digest = crc32c_pcl_intel_digest;
  229. set_pcl_breakeven_point();
  230. }
  231. #endif
  232. return crypto_register_shash(&alg);
  233. }
  234. static void __exit crc32c_intel_mod_fini(void)
  235. {
  236. crypto_unregister_shash(&alg);
  237. }
  238. module_init(crc32c_intel_mod_init);
  239. module_exit(crc32c_intel_mod_fini);
  240. MODULE_AUTHOR("Austin Zhang <austin.zhang@intel.com>, Kent Liu <kent.liu@intel.com>");
  241. MODULE_DESCRIPTION("CRC32c (Castagnoli) optimization using Intel Hardware.");
  242. MODULE_LICENSE("GPL");
  243. MODULE_ALIAS_CRYPTO("crc32c");
  244. MODULE_ALIAS_CRYPTO("crc32c-intel");