pgtable_64.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017
  1. /*
  2. * pgtable.h: SpitFire page table operations.
  3. *
  4. * Copyright 1996,1997 David S. Miller (davem@caip.rutgers.edu)
  5. * Copyright 1997,1998 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
  6. */
  7. #ifndef _SPARC64_PGTABLE_H
  8. #define _SPARC64_PGTABLE_H
  9. /* This file contains the functions and defines necessary to modify and use
  10. * the SpitFire page tables.
  11. */
  12. #include <linux/compiler.h>
  13. #include <linux/const.h>
  14. #include <asm/types.h>
  15. #include <asm/spitfire.h>
  16. #include <asm/asi.h>
  17. #include <asm/page.h>
  18. #include <asm/processor.h>
  19. /* The kernel image occupies 0x4000000 to 0x6000000 (4MB --> 96MB).
  20. * The page copy blockops can use 0x6000000 to 0x8000000.
  21. * The 8K TSB is mapped in the 0x8000000 to 0x8400000 range.
  22. * The 4M TSB is mapped in the 0x8400000 to 0x8800000 range.
  23. * The PROM resides in an area spanning 0xf0000000 to 0x100000000.
  24. * The vmalloc area spans 0x100000000 to 0x200000000.
  25. * Since modules need to be in the lowest 32-bits of the address space,
  26. * we place them right before the OBP area from 0x10000000 to 0xf0000000.
  27. * There is a single static kernel PMD which maps from 0x0 to address
  28. * 0x400000000.
  29. */
  30. #define TLBTEMP_BASE _AC(0x0000000006000000,UL)
  31. #define TSBMAP_8K_BASE _AC(0x0000000008000000,UL)
  32. #define TSBMAP_4M_BASE _AC(0x0000000008400000,UL)
  33. #define MODULES_VADDR _AC(0x0000000010000000,UL)
  34. #define MODULES_LEN _AC(0x00000000e0000000,UL)
  35. #define MODULES_END _AC(0x00000000f0000000,UL)
  36. #define LOW_OBP_ADDRESS _AC(0x00000000f0000000,UL)
  37. #define HI_OBP_ADDRESS _AC(0x0000000100000000,UL)
  38. #define VMALLOC_START _AC(0x0000000100000000,UL)
  39. #define VMEMMAP_BASE VMALLOC_END
  40. /* PMD_SHIFT determines the size of the area a second-level page
  41. * table can map
  42. */
  43. #define PMD_SHIFT (PAGE_SHIFT + (PAGE_SHIFT-3))
  44. #define PMD_SIZE (_AC(1,UL) << PMD_SHIFT)
  45. #define PMD_MASK (~(PMD_SIZE-1))
  46. #define PMD_BITS (PAGE_SHIFT - 3)
  47. /* PUD_SHIFT determines the size of the area a third-level page
  48. * table can map
  49. */
  50. #define PUD_SHIFT (PMD_SHIFT + PMD_BITS)
  51. #define PUD_SIZE (_AC(1,UL) << PUD_SHIFT)
  52. #define PUD_MASK (~(PUD_SIZE-1))
  53. #define PUD_BITS (PAGE_SHIFT - 3)
  54. /* PGDIR_SHIFT determines what a fourth-level page table entry can map */
  55. #define PGDIR_SHIFT (PUD_SHIFT + PUD_BITS)
  56. #define PGDIR_SIZE (_AC(1,UL) << PGDIR_SHIFT)
  57. #define PGDIR_MASK (~(PGDIR_SIZE-1))
  58. #define PGDIR_BITS (PAGE_SHIFT - 3)
  59. #if (MAX_PHYS_ADDRESS_BITS > PGDIR_SHIFT + PGDIR_BITS)
  60. #error MAX_PHYS_ADDRESS_BITS exceeds what kernel page tables can support
  61. #endif
  62. #if (PGDIR_SHIFT + PGDIR_BITS) != 53
  63. #error Page table parameters do not cover virtual address space properly.
  64. #endif
  65. #if (PMD_SHIFT != HPAGE_SHIFT)
  66. #error PMD_SHIFT must equal HPAGE_SHIFT for transparent huge pages.
  67. #endif
  68. #ifndef __ASSEMBLY__
  69. extern unsigned long VMALLOC_END;
  70. #define vmemmap ((struct page *)VMEMMAP_BASE)
  71. #include <linux/sched.h>
  72. bool kern_addr_valid(unsigned long addr);
  73. /* Entries per page directory level. */
  74. #define PTRS_PER_PTE (1UL << (PAGE_SHIFT-3))
  75. #define PTRS_PER_PMD (1UL << PMD_BITS)
  76. #define PTRS_PER_PUD (1UL << PUD_BITS)
  77. #define PTRS_PER_PGD (1UL << PGDIR_BITS)
  78. /* Kernel has a separate 44bit address space. */
  79. #define FIRST_USER_ADDRESS 0UL
  80. #define pmd_ERROR(e) \
  81. pr_err("%s:%d: bad pmd %p(%016lx) seen at (%pS)\n", \
  82. __FILE__, __LINE__, &(e), pmd_val(e), __builtin_return_address(0))
  83. #define pud_ERROR(e) \
  84. pr_err("%s:%d: bad pud %p(%016lx) seen at (%pS)\n", \
  85. __FILE__, __LINE__, &(e), pud_val(e), __builtin_return_address(0))
  86. #define pgd_ERROR(e) \
  87. pr_err("%s:%d: bad pgd %p(%016lx) seen at (%pS)\n", \
  88. __FILE__, __LINE__, &(e), pgd_val(e), __builtin_return_address(0))
  89. #endif /* !(__ASSEMBLY__) */
  90. /* PTE bits which are the same in SUN4U and SUN4V format. */
  91. #define _PAGE_VALID _AC(0x8000000000000000,UL) /* Valid TTE */
  92. #define _PAGE_R _AC(0x8000000000000000,UL) /* Keep ref bit uptodate*/
  93. #define _PAGE_SPECIAL _AC(0x0200000000000000,UL) /* Special page */
  94. #define _PAGE_PMD_HUGE _AC(0x0100000000000000,UL) /* Huge page */
  95. #define _PAGE_PUD_HUGE _PAGE_PMD_HUGE
  96. /* Advertise support for _PAGE_SPECIAL */
  97. #define __HAVE_ARCH_PTE_SPECIAL
  98. /* SUN4U pte bits... */
  99. #define _PAGE_SZ4MB_4U _AC(0x6000000000000000,UL) /* 4MB Page */
  100. #define _PAGE_SZ512K_4U _AC(0x4000000000000000,UL) /* 512K Page */
  101. #define _PAGE_SZ64K_4U _AC(0x2000000000000000,UL) /* 64K Page */
  102. #define _PAGE_SZ8K_4U _AC(0x0000000000000000,UL) /* 8K Page */
  103. #define _PAGE_NFO_4U _AC(0x1000000000000000,UL) /* No Fault Only */
  104. #define _PAGE_IE_4U _AC(0x0800000000000000,UL) /* Invert Endianness */
  105. #define _PAGE_SOFT2_4U _AC(0x07FC000000000000,UL) /* Software bits, set 2 */
  106. #define _PAGE_SPECIAL_4U _AC(0x0200000000000000,UL) /* Special page */
  107. #define _PAGE_PMD_HUGE_4U _AC(0x0100000000000000,UL) /* Huge page */
  108. #define _PAGE_RES1_4U _AC(0x0002000000000000,UL) /* Reserved */
  109. #define _PAGE_SZ32MB_4U _AC(0x0001000000000000,UL) /* (Panther) 32MB page */
  110. #define _PAGE_SZ256MB_4U _AC(0x2001000000000000,UL) /* (Panther) 256MB page */
  111. #define _PAGE_SZALL_4U _AC(0x6001000000000000,UL) /* All pgsz bits */
  112. #define _PAGE_SN_4U _AC(0x0000800000000000,UL) /* (Cheetah) Snoop */
  113. #define _PAGE_RES2_4U _AC(0x0000780000000000,UL) /* Reserved */
  114. #define _PAGE_PADDR_4U _AC(0x000007FFFFFFE000,UL) /* (Cheetah) pa[42:13] */
  115. #define _PAGE_SOFT_4U _AC(0x0000000000001F80,UL) /* Software bits: */
  116. #define _PAGE_EXEC_4U _AC(0x0000000000001000,UL) /* Executable SW bit */
  117. #define _PAGE_MODIFIED_4U _AC(0x0000000000000800,UL) /* Modified (dirty) */
  118. #define _PAGE_ACCESSED_4U _AC(0x0000000000000400,UL) /* Accessed (ref'd) */
  119. #define _PAGE_READ_4U _AC(0x0000000000000200,UL) /* Readable SW Bit */
  120. #define _PAGE_WRITE_4U _AC(0x0000000000000100,UL) /* Writable SW Bit */
  121. #define _PAGE_PRESENT_4U _AC(0x0000000000000080,UL) /* Present */
  122. #define _PAGE_L_4U _AC(0x0000000000000040,UL) /* Locked TTE */
  123. #define _PAGE_CP_4U _AC(0x0000000000000020,UL) /* Cacheable in P-Cache */
  124. #define _PAGE_CV_4U _AC(0x0000000000000010,UL) /* Cacheable in V-Cache */
  125. #define _PAGE_E_4U _AC(0x0000000000000008,UL) /* side-Effect */
  126. #define _PAGE_P_4U _AC(0x0000000000000004,UL) /* Privileged Page */
  127. #define _PAGE_W_4U _AC(0x0000000000000002,UL) /* Writable */
  128. /* SUN4V pte bits... */
  129. #define _PAGE_NFO_4V _AC(0x4000000000000000,UL) /* No Fault Only */
  130. #define _PAGE_SOFT2_4V _AC(0x3F00000000000000,UL) /* Software bits, set 2 */
  131. #define _PAGE_MODIFIED_4V _AC(0x2000000000000000,UL) /* Modified (dirty) */
  132. #define _PAGE_ACCESSED_4V _AC(0x1000000000000000,UL) /* Accessed (ref'd) */
  133. #define _PAGE_READ_4V _AC(0x0800000000000000,UL) /* Readable SW Bit */
  134. #define _PAGE_WRITE_4V _AC(0x0400000000000000,UL) /* Writable SW Bit */
  135. #define _PAGE_SPECIAL_4V _AC(0x0200000000000000,UL) /* Special page */
  136. #define _PAGE_PMD_HUGE_4V _AC(0x0100000000000000,UL) /* Huge page */
  137. #define _PAGE_PADDR_4V _AC(0x00FFFFFFFFFFE000,UL) /* paddr[55:13] */
  138. #define _PAGE_IE_4V _AC(0x0000000000001000,UL) /* Invert Endianness */
  139. #define _PAGE_E_4V _AC(0x0000000000000800,UL) /* side-Effect */
  140. #define _PAGE_CP_4V _AC(0x0000000000000400,UL) /* Cacheable in P-Cache */
  141. #define _PAGE_CV_4V _AC(0x0000000000000200,UL) /* Cacheable in V-Cache */
  142. #define _PAGE_P_4V _AC(0x0000000000000100,UL) /* Privileged Page */
  143. #define _PAGE_EXEC_4V _AC(0x0000000000000080,UL) /* Executable Page */
  144. #define _PAGE_W_4V _AC(0x0000000000000040,UL) /* Writable */
  145. #define _PAGE_SOFT_4V _AC(0x0000000000000030,UL) /* Software bits */
  146. #define _PAGE_PRESENT_4V _AC(0x0000000000000010,UL) /* Present */
  147. #define _PAGE_RESV_4V _AC(0x0000000000000008,UL) /* Reserved */
  148. #define _PAGE_SZ16GB_4V _AC(0x0000000000000007,UL) /* 16GB Page */
  149. #define _PAGE_SZ2GB_4V _AC(0x0000000000000006,UL) /* 2GB Page */
  150. #define _PAGE_SZ256MB_4V _AC(0x0000000000000005,UL) /* 256MB Page */
  151. #define _PAGE_SZ32MB_4V _AC(0x0000000000000004,UL) /* 32MB Page */
  152. #define _PAGE_SZ4MB_4V _AC(0x0000000000000003,UL) /* 4MB Page */
  153. #define _PAGE_SZ512K_4V _AC(0x0000000000000002,UL) /* 512K Page */
  154. #define _PAGE_SZ64K_4V _AC(0x0000000000000001,UL) /* 64K Page */
  155. #define _PAGE_SZ8K_4V _AC(0x0000000000000000,UL) /* 8K Page */
  156. #define _PAGE_SZALL_4V _AC(0x0000000000000007,UL) /* All pgsz bits */
  157. #define _PAGE_SZBITS_4U _PAGE_SZ8K_4U
  158. #define _PAGE_SZBITS_4V _PAGE_SZ8K_4V
  159. #if REAL_HPAGE_SHIFT != 22
  160. #error REAL_HPAGE_SHIFT and _PAGE_SZHUGE_foo must match up
  161. #endif
  162. #define _PAGE_SZHUGE_4U _PAGE_SZ4MB_4U
  163. #define _PAGE_SZHUGE_4V _PAGE_SZ4MB_4V
  164. /* These are actually filled in at boot time by sun4{u,v}_pgprot_init() */
  165. #define __P000 __pgprot(0)
  166. #define __P001 __pgprot(0)
  167. #define __P010 __pgprot(0)
  168. #define __P011 __pgprot(0)
  169. #define __P100 __pgprot(0)
  170. #define __P101 __pgprot(0)
  171. #define __P110 __pgprot(0)
  172. #define __P111 __pgprot(0)
  173. #define __S000 __pgprot(0)
  174. #define __S001 __pgprot(0)
  175. #define __S010 __pgprot(0)
  176. #define __S011 __pgprot(0)
  177. #define __S100 __pgprot(0)
  178. #define __S101 __pgprot(0)
  179. #define __S110 __pgprot(0)
  180. #define __S111 __pgprot(0)
  181. #ifndef __ASSEMBLY__
  182. pte_t mk_pte_io(unsigned long, pgprot_t, int, unsigned long);
  183. unsigned long pte_sz_bits(unsigned long size);
  184. extern pgprot_t PAGE_KERNEL;
  185. extern pgprot_t PAGE_KERNEL_LOCKED;
  186. extern pgprot_t PAGE_COPY;
  187. extern pgprot_t PAGE_SHARED;
  188. /* XXX This uglyness is for the atyfb driver's sparc mmap() support. XXX */
  189. extern unsigned long _PAGE_IE;
  190. extern unsigned long _PAGE_E;
  191. extern unsigned long _PAGE_CACHE;
  192. extern unsigned long pg_iobits;
  193. extern unsigned long _PAGE_ALL_SZ_BITS;
  194. extern struct page *mem_map_zero;
  195. #define ZERO_PAGE(vaddr) (mem_map_zero)
  196. /* PFNs are real physical page numbers. However, mem_map only begins to record
  197. * per-page information starting at pfn_base. This is to handle systems where
  198. * the first physical page in the machine is at some huge physical address,
  199. * such as 4GB. This is common on a partitioned E10000, for example.
  200. */
  201. static inline pte_t pfn_pte(unsigned long pfn, pgprot_t prot)
  202. {
  203. unsigned long paddr = pfn << PAGE_SHIFT;
  204. BUILD_BUG_ON(_PAGE_SZBITS_4U != 0UL || _PAGE_SZBITS_4V != 0UL);
  205. return __pte(paddr | pgprot_val(prot));
  206. }
  207. #define mk_pte(page, pgprot) pfn_pte(page_to_pfn(page), (pgprot))
  208. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  209. static inline pmd_t pfn_pmd(unsigned long page_nr, pgprot_t pgprot)
  210. {
  211. pte_t pte = pfn_pte(page_nr, pgprot);
  212. return __pmd(pte_val(pte));
  213. }
  214. #define mk_pmd(page, pgprot) pfn_pmd(page_to_pfn(page), (pgprot))
  215. #endif
  216. /* This one can be done with two shifts. */
  217. static inline unsigned long pte_pfn(pte_t pte)
  218. {
  219. unsigned long ret;
  220. __asm__ __volatile__(
  221. "\n661: sllx %1, %2, %0\n"
  222. " srlx %0, %3, %0\n"
  223. " .section .sun4v_2insn_patch, \"ax\"\n"
  224. " .word 661b\n"
  225. " sllx %1, %4, %0\n"
  226. " srlx %0, %5, %0\n"
  227. " .previous\n"
  228. : "=r" (ret)
  229. : "r" (pte_val(pte)),
  230. "i" (21), "i" (21 + PAGE_SHIFT),
  231. "i" (8), "i" (8 + PAGE_SHIFT));
  232. return ret;
  233. }
  234. #define pte_page(x) pfn_to_page(pte_pfn(x))
  235. static inline pte_t pte_modify(pte_t pte, pgprot_t prot)
  236. {
  237. unsigned long mask, tmp;
  238. /* SUN4U: 0x630107ffffffec38 (negated == 0x9cfef800000013c7)
  239. * SUN4V: 0x33ffffffffffee07 (negated == 0xcc000000000011f8)
  240. *
  241. * Even if we use negation tricks the result is still a 6
  242. * instruction sequence, so don't try to play fancy and just
  243. * do the most straightforward implementation.
  244. *
  245. * Note: We encode this into 3 sun4v 2-insn patch sequences.
  246. */
  247. BUILD_BUG_ON(_PAGE_SZBITS_4U != 0UL || _PAGE_SZBITS_4V != 0UL);
  248. __asm__ __volatile__(
  249. "\n661: sethi %%uhi(%2), %1\n"
  250. " sethi %%hi(%2), %0\n"
  251. "\n662: or %1, %%ulo(%2), %1\n"
  252. " or %0, %%lo(%2), %0\n"
  253. "\n663: sllx %1, 32, %1\n"
  254. " or %0, %1, %0\n"
  255. " .section .sun4v_2insn_patch, \"ax\"\n"
  256. " .word 661b\n"
  257. " sethi %%uhi(%3), %1\n"
  258. " sethi %%hi(%3), %0\n"
  259. " .word 662b\n"
  260. " or %1, %%ulo(%3), %1\n"
  261. " or %0, %%lo(%3), %0\n"
  262. " .word 663b\n"
  263. " sllx %1, 32, %1\n"
  264. " or %0, %1, %0\n"
  265. " .previous\n"
  266. " .section .sun_m7_2insn_patch, \"ax\"\n"
  267. " .word 661b\n"
  268. " sethi %%uhi(%4), %1\n"
  269. " sethi %%hi(%4), %0\n"
  270. " .word 662b\n"
  271. " or %1, %%ulo(%4), %1\n"
  272. " or %0, %%lo(%4), %0\n"
  273. " .word 663b\n"
  274. " sllx %1, 32, %1\n"
  275. " or %0, %1, %0\n"
  276. " .previous\n"
  277. : "=r" (mask), "=r" (tmp)
  278. : "i" (_PAGE_PADDR_4U | _PAGE_MODIFIED_4U | _PAGE_ACCESSED_4U |
  279. _PAGE_CP_4U | _PAGE_CV_4U | _PAGE_E_4U |
  280. _PAGE_SPECIAL | _PAGE_PMD_HUGE | _PAGE_SZALL_4U),
  281. "i" (_PAGE_PADDR_4V | _PAGE_MODIFIED_4V | _PAGE_ACCESSED_4V |
  282. _PAGE_CP_4V | _PAGE_CV_4V | _PAGE_E_4V |
  283. _PAGE_SPECIAL | _PAGE_PMD_HUGE | _PAGE_SZALL_4V),
  284. "i" (_PAGE_PADDR_4V | _PAGE_MODIFIED_4V | _PAGE_ACCESSED_4V |
  285. _PAGE_CP_4V | _PAGE_E_4V |
  286. _PAGE_SPECIAL | _PAGE_PMD_HUGE | _PAGE_SZALL_4V));
  287. return __pte((pte_val(pte) & mask) | (pgprot_val(prot) & ~mask));
  288. }
  289. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  290. static inline pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot)
  291. {
  292. pte_t pte = __pte(pmd_val(pmd));
  293. pte = pte_modify(pte, newprot);
  294. return __pmd(pte_val(pte));
  295. }
  296. #endif
  297. static inline pgprot_t pgprot_noncached(pgprot_t prot)
  298. {
  299. unsigned long val = pgprot_val(prot);
  300. __asm__ __volatile__(
  301. "\n661: andn %0, %2, %0\n"
  302. " or %0, %3, %0\n"
  303. " .section .sun4v_2insn_patch, \"ax\"\n"
  304. " .word 661b\n"
  305. " andn %0, %4, %0\n"
  306. " or %0, %5, %0\n"
  307. " .previous\n"
  308. " .section .sun_m7_2insn_patch, \"ax\"\n"
  309. " .word 661b\n"
  310. " andn %0, %6, %0\n"
  311. " or %0, %5, %0\n"
  312. " .previous\n"
  313. : "=r" (val)
  314. : "0" (val), "i" (_PAGE_CP_4U | _PAGE_CV_4U), "i" (_PAGE_E_4U),
  315. "i" (_PAGE_CP_4V | _PAGE_CV_4V), "i" (_PAGE_E_4V),
  316. "i" (_PAGE_CP_4V));
  317. return __pgprot(val);
  318. }
  319. /* Various pieces of code check for platform support by ifdef testing
  320. * on "pgprot_noncached". That's broken and should be fixed, but for
  321. * now...
  322. */
  323. #define pgprot_noncached pgprot_noncached
  324. #if defined(CONFIG_HUGETLB_PAGE) || defined(CONFIG_TRANSPARENT_HUGEPAGE)
  325. static inline pte_t pte_mkhuge(pte_t pte)
  326. {
  327. unsigned long mask;
  328. __asm__ __volatile__(
  329. "\n661: sethi %%uhi(%1), %0\n"
  330. " sllx %0, 32, %0\n"
  331. " .section .sun4v_2insn_patch, \"ax\"\n"
  332. " .word 661b\n"
  333. " mov %2, %0\n"
  334. " nop\n"
  335. " .previous\n"
  336. : "=r" (mask)
  337. : "i" (_PAGE_SZHUGE_4U), "i" (_PAGE_SZHUGE_4V));
  338. return __pte(pte_val(pte) | mask);
  339. }
  340. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  341. static inline pmd_t pmd_mkhuge(pmd_t pmd)
  342. {
  343. pte_t pte = __pte(pmd_val(pmd));
  344. pte = pte_mkhuge(pte);
  345. pte_val(pte) |= _PAGE_PMD_HUGE;
  346. return __pmd(pte_val(pte));
  347. }
  348. #endif
  349. #endif
  350. static inline pte_t pte_mkdirty(pte_t pte)
  351. {
  352. unsigned long val = pte_val(pte), tmp;
  353. __asm__ __volatile__(
  354. "\n661: or %0, %3, %0\n"
  355. " nop\n"
  356. "\n662: nop\n"
  357. " nop\n"
  358. " .section .sun4v_2insn_patch, \"ax\"\n"
  359. " .word 661b\n"
  360. " sethi %%uhi(%4), %1\n"
  361. " sllx %1, 32, %1\n"
  362. " .word 662b\n"
  363. " or %1, %%lo(%4), %1\n"
  364. " or %0, %1, %0\n"
  365. " .previous\n"
  366. : "=r" (val), "=r" (tmp)
  367. : "0" (val), "i" (_PAGE_MODIFIED_4U | _PAGE_W_4U),
  368. "i" (_PAGE_MODIFIED_4V | _PAGE_W_4V));
  369. return __pte(val);
  370. }
  371. static inline pte_t pte_mkclean(pte_t pte)
  372. {
  373. unsigned long val = pte_val(pte), tmp;
  374. __asm__ __volatile__(
  375. "\n661: andn %0, %3, %0\n"
  376. " nop\n"
  377. "\n662: nop\n"
  378. " nop\n"
  379. " .section .sun4v_2insn_patch, \"ax\"\n"
  380. " .word 661b\n"
  381. " sethi %%uhi(%4), %1\n"
  382. " sllx %1, 32, %1\n"
  383. " .word 662b\n"
  384. " or %1, %%lo(%4), %1\n"
  385. " andn %0, %1, %0\n"
  386. " .previous\n"
  387. : "=r" (val), "=r" (tmp)
  388. : "0" (val), "i" (_PAGE_MODIFIED_4U | _PAGE_W_4U),
  389. "i" (_PAGE_MODIFIED_4V | _PAGE_W_4V));
  390. return __pte(val);
  391. }
  392. static inline pte_t pte_mkwrite(pte_t pte)
  393. {
  394. unsigned long val = pte_val(pte), mask;
  395. __asm__ __volatile__(
  396. "\n661: mov %1, %0\n"
  397. " nop\n"
  398. " .section .sun4v_2insn_patch, \"ax\"\n"
  399. " .word 661b\n"
  400. " sethi %%uhi(%2), %0\n"
  401. " sllx %0, 32, %0\n"
  402. " .previous\n"
  403. : "=r" (mask)
  404. : "i" (_PAGE_WRITE_4U), "i" (_PAGE_WRITE_4V));
  405. return __pte(val | mask);
  406. }
  407. static inline pte_t pte_wrprotect(pte_t pte)
  408. {
  409. unsigned long val = pte_val(pte), tmp;
  410. __asm__ __volatile__(
  411. "\n661: andn %0, %3, %0\n"
  412. " nop\n"
  413. "\n662: nop\n"
  414. " nop\n"
  415. " .section .sun4v_2insn_patch, \"ax\"\n"
  416. " .word 661b\n"
  417. " sethi %%uhi(%4), %1\n"
  418. " sllx %1, 32, %1\n"
  419. " .word 662b\n"
  420. " or %1, %%lo(%4), %1\n"
  421. " andn %0, %1, %0\n"
  422. " .previous\n"
  423. : "=r" (val), "=r" (tmp)
  424. : "0" (val), "i" (_PAGE_WRITE_4U | _PAGE_W_4U),
  425. "i" (_PAGE_WRITE_4V | _PAGE_W_4V));
  426. return __pte(val);
  427. }
  428. static inline pte_t pte_mkold(pte_t pte)
  429. {
  430. unsigned long mask;
  431. __asm__ __volatile__(
  432. "\n661: mov %1, %0\n"
  433. " nop\n"
  434. " .section .sun4v_2insn_patch, \"ax\"\n"
  435. " .word 661b\n"
  436. " sethi %%uhi(%2), %0\n"
  437. " sllx %0, 32, %0\n"
  438. " .previous\n"
  439. : "=r" (mask)
  440. : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
  441. mask |= _PAGE_R;
  442. return __pte(pte_val(pte) & ~mask);
  443. }
  444. static inline pte_t pte_mkyoung(pte_t pte)
  445. {
  446. unsigned long mask;
  447. __asm__ __volatile__(
  448. "\n661: mov %1, %0\n"
  449. " nop\n"
  450. " .section .sun4v_2insn_patch, \"ax\"\n"
  451. " .word 661b\n"
  452. " sethi %%uhi(%2), %0\n"
  453. " sllx %0, 32, %0\n"
  454. " .previous\n"
  455. : "=r" (mask)
  456. : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
  457. mask |= _PAGE_R;
  458. return __pte(pte_val(pte) | mask);
  459. }
  460. static inline pte_t pte_mkspecial(pte_t pte)
  461. {
  462. pte_val(pte) |= _PAGE_SPECIAL;
  463. return pte;
  464. }
  465. static inline unsigned long pte_young(pte_t pte)
  466. {
  467. unsigned long mask;
  468. __asm__ __volatile__(
  469. "\n661: mov %1, %0\n"
  470. " nop\n"
  471. " .section .sun4v_2insn_patch, \"ax\"\n"
  472. " .word 661b\n"
  473. " sethi %%uhi(%2), %0\n"
  474. " sllx %0, 32, %0\n"
  475. " .previous\n"
  476. : "=r" (mask)
  477. : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
  478. return (pte_val(pte) & mask);
  479. }
  480. static inline unsigned long pte_dirty(pte_t pte)
  481. {
  482. unsigned long mask;
  483. __asm__ __volatile__(
  484. "\n661: mov %1, %0\n"
  485. " nop\n"
  486. " .section .sun4v_2insn_patch, \"ax\"\n"
  487. " .word 661b\n"
  488. " sethi %%uhi(%2), %0\n"
  489. " sllx %0, 32, %0\n"
  490. " .previous\n"
  491. : "=r" (mask)
  492. : "i" (_PAGE_MODIFIED_4U), "i" (_PAGE_MODIFIED_4V));
  493. return (pte_val(pte) & mask);
  494. }
  495. static inline unsigned long pte_write(pte_t pte)
  496. {
  497. unsigned long mask;
  498. __asm__ __volatile__(
  499. "\n661: mov %1, %0\n"
  500. " nop\n"
  501. " .section .sun4v_2insn_patch, \"ax\"\n"
  502. " .word 661b\n"
  503. " sethi %%uhi(%2), %0\n"
  504. " sllx %0, 32, %0\n"
  505. " .previous\n"
  506. : "=r" (mask)
  507. : "i" (_PAGE_WRITE_4U), "i" (_PAGE_WRITE_4V));
  508. return (pte_val(pte) & mask);
  509. }
  510. static inline unsigned long pte_exec(pte_t pte)
  511. {
  512. unsigned long mask;
  513. __asm__ __volatile__(
  514. "\n661: sethi %%hi(%1), %0\n"
  515. " .section .sun4v_1insn_patch, \"ax\"\n"
  516. " .word 661b\n"
  517. " mov %2, %0\n"
  518. " .previous\n"
  519. : "=r" (mask)
  520. : "i" (_PAGE_EXEC_4U), "i" (_PAGE_EXEC_4V));
  521. return (pte_val(pte) & mask);
  522. }
  523. static inline unsigned long pte_present(pte_t pte)
  524. {
  525. unsigned long val = pte_val(pte);
  526. __asm__ __volatile__(
  527. "\n661: and %0, %2, %0\n"
  528. " .section .sun4v_1insn_patch, \"ax\"\n"
  529. " .word 661b\n"
  530. " and %0, %3, %0\n"
  531. " .previous\n"
  532. : "=r" (val)
  533. : "0" (val), "i" (_PAGE_PRESENT_4U), "i" (_PAGE_PRESENT_4V));
  534. return val;
  535. }
  536. #define pte_accessible pte_accessible
  537. static inline unsigned long pte_accessible(struct mm_struct *mm, pte_t a)
  538. {
  539. return pte_val(a) & _PAGE_VALID;
  540. }
  541. static inline unsigned long pte_special(pte_t pte)
  542. {
  543. return pte_val(pte) & _PAGE_SPECIAL;
  544. }
  545. static inline unsigned long pmd_large(pmd_t pmd)
  546. {
  547. pte_t pte = __pte(pmd_val(pmd));
  548. return pte_val(pte) & _PAGE_PMD_HUGE;
  549. }
  550. static inline unsigned long pmd_pfn(pmd_t pmd)
  551. {
  552. pte_t pte = __pte(pmd_val(pmd));
  553. return pte_pfn(pte);
  554. }
  555. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  556. static inline unsigned long pmd_dirty(pmd_t pmd)
  557. {
  558. pte_t pte = __pte(pmd_val(pmd));
  559. return pte_dirty(pte);
  560. }
  561. static inline unsigned long pmd_young(pmd_t pmd)
  562. {
  563. pte_t pte = __pte(pmd_val(pmd));
  564. return pte_young(pte);
  565. }
  566. static inline unsigned long pmd_write(pmd_t pmd)
  567. {
  568. pte_t pte = __pte(pmd_val(pmd));
  569. return pte_write(pte);
  570. }
  571. static inline unsigned long pmd_trans_huge(pmd_t pmd)
  572. {
  573. pte_t pte = __pte(pmd_val(pmd));
  574. return pte_val(pte) & _PAGE_PMD_HUGE;
  575. }
  576. static inline unsigned long pmd_trans_splitting(pmd_t pmd)
  577. {
  578. pte_t pte = __pte(pmd_val(pmd));
  579. return pmd_trans_huge(pmd) && pte_special(pte);
  580. }
  581. #define has_transparent_hugepage() 1
  582. static inline pmd_t pmd_mkold(pmd_t pmd)
  583. {
  584. pte_t pte = __pte(pmd_val(pmd));
  585. pte = pte_mkold(pte);
  586. return __pmd(pte_val(pte));
  587. }
  588. static inline pmd_t pmd_wrprotect(pmd_t pmd)
  589. {
  590. pte_t pte = __pte(pmd_val(pmd));
  591. pte = pte_wrprotect(pte);
  592. return __pmd(pte_val(pte));
  593. }
  594. static inline pmd_t pmd_mkdirty(pmd_t pmd)
  595. {
  596. pte_t pte = __pte(pmd_val(pmd));
  597. pte = pte_mkdirty(pte);
  598. return __pmd(pte_val(pte));
  599. }
  600. static inline pmd_t pmd_mkyoung(pmd_t pmd)
  601. {
  602. pte_t pte = __pte(pmd_val(pmd));
  603. pte = pte_mkyoung(pte);
  604. return __pmd(pte_val(pte));
  605. }
  606. static inline pmd_t pmd_mkwrite(pmd_t pmd)
  607. {
  608. pte_t pte = __pte(pmd_val(pmd));
  609. pte = pte_mkwrite(pte);
  610. return __pmd(pte_val(pte));
  611. }
  612. static inline pmd_t pmd_mksplitting(pmd_t pmd)
  613. {
  614. pte_t pte = __pte(pmd_val(pmd));
  615. pte = pte_mkspecial(pte);
  616. return __pmd(pte_val(pte));
  617. }
  618. static inline pgprot_t pmd_pgprot(pmd_t entry)
  619. {
  620. unsigned long val = pmd_val(entry);
  621. return __pgprot(val);
  622. }
  623. #endif
  624. static inline int pmd_present(pmd_t pmd)
  625. {
  626. return pmd_val(pmd) != 0UL;
  627. }
  628. #define pmd_none(pmd) (!pmd_val(pmd))
  629. /* pmd_bad() is only called on non-trans-huge PMDs. Our encoding is
  630. * very simple, it's just the physical address. PTE tables are of
  631. * size PAGE_SIZE so make sure the sub-PAGE_SIZE bits are clear and
  632. * the top bits outside of the range of any physical address size we
  633. * support are clear as well. We also validate the physical itself.
  634. */
  635. #define pmd_bad(pmd) (pmd_val(pmd) & ~PAGE_MASK)
  636. #define pud_none(pud) (!pud_val(pud))
  637. #define pud_bad(pud) (pud_val(pud) & ~PAGE_MASK)
  638. #define pgd_none(pgd) (!pgd_val(pgd))
  639. #define pgd_bad(pgd) (pgd_val(pgd) & ~PAGE_MASK)
  640. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  641. void set_pmd_at(struct mm_struct *mm, unsigned long addr,
  642. pmd_t *pmdp, pmd_t pmd);
  643. #else
  644. static inline void set_pmd_at(struct mm_struct *mm, unsigned long addr,
  645. pmd_t *pmdp, pmd_t pmd)
  646. {
  647. *pmdp = pmd;
  648. }
  649. #endif
  650. static inline void pmd_set(struct mm_struct *mm, pmd_t *pmdp, pte_t *ptep)
  651. {
  652. unsigned long val = __pa((unsigned long) (ptep));
  653. pmd_val(*pmdp) = val;
  654. }
  655. #define pud_set(pudp, pmdp) \
  656. (pud_val(*(pudp)) = (__pa((unsigned long) (pmdp))))
  657. static inline unsigned long __pmd_page(pmd_t pmd)
  658. {
  659. pte_t pte = __pte(pmd_val(pmd));
  660. unsigned long pfn;
  661. pfn = pte_pfn(pte);
  662. return ((unsigned long) __va(pfn << PAGE_SHIFT));
  663. }
  664. #define pmd_page(pmd) virt_to_page((void *)__pmd_page(pmd))
  665. #define pud_page_vaddr(pud) \
  666. ((unsigned long) __va(pud_val(pud)))
  667. #define pud_page(pud) virt_to_page((void *)pud_page_vaddr(pud))
  668. #define pmd_clear(pmdp) (pmd_val(*(pmdp)) = 0UL)
  669. #define pud_present(pud) (pud_val(pud) != 0U)
  670. #define pud_clear(pudp) (pud_val(*(pudp)) = 0UL)
  671. #define pgd_page_vaddr(pgd) \
  672. ((unsigned long) __va(pgd_val(pgd)))
  673. #define pgd_present(pgd) (pgd_val(pgd) != 0U)
  674. #define pgd_clear(pgdp) (pgd_val(*(pgd)) = 0UL)
  675. static inline unsigned long pud_large(pud_t pud)
  676. {
  677. pte_t pte = __pte(pud_val(pud));
  678. return pte_val(pte) & _PAGE_PMD_HUGE;
  679. }
  680. static inline unsigned long pud_pfn(pud_t pud)
  681. {
  682. pte_t pte = __pte(pud_val(pud));
  683. return pte_pfn(pte);
  684. }
  685. /* Same in both SUN4V and SUN4U. */
  686. #define pte_none(pte) (!pte_val(pte))
  687. #define pgd_set(pgdp, pudp) \
  688. (pgd_val(*(pgdp)) = (__pa((unsigned long) (pudp))))
  689. /* to find an entry in a page-table-directory. */
  690. #define pgd_index(address) (((address) >> PGDIR_SHIFT) & (PTRS_PER_PGD - 1))
  691. #define pgd_offset(mm, address) ((mm)->pgd + pgd_index(address))
  692. /* to find an entry in a kernel page-table-directory */
  693. #define pgd_offset_k(address) pgd_offset(&init_mm, address)
  694. /* Find an entry in the third-level page table.. */
  695. #define pud_index(address) (((address) >> PUD_SHIFT) & (PTRS_PER_PUD - 1))
  696. #define pud_offset(pgdp, address) \
  697. ((pud_t *) pgd_page_vaddr(*(pgdp)) + pud_index(address))
  698. /* Find an entry in the second-level page table.. */
  699. #define pmd_offset(pudp, address) \
  700. ((pmd_t *) pud_page_vaddr(*(pudp)) + \
  701. (((address) >> PMD_SHIFT) & (PTRS_PER_PMD-1)))
  702. /* Find an entry in the third-level page table.. */
  703. #define pte_index(dir, address) \
  704. ((pte_t *) __pmd_page(*(dir)) + \
  705. ((address >> PAGE_SHIFT) & (PTRS_PER_PTE - 1)))
  706. #define pte_offset_kernel pte_index
  707. #define pte_offset_map pte_index
  708. #define pte_unmap(pte) do { } while (0)
  709. /* Actual page table PTE updates. */
  710. void tlb_batch_add(struct mm_struct *mm, unsigned long vaddr,
  711. pte_t *ptep, pte_t orig, int fullmm);
  712. #define __HAVE_ARCH_PMDP_HUGE_GET_AND_CLEAR
  713. static inline pmd_t pmdp_huge_get_and_clear(struct mm_struct *mm,
  714. unsigned long addr,
  715. pmd_t *pmdp)
  716. {
  717. pmd_t pmd = *pmdp;
  718. set_pmd_at(mm, addr, pmdp, __pmd(0UL));
  719. return pmd;
  720. }
  721. static inline void __set_pte_at(struct mm_struct *mm, unsigned long addr,
  722. pte_t *ptep, pte_t pte, int fullmm)
  723. {
  724. pte_t orig = *ptep;
  725. *ptep = pte;
  726. /* It is more efficient to let flush_tlb_kernel_range()
  727. * handle init_mm tlb flushes.
  728. *
  729. * SUN4V NOTE: _PAGE_VALID is the same value in both the SUN4U
  730. * and SUN4V pte layout, so this inline test is fine.
  731. */
  732. if (likely(mm != &init_mm) && pte_accessible(mm, orig))
  733. tlb_batch_add(mm, addr, ptep, orig, fullmm);
  734. }
  735. #define set_pte_at(mm,addr,ptep,pte) \
  736. __set_pte_at((mm), (addr), (ptep), (pte), 0)
  737. #define pte_clear(mm,addr,ptep) \
  738. set_pte_at((mm), (addr), (ptep), __pte(0UL))
  739. #define __HAVE_ARCH_PTE_CLEAR_NOT_PRESENT_FULL
  740. #define pte_clear_not_present_full(mm,addr,ptep,fullmm) \
  741. __set_pte_at((mm), (addr), (ptep), __pte(0UL), (fullmm))
  742. #ifdef DCACHE_ALIASING_POSSIBLE
  743. #define __HAVE_ARCH_MOVE_PTE
  744. #define move_pte(pte, prot, old_addr, new_addr) \
  745. ({ \
  746. pte_t newpte = (pte); \
  747. if (tlb_type != hypervisor && pte_present(pte)) { \
  748. unsigned long this_pfn = pte_pfn(pte); \
  749. \
  750. if (pfn_valid(this_pfn) && \
  751. (((old_addr) ^ (new_addr)) & (1 << 13))) \
  752. flush_dcache_page_all(current->mm, \
  753. pfn_to_page(this_pfn)); \
  754. } \
  755. newpte; \
  756. })
  757. #endif
  758. extern pgd_t swapper_pg_dir[PTRS_PER_PGD];
  759. void paging_init(void);
  760. unsigned long find_ecache_flush_span(unsigned long size);
  761. struct seq_file;
  762. void mmu_info(struct seq_file *);
  763. struct vm_area_struct;
  764. void update_mmu_cache(struct vm_area_struct *, unsigned long, pte_t *);
  765. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  766. void update_mmu_cache_pmd(struct vm_area_struct *vma, unsigned long addr,
  767. pmd_t *pmd);
  768. #define __HAVE_ARCH_PMDP_INVALIDATE
  769. extern void pmdp_invalidate(struct vm_area_struct *vma, unsigned long address,
  770. pmd_t *pmdp);
  771. #define __HAVE_ARCH_PGTABLE_DEPOSIT
  772. void pgtable_trans_huge_deposit(struct mm_struct *mm, pmd_t *pmdp,
  773. pgtable_t pgtable);
  774. #define __HAVE_ARCH_PGTABLE_WITHDRAW
  775. pgtable_t pgtable_trans_huge_withdraw(struct mm_struct *mm, pmd_t *pmdp);
  776. #endif
  777. /* Encode and de-code a swap entry */
  778. #define __swp_type(entry) (((entry).val >> PAGE_SHIFT) & 0xffUL)
  779. #define __swp_offset(entry) ((entry).val >> (PAGE_SHIFT + 8UL))
  780. #define __swp_entry(type, offset) \
  781. ( (swp_entry_t) \
  782. { \
  783. (((long)(type) << PAGE_SHIFT) | \
  784. ((long)(offset) << (PAGE_SHIFT + 8UL))) \
  785. } )
  786. #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
  787. #define __swp_entry_to_pte(x) ((pte_t) { (x).val })
  788. int page_in_phys_avail(unsigned long paddr);
  789. /*
  790. * For sparc32&64, the pfn in io_remap_pfn_range() carries <iospace> in
  791. * its high 4 bits. These macros/functions put it there or get it from there.
  792. */
  793. #define MK_IOSPACE_PFN(space, pfn) (pfn | (space << (BITS_PER_LONG - 4)))
  794. #define GET_IOSPACE(pfn) (pfn >> (BITS_PER_LONG - 4))
  795. #define GET_PFN(pfn) (pfn & 0x0fffffffffffffffUL)
  796. int remap_pfn_range(struct vm_area_struct *, unsigned long, unsigned long,
  797. unsigned long, pgprot_t);
  798. static inline int io_remap_pfn_range(struct vm_area_struct *vma,
  799. unsigned long from, unsigned long pfn,
  800. unsigned long size, pgprot_t prot)
  801. {
  802. unsigned long offset = GET_PFN(pfn) << PAGE_SHIFT;
  803. int space = GET_IOSPACE(pfn);
  804. unsigned long phys_base;
  805. phys_base = offset | (((unsigned long) space) << 32UL);
  806. return remap_pfn_range(vma, from, phys_base >> PAGE_SHIFT, size, prot);
  807. }
  808. #define io_remap_pfn_range io_remap_pfn_range
  809. #include <asm/tlbflush.h>
  810. #include <asm-generic/pgtable.h>
  811. /* We provide our own get_unmapped_area to cope with VA holes and
  812. * SHM area cache aliasing for userland.
  813. */
  814. #define HAVE_ARCH_UNMAPPED_AREA
  815. #define HAVE_ARCH_UNMAPPED_AREA_TOPDOWN
  816. /* We provide a special get_unmapped_area for framebuffer mmaps to try and use
  817. * the largest alignment possible such that larget PTEs can be used.
  818. */
  819. unsigned long get_fb_unmapped_area(struct file *filp, unsigned long,
  820. unsigned long, unsigned long,
  821. unsigned long);
  822. #define HAVE_ARCH_FB_UNMAPPED_AREA
  823. void pgtable_cache_init(void);
  824. void sun4v_register_fault_status(void);
  825. void sun4v_ktsb_register(void);
  826. void __init cheetah_ecache_flush_init(void);
  827. void sun4v_patch_tlb_handlers(void);
  828. extern unsigned long cmdline_memory_size;
  829. asmlinkage void do_sparc64_fault(struct pt_regs *regs);
  830. #endif /* !(__ASSEMBLY__) */
  831. #endif /* !(_SPARC64_PGTABLE_H) */