head64.S 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106
  1. /*
  2. * Copyright IBM Corp. 1999, 2010
  3. *
  4. * Author(s): Hartmut Penner <hp@de.ibm.com>
  5. * Martin Schwidefsky <schwidefsky@de.ibm.com>
  6. * Rob van der Heij <rvdhei@iae.nl>
  7. * Heiko Carstens <heiko.carstens@de.ibm.com>
  8. *
  9. */
  10. #include <linux/init.h>
  11. #include <linux/linkage.h>
  12. #include <asm/asm-offsets.h>
  13. #include <asm/thread_info.h>
  14. #include <asm/page.h>
  15. __HEAD
  16. ENTRY(startup_continue)
  17. larl %r1,sched_clock_base_cc
  18. mvc 0(8,%r1),__LC_LAST_UPDATE_CLOCK
  19. larl %r13,.LPG1 # get base
  20. lctlg %c0,%c15,.Lctl-.LPG1(%r13) # load control registers
  21. lg %r12,.Lparmaddr-.LPG1(%r13) # pointer to parameter area
  22. # move IPL device to lowcore
  23. lghi %r0,__LC_PASTE
  24. stg %r0,__LC_VDSO_PER_CPU
  25. #
  26. # Setup stack
  27. #
  28. larl %r15,init_thread_union
  29. stg %r15,__LC_THREAD_INFO # cache thread info in lowcore
  30. lg %r14,__TI_task(%r15) # cache current in lowcore
  31. stg %r14,__LC_CURRENT
  32. aghi %r15,1<<(PAGE_SHIFT+THREAD_ORDER) # init_task_union + THREAD_SIZE
  33. stg %r15,__LC_KERNEL_STACK # set end of kernel stack
  34. aghi %r15,-160
  35. #
  36. # Save ipl parameters, clear bss memory, initialize storage key for kernel pages,
  37. # and create a kernel NSS if the SAVESYS= parm is defined
  38. #
  39. brasl %r14,startup_init
  40. lpswe .Lentry-.LPG1(13) # jump to _stext in primary-space,
  41. # virtual and never return ...
  42. .align 16
  43. .LPG1:
  44. .Lentry:.quad 0x0000000180000000,_stext
  45. .Lctl: .quad 0x04040000 # cr0: AFP registers & secondary space
  46. .quad 0 # cr1: primary space segment table
  47. .quad .Lduct # cr2: dispatchable unit control table
  48. .quad 0 # cr3: instruction authorization
  49. .quad 0 # cr4: instruction authorization
  50. .quad .Lduct # cr5: primary-aste origin
  51. .quad 0 # cr6: I/O interrupts
  52. .quad 0 # cr7: secondary space segment table
  53. .quad 0 # cr8: access registers translation
  54. .quad 0 # cr9: tracing off
  55. .quad 0 # cr10: tracing off
  56. .quad 0 # cr11: tracing off
  57. .quad 0 # cr12: tracing off
  58. .quad 0 # cr13: home space segment table
  59. .quad 0xc0000000 # cr14: machine check handling off
  60. .quad .Llinkage_stack # cr15: linkage stack operations
  61. .Lpcmsk:.quad 0x0000000180000000
  62. .L4malign:.quad 0xffffffffffc00000
  63. .Lscan2g:.quad 0x80000000 + 0x20000 - 8 # 2GB + 128K - 8
  64. .Lnop: .long 0x07000700
  65. .Lparmaddr:
  66. .quad PARMAREA
  67. .align 64
  68. .Lduct: .long 0,.Laste,.Laste,0,.Lduald,0,0,0
  69. .long 0,0,0,0,0,0,0,0
  70. .Laste: .quad 0,0xffffffffffffffff,0,0,0,0,0,0
  71. .align 128
  72. .Lduald:.rept 8
  73. .long 0x80000000,0,0,0 # invalid access-list entries
  74. .endr
  75. .Llinkage_stack:
  76. .long 0,0,0x89000000,0,0,0,0x8a000000,0
  77. ENTRY(_ehead)
  78. .org 0x100000 - 0x11000 # head.o ends at 0x11000
  79. #
  80. # startup-code, running in absolute addressing mode
  81. #
  82. ENTRY(_stext)
  83. basr %r13,0 # get base
  84. .LPG3:
  85. # check control registers
  86. stctg %c0,%c15,0(%r15)
  87. oi 6(%r15),0x60 # enable sigp emergency & external call
  88. oi 4(%r15),0x10 # switch on low address proctection
  89. lctlg %c0,%c15,0(%r15)
  90. lam 0,15,.Laregs-.LPG3(%r13) # load acrs needed by uaccess
  91. brasl %r14,start_kernel # go to C code
  92. #
  93. # We returned from start_kernel ?!? PANIK
  94. #
  95. basr %r13,0
  96. lpswe .Ldw-.(%r13) # load disabled wait psw
  97. .align 8
  98. .Ldw: .quad 0x0002000180000000,0x0000000000000000
  99. .Laregs:.long 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0