entry.S 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199
  1. /*
  2. * Linux/PA-RISC Project (http://www.parisc-linux.org/)
  3. *
  4. * kernel entry points (interruptions, system call wrappers)
  5. * Copyright (C) 1999,2000 Philipp Rumpf
  6. * Copyright (C) 1999 SuSE GmbH Nuernberg
  7. * Copyright (C) 2000 Hewlett-Packard (John Marvin)
  8. * Copyright (C) 1999 Hewlett-Packard (Frank Rowand)
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2, or (at your option)
  13. * any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <asm/asm-offsets.h>
  25. /* we have the following possibilities to act on an interruption:
  26. * - handle in assembly and use shadowed registers only
  27. * - save registers to kernel stack and handle in assembly or C */
  28. #include <asm/psw.h>
  29. #include <asm/cache.h> /* for L1_CACHE_SHIFT */
  30. #include <asm/assembly.h> /* for LDREG/STREG defines */
  31. #include <asm/pgtable.h>
  32. #include <asm/signal.h>
  33. #include <asm/unistd.h>
  34. #include <asm/thread_info.h>
  35. #include <linux/linkage.h>
  36. #ifdef CONFIG_64BIT
  37. .level 2.0w
  38. #else
  39. .level 2.0
  40. #endif
  41. .import pa_dbit_lock,data
  42. /* space_to_prot macro creates a prot id from a space id */
  43. #if (SPACEID_SHIFT) == 0
  44. .macro space_to_prot spc prot
  45. depd,z \spc,62,31,\prot
  46. .endm
  47. #else
  48. .macro space_to_prot spc prot
  49. extrd,u \spc,(64 - (SPACEID_SHIFT)),32,\prot
  50. .endm
  51. #endif
  52. /* Switch to virtual mapping, trashing only %r1 */
  53. .macro virt_map
  54. /* pcxt_ssm_bug */
  55. rsm PSW_SM_I, %r0 /* barrier for "Relied upon Translation */
  56. mtsp %r0, %sr4
  57. mtsp %r0, %sr5
  58. mtsp %r0, %sr6
  59. tovirt_r1 %r29
  60. load32 KERNEL_PSW, %r1
  61. rsm PSW_SM_QUIET,%r0 /* second "heavy weight" ctl op */
  62. mtctl %r0, %cr17 /* Clear IIASQ tail */
  63. mtctl %r0, %cr17 /* Clear IIASQ head */
  64. mtctl %r1, %ipsw
  65. load32 4f, %r1
  66. mtctl %r1, %cr18 /* Set IIAOQ tail */
  67. ldo 4(%r1), %r1
  68. mtctl %r1, %cr18 /* Set IIAOQ head */
  69. rfir
  70. nop
  71. 4:
  72. .endm
  73. /*
  74. * The "get_stack" macros are responsible for determining the
  75. * kernel stack value.
  76. *
  77. * If sr7 == 0
  78. * Already using a kernel stack, so call the
  79. * get_stack_use_r30 macro to push a pt_regs structure
  80. * on the stack, and store registers there.
  81. * else
  82. * Need to set up a kernel stack, so call the
  83. * get_stack_use_cr30 macro to set up a pointer
  84. * to the pt_regs structure contained within the
  85. * task pointer pointed to by cr30. Set the stack
  86. * pointer to point to the end of the task structure.
  87. *
  88. * Note that we use shadowed registers for temps until
  89. * we can save %r26 and %r29. %r26 is used to preserve
  90. * %r8 (a shadowed register) which temporarily contained
  91. * either the fault type ("code") or the eirr. We need
  92. * to use a non-shadowed register to carry the value over
  93. * the rfir in virt_map. We use %r26 since this value winds
  94. * up being passed as the argument to either do_cpu_irq_mask
  95. * or handle_interruption. %r29 is used to hold a pointer
  96. * the register save area, and once again, it needs to
  97. * be a non-shadowed register so that it survives the rfir.
  98. *
  99. * N.B. TASK_SZ_ALGN and PT_SZ_ALGN include space for a stack frame.
  100. */
  101. .macro get_stack_use_cr30
  102. /* we save the registers in the task struct */
  103. copy %r30, %r17
  104. mfctl %cr30, %r1
  105. ldo THREAD_SZ_ALGN(%r1), %r30
  106. mtsp %r0,%sr7
  107. mtsp %r16,%sr3
  108. tophys %r1,%r9
  109. LDREG TI_TASK(%r9), %r1 /* thread_info -> task_struct */
  110. tophys %r1,%r9
  111. ldo TASK_REGS(%r9),%r9
  112. STREG %r17,PT_GR30(%r9)
  113. STREG %r29,PT_GR29(%r9)
  114. STREG %r26,PT_GR26(%r9)
  115. STREG %r16,PT_SR7(%r9)
  116. copy %r9,%r29
  117. .endm
  118. .macro get_stack_use_r30
  119. /* we put a struct pt_regs on the stack and save the registers there */
  120. tophys %r30,%r9
  121. copy %r30,%r1
  122. ldo PT_SZ_ALGN(%r30),%r30
  123. STREG %r1,PT_GR30(%r9)
  124. STREG %r29,PT_GR29(%r9)
  125. STREG %r26,PT_GR26(%r9)
  126. STREG %r16,PT_SR7(%r9)
  127. copy %r9,%r29
  128. .endm
  129. .macro rest_stack
  130. LDREG PT_GR1(%r29), %r1
  131. LDREG PT_GR30(%r29),%r30
  132. LDREG PT_GR29(%r29),%r29
  133. .endm
  134. /* default interruption handler
  135. * (calls traps.c:handle_interruption) */
  136. .macro def code
  137. b intr_save
  138. ldi \code, %r8
  139. .align 32
  140. .endm
  141. /* Interrupt interruption handler
  142. * (calls irq.c:do_cpu_irq_mask) */
  143. .macro extint code
  144. b intr_extint
  145. mfsp %sr7,%r16
  146. .align 32
  147. .endm
  148. .import os_hpmc, code
  149. /* HPMC handler */
  150. .macro hpmc code
  151. nop /* must be a NOP, will be patched later */
  152. load32 PA(os_hpmc), %r3
  153. bv,n 0(%r3)
  154. nop
  155. .word 0 /* checksum (will be patched) */
  156. .word PA(os_hpmc) /* address of handler */
  157. .word 0 /* length of handler */
  158. .endm
  159. /*
  160. * Performance Note: Instructions will be moved up into
  161. * this part of the code later on, once we are sure
  162. * that the tlb miss handlers are close to final form.
  163. */
  164. /* Register definitions for tlb miss handler macros */
  165. va = r8 /* virtual address for which the trap occurred */
  166. spc = r24 /* space for which the trap occurred */
  167. #ifndef CONFIG_64BIT
  168. /*
  169. * itlb miss interruption handler (parisc 1.1 - 32 bit)
  170. */
  171. .macro itlb_11 code
  172. mfctl %pcsq, spc
  173. b itlb_miss_11
  174. mfctl %pcoq, va
  175. .align 32
  176. .endm
  177. #endif
  178. /*
  179. * itlb miss interruption handler (parisc 2.0)
  180. */
  181. .macro itlb_20 code
  182. mfctl %pcsq, spc
  183. #ifdef CONFIG_64BIT
  184. b itlb_miss_20w
  185. #else
  186. b itlb_miss_20
  187. #endif
  188. mfctl %pcoq, va
  189. .align 32
  190. .endm
  191. #ifndef CONFIG_64BIT
  192. /*
  193. * naitlb miss interruption handler (parisc 1.1 - 32 bit)
  194. */
  195. .macro naitlb_11 code
  196. mfctl %isr,spc
  197. b naitlb_miss_11
  198. mfctl %ior,va
  199. .align 32
  200. .endm
  201. #endif
  202. /*
  203. * naitlb miss interruption handler (parisc 2.0)
  204. */
  205. .macro naitlb_20 code
  206. mfctl %isr,spc
  207. #ifdef CONFIG_64BIT
  208. b naitlb_miss_20w
  209. #else
  210. b naitlb_miss_20
  211. #endif
  212. mfctl %ior,va
  213. .align 32
  214. .endm
  215. #ifndef CONFIG_64BIT
  216. /*
  217. * dtlb miss interruption handler (parisc 1.1 - 32 bit)
  218. */
  219. .macro dtlb_11 code
  220. mfctl %isr, spc
  221. b dtlb_miss_11
  222. mfctl %ior, va
  223. .align 32
  224. .endm
  225. #endif
  226. /*
  227. * dtlb miss interruption handler (parisc 2.0)
  228. */
  229. .macro dtlb_20 code
  230. mfctl %isr, spc
  231. #ifdef CONFIG_64BIT
  232. b dtlb_miss_20w
  233. #else
  234. b dtlb_miss_20
  235. #endif
  236. mfctl %ior, va
  237. .align 32
  238. .endm
  239. #ifndef CONFIG_64BIT
  240. /* nadtlb miss interruption handler (parisc 1.1 - 32 bit) */
  241. .macro nadtlb_11 code
  242. mfctl %isr,spc
  243. b nadtlb_miss_11
  244. mfctl %ior,va
  245. .align 32
  246. .endm
  247. #endif
  248. /* nadtlb miss interruption handler (parisc 2.0) */
  249. .macro nadtlb_20 code
  250. mfctl %isr,spc
  251. #ifdef CONFIG_64BIT
  252. b nadtlb_miss_20w
  253. #else
  254. b nadtlb_miss_20
  255. #endif
  256. mfctl %ior,va
  257. .align 32
  258. .endm
  259. #ifndef CONFIG_64BIT
  260. /*
  261. * dirty bit trap interruption handler (parisc 1.1 - 32 bit)
  262. */
  263. .macro dbit_11 code
  264. mfctl %isr,spc
  265. b dbit_trap_11
  266. mfctl %ior,va
  267. .align 32
  268. .endm
  269. #endif
  270. /*
  271. * dirty bit trap interruption handler (parisc 2.0)
  272. */
  273. .macro dbit_20 code
  274. mfctl %isr,spc
  275. #ifdef CONFIG_64BIT
  276. b dbit_trap_20w
  277. #else
  278. b dbit_trap_20
  279. #endif
  280. mfctl %ior,va
  281. .align 32
  282. .endm
  283. /* In LP64, the space contains part of the upper 32 bits of the
  284. * fault. We have to extract this and place it in the va,
  285. * zeroing the corresponding bits in the space register */
  286. .macro space_adjust spc,va,tmp
  287. #ifdef CONFIG_64BIT
  288. extrd,u \spc,63,SPACEID_SHIFT,\tmp
  289. depd %r0,63,SPACEID_SHIFT,\spc
  290. depd \tmp,31,SPACEID_SHIFT,\va
  291. #endif
  292. .endm
  293. .import swapper_pg_dir,code
  294. /* Get the pgd. For faults on space zero (kernel space), this
  295. * is simply swapper_pg_dir. For user space faults, the
  296. * pgd is stored in %cr25 */
  297. .macro get_pgd spc,reg
  298. ldil L%PA(swapper_pg_dir),\reg
  299. ldo R%PA(swapper_pg_dir)(\reg),\reg
  300. or,COND(=) %r0,\spc,%r0
  301. mfctl %cr25,\reg
  302. .endm
  303. /*
  304. space_check(spc,tmp,fault)
  305. spc - The space we saw the fault with.
  306. tmp - The place to store the current space.
  307. fault - Function to call on failure.
  308. Only allow faults on different spaces from the
  309. currently active one if we're the kernel
  310. */
  311. .macro space_check spc,tmp,fault
  312. mfsp %sr7,\tmp
  313. or,COND(<>) %r0,\spc,%r0 /* user may execute gateway page
  314. * as kernel, so defeat the space
  315. * check if it is */
  316. copy \spc,\tmp
  317. or,COND(=) %r0,\tmp,%r0 /* nullify if executing as kernel */
  318. cmpb,COND(<>),n \tmp,\spc,\fault
  319. .endm
  320. /* Look up a PTE in a 2-Level scheme (faulting at each
  321. * level if the entry isn't present
  322. *
  323. * NOTE: we use ldw even for LP64, since the short pointers
  324. * can address up to 1TB
  325. */
  326. .macro L2_ptep pmd,pte,index,va,fault
  327. #if CONFIG_PGTABLE_LEVELS == 3
  328. extru \va,31-ASM_PMD_SHIFT,ASM_BITS_PER_PMD,\index
  329. #else
  330. # if defined(CONFIG_64BIT)
  331. extrd,u \va,63-ASM_PGDIR_SHIFT,ASM_BITS_PER_PGD,\index
  332. #else
  333. # if PAGE_SIZE > 4096
  334. extru \va,31-ASM_PGDIR_SHIFT,32-ASM_PGDIR_SHIFT,\index
  335. # else
  336. extru \va,31-ASM_PGDIR_SHIFT,ASM_BITS_PER_PGD,\index
  337. # endif
  338. # endif
  339. #endif
  340. dep %r0,31,PAGE_SHIFT,\pmd /* clear offset */
  341. copy %r0,\pte
  342. ldw,s \index(\pmd),\pmd
  343. bb,>=,n \pmd,_PxD_PRESENT_BIT,\fault
  344. dep %r0,31,PxD_FLAG_SHIFT,\pmd /* clear flags */
  345. copy \pmd,%r9
  346. SHLREG %r9,PxD_VALUE_SHIFT,\pmd
  347. extru \va,31-PAGE_SHIFT,ASM_BITS_PER_PTE,\index
  348. dep %r0,31,PAGE_SHIFT,\pmd /* clear offset */
  349. shladd \index,BITS_PER_PTE_ENTRY,\pmd,\pmd
  350. LDREG %r0(\pmd),\pte /* pmd is now pte */
  351. bb,>=,n \pte,_PAGE_PRESENT_BIT,\fault
  352. .endm
  353. /* Look up PTE in a 3-Level scheme.
  354. *
  355. * Here we implement a Hybrid L2/L3 scheme: we allocate the
  356. * first pmd adjacent to the pgd. This means that we can
  357. * subtract a constant offset to get to it. The pmd and pgd
  358. * sizes are arranged so that a single pmd covers 4GB (giving
  359. * a full LP64 process access to 8TB) so our lookups are
  360. * effectively L2 for the first 4GB of the kernel (i.e. for
  361. * all ILP32 processes and all the kernel for machines with
  362. * under 4GB of memory) */
  363. .macro L3_ptep pgd,pte,index,va,fault
  364. #if CONFIG_PGTABLE_LEVELS == 3 /* we might have a 2-Level scheme, e.g. with 16kb page size */
  365. extrd,u \va,63-ASM_PGDIR_SHIFT,ASM_BITS_PER_PGD,\index
  366. copy %r0,\pte
  367. extrd,u,*= \va,63-ASM_PGDIR_SHIFT,64-ASM_PGDIR_SHIFT,%r0
  368. ldw,s \index(\pgd),\pgd
  369. extrd,u,*= \va,63-ASM_PGDIR_SHIFT,64-ASM_PGDIR_SHIFT,%r0
  370. bb,>=,n \pgd,_PxD_PRESENT_BIT,\fault
  371. extrd,u,*= \va,63-ASM_PGDIR_SHIFT,64-ASM_PGDIR_SHIFT,%r0
  372. shld \pgd,PxD_VALUE_SHIFT,\index
  373. extrd,u,*= \va,63-ASM_PGDIR_SHIFT,64-ASM_PGDIR_SHIFT,%r0
  374. copy \index,\pgd
  375. extrd,u,*<> \va,63-ASM_PGDIR_SHIFT,64-ASM_PGDIR_SHIFT,%r0
  376. ldo ASM_PGD_PMD_OFFSET(\pgd),\pgd
  377. #endif
  378. L2_ptep \pgd,\pte,\index,\va,\fault
  379. .endm
  380. /* Acquire pa_dbit_lock lock. */
  381. .macro dbit_lock spc,tmp,tmp1
  382. #ifdef CONFIG_SMP
  383. cmpib,COND(=),n 0,\spc,2f
  384. load32 PA(pa_dbit_lock),\tmp
  385. 1: LDCW 0(\tmp),\tmp1
  386. cmpib,COND(=) 0,\tmp1,1b
  387. nop
  388. 2:
  389. #endif
  390. .endm
  391. /* Release pa_dbit_lock lock without reloading lock address. */
  392. .macro dbit_unlock0 spc,tmp
  393. #ifdef CONFIG_SMP
  394. or,COND(=) %r0,\spc,%r0
  395. stw \spc,0(\tmp)
  396. #endif
  397. .endm
  398. /* Release pa_dbit_lock lock. */
  399. .macro dbit_unlock1 spc,tmp
  400. #ifdef CONFIG_SMP
  401. load32 PA(pa_dbit_lock),\tmp
  402. dbit_unlock0 \spc,\tmp
  403. #endif
  404. .endm
  405. /* Set the _PAGE_ACCESSED bit of the PTE. Be clever and
  406. * don't needlessly dirty the cache line if it was already set */
  407. .macro update_ptep spc,ptep,pte,tmp,tmp1
  408. #ifdef CONFIG_SMP
  409. or,COND(=) %r0,\spc,%r0
  410. LDREG 0(\ptep),\pte
  411. #endif
  412. ldi _PAGE_ACCESSED,\tmp1
  413. or \tmp1,\pte,\tmp
  414. and,COND(<>) \tmp1,\pte,%r0
  415. STREG \tmp,0(\ptep)
  416. .endm
  417. /* Set the dirty bit (and accessed bit). No need to be
  418. * clever, this is only used from the dirty fault */
  419. .macro update_dirty spc,ptep,pte,tmp
  420. #ifdef CONFIG_SMP
  421. or,COND(=) %r0,\spc,%r0
  422. LDREG 0(\ptep),\pte
  423. #endif
  424. ldi _PAGE_ACCESSED|_PAGE_DIRTY,\tmp
  425. or \tmp,\pte,\pte
  426. STREG \pte,0(\ptep)
  427. .endm
  428. /* bitshift difference between a PFN (based on kernel's PAGE_SIZE)
  429. * to a CPU TLB 4k PFN (4k => 12 bits to shift) */
  430. #define PAGE_ADD_SHIFT (PAGE_SHIFT-12)
  431. /* Drop prot bits and convert to page addr for iitlbt and idtlbt */
  432. .macro convert_for_tlb_insert20 pte
  433. extrd,u \pte,(63-ASM_PFN_PTE_SHIFT)+(63-58)+PAGE_ADD_SHIFT,\
  434. 64-PAGE_SHIFT-PAGE_ADD_SHIFT,\pte
  435. depdi _PAGE_SIZE_ENCODING_DEFAULT,63,\
  436. (63-58)+PAGE_ADD_SHIFT,\pte
  437. .endm
  438. /* Convert the pte and prot to tlb insertion values. How
  439. * this happens is quite subtle, read below */
  440. .macro make_insert_tlb spc,pte,prot
  441. space_to_prot \spc \prot /* create prot id from space */
  442. /* The following is the real subtlety. This is depositing
  443. * T <-> _PAGE_REFTRAP
  444. * D <-> _PAGE_DIRTY
  445. * B <-> _PAGE_DMB (memory break)
  446. *
  447. * Then incredible subtlety: The access rights are
  448. * _PAGE_GATEWAY, _PAGE_EXEC and _PAGE_WRITE
  449. * See 3-14 of the parisc 2.0 manual
  450. *
  451. * Finally, _PAGE_READ goes in the top bit of PL1 (so we
  452. * trigger an access rights trap in user space if the user
  453. * tries to read an unreadable page */
  454. depd \pte,8,7,\prot
  455. /* PAGE_USER indicates the page can be read with user privileges,
  456. * so deposit X1|11 to PL1|PL2 (remember the upper bit of PL1
  457. * contains _PAGE_READ) */
  458. extrd,u,*= \pte,_PAGE_USER_BIT+32,1,%r0
  459. depdi 7,11,3,\prot
  460. /* If we're a gateway page, drop PL2 back to zero for promotion
  461. * to kernel privilege (so we can execute the page as kernel).
  462. * Any privilege promotion page always denys read and write */
  463. extrd,u,*= \pte,_PAGE_GATEWAY_BIT+32,1,%r0
  464. depd %r0,11,2,\prot /* If Gateway, Set PL2 to 0 */
  465. /* Enforce uncacheable pages.
  466. * This should ONLY be use for MMIO on PA 2.0 machines.
  467. * Memory/DMA is cache coherent on all PA2.0 machines we support
  468. * (that means T-class is NOT supported) and the memory controllers
  469. * on most of those machines only handles cache transactions.
  470. */
  471. extrd,u,*= \pte,_PAGE_NO_CACHE_BIT+32,1,%r0
  472. depdi 1,12,1,\prot
  473. /* Drop prot bits and convert to page addr for iitlbt and idtlbt */
  474. convert_for_tlb_insert20 \pte
  475. .endm
  476. /* Identical macro to make_insert_tlb above, except it
  477. * makes the tlb entry for the differently formatted pa11
  478. * insertion instructions */
  479. .macro make_insert_tlb_11 spc,pte,prot
  480. zdep \spc,30,15,\prot
  481. dep \pte,8,7,\prot
  482. extru,= \pte,_PAGE_NO_CACHE_BIT,1,%r0
  483. depi 1,12,1,\prot
  484. extru,= \pte,_PAGE_USER_BIT,1,%r0
  485. depi 7,11,3,\prot /* Set for user space (1 rsvd for read) */
  486. extru,= \pte,_PAGE_GATEWAY_BIT,1,%r0
  487. depi 0,11,2,\prot /* If Gateway, Set PL2 to 0 */
  488. /* Get rid of prot bits and convert to page addr for iitlba */
  489. depi 0,31,ASM_PFN_PTE_SHIFT,\pte
  490. SHRREG \pte,(ASM_PFN_PTE_SHIFT-(31-26)),\pte
  491. .endm
  492. /* This is for ILP32 PA2.0 only. The TLB insertion needs
  493. * to extend into I/O space if the address is 0xfXXXXXXX
  494. * so we extend the f's into the top word of the pte in
  495. * this case */
  496. .macro f_extend pte,tmp
  497. extrd,s \pte,42,4,\tmp
  498. addi,<> 1,\tmp,%r0
  499. extrd,s \pte,63,25,\pte
  500. .endm
  501. /* The alias region is an 8MB aligned 16MB to do clear and
  502. * copy user pages at addresses congruent with the user
  503. * virtual address.
  504. *
  505. * To use the alias page, you set %r26 up with the to TLB
  506. * entry (identifying the physical page) and %r23 up with
  507. * the from tlb entry (or nothing if only a to entry---for
  508. * clear_user_page_asm) */
  509. .macro do_alias spc,tmp,tmp1,va,pte,prot,fault,patype
  510. cmpib,COND(<>),n 0,\spc,\fault
  511. ldil L%(TMPALIAS_MAP_START),\tmp
  512. #if defined(CONFIG_64BIT) && (TMPALIAS_MAP_START >= 0x80000000)
  513. /* on LP64, ldi will sign extend into the upper 32 bits,
  514. * which is behaviour we don't want */
  515. depdi 0,31,32,\tmp
  516. #endif
  517. copy \va,\tmp1
  518. depi 0,31,23,\tmp1
  519. cmpb,COND(<>),n \tmp,\tmp1,\fault
  520. mfctl %cr19,\tmp /* iir */
  521. /* get the opcode (first six bits) into \tmp */
  522. extrw,u \tmp,5,6,\tmp
  523. /*
  524. * Only setting the T bit prevents data cache movein
  525. * Setting access rights to zero prevents instruction cache movein
  526. *
  527. * Note subtlety here: _PAGE_GATEWAY, _PAGE_EXEC and _PAGE_WRITE go
  528. * to type field and _PAGE_READ goes to top bit of PL1
  529. */
  530. ldi (_PAGE_REFTRAP|_PAGE_READ|_PAGE_WRITE),\prot
  531. /*
  532. * so if the opcode is one (i.e. this is a memory management
  533. * instruction) nullify the next load so \prot is only T.
  534. * Otherwise this is a normal data operation
  535. */
  536. cmpiclr,= 0x01,\tmp,%r0
  537. ldi (_PAGE_DIRTY|_PAGE_READ|_PAGE_WRITE),\prot
  538. .ifc \patype,20
  539. depd,z \prot,8,7,\prot
  540. .else
  541. .ifc \patype,11
  542. depw,z \prot,8,7,\prot
  543. .else
  544. .error "undefined PA type to do_alias"
  545. .endif
  546. .endif
  547. /*
  548. * OK, it is in the temp alias region, check whether "from" or "to".
  549. * Check "subtle" note in pacache.S re: r23/r26.
  550. */
  551. #ifdef CONFIG_64BIT
  552. extrd,u,*= \va,41,1,%r0
  553. #else
  554. extrw,u,= \va,9,1,%r0
  555. #endif
  556. or,COND(tr) %r23,%r0,\pte
  557. or %r26,%r0,\pte
  558. .endm
  559. /*
  560. * Align fault_vector_20 on 4K boundary so that both
  561. * fault_vector_11 and fault_vector_20 are on the
  562. * same page. This is only necessary as long as we
  563. * write protect the kernel text, which we may stop
  564. * doing once we use large page translations to cover
  565. * the static part of the kernel address space.
  566. */
  567. .text
  568. .align 4096
  569. ENTRY(fault_vector_20)
  570. /* First vector is invalid (0) */
  571. .ascii "cows can fly"
  572. .byte 0
  573. .align 32
  574. hpmc 1
  575. def 2
  576. def 3
  577. extint 4
  578. def 5
  579. itlb_20 6
  580. def 7
  581. def 8
  582. def 9
  583. def 10
  584. def 11
  585. def 12
  586. def 13
  587. def 14
  588. dtlb_20 15
  589. naitlb_20 16
  590. nadtlb_20 17
  591. def 18
  592. def 19
  593. dbit_20 20
  594. def 21
  595. def 22
  596. def 23
  597. def 24
  598. def 25
  599. def 26
  600. def 27
  601. def 28
  602. def 29
  603. def 30
  604. def 31
  605. END(fault_vector_20)
  606. #ifndef CONFIG_64BIT
  607. .align 2048
  608. ENTRY(fault_vector_11)
  609. /* First vector is invalid (0) */
  610. .ascii "cows can fly"
  611. .byte 0
  612. .align 32
  613. hpmc 1
  614. def 2
  615. def 3
  616. extint 4
  617. def 5
  618. itlb_11 6
  619. def 7
  620. def 8
  621. def 9
  622. def 10
  623. def 11
  624. def 12
  625. def 13
  626. def 14
  627. dtlb_11 15
  628. naitlb_11 16
  629. nadtlb_11 17
  630. def 18
  631. def 19
  632. dbit_11 20
  633. def 21
  634. def 22
  635. def 23
  636. def 24
  637. def 25
  638. def 26
  639. def 27
  640. def 28
  641. def 29
  642. def 30
  643. def 31
  644. END(fault_vector_11)
  645. #endif
  646. /* Fault vector is separately protected and *must* be on its own page */
  647. .align PAGE_SIZE
  648. ENTRY(end_fault_vector)
  649. .import handle_interruption,code
  650. .import do_cpu_irq_mask,code
  651. /*
  652. * Child Returns here
  653. *
  654. * copy_thread moved args into task save area.
  655. */
  656. ENTRY(ret_from_kernel_thread)
  657. /* Call schedule_tail first though */
  658. BL schedule_tail, %r2
  659. nop
  660. LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30), %r1
  661. LDREG TASK_PT_GR25(%r1), %r26
  662. #ifdef CONFIG_64BIT
  663. LDREG TASK_PT_GR27(%r1), %r27
  664. #endif
  665. LDREG TASK_PT_GR26(%r1), %r1
  666. ble 0(%sr7, %r1)
  667. copy %r31, %r2
  668. b finish_child_return
  669. nop
  670. ENDPROC(ret_from_kernel_thread)
  671. /*
  672. * struct task_struct *_switch_to(struct task_struct *prev,
  673. * struct task_struct *next)
  674. *
  675. * switch kernel stacks and return prev */
  676. ENTRY(_switch_to)
  677. STREG %r2, -RP_OFFSET(%r30)
  678. callee_save_float
  679. callee_save
  680. load32 _switch_to_ret, %r2
  681. STREG %r2, TASK_PT_KPC(%r26)
  682. LDREG TASK_PT_KPC(%r25), %r2
  683. STREG %r30, TASK_PT_KSP(%r26)
  684. LDREG TASK_PT_KSP(%r25), %r30
  685. LDREG TASK_THREAD_INFO(%r25), %r25
  686. bv %r0(%r2)
  687. mtctl %r25,%cr30
  688. _switch_to_ret:
  689. mtctl %r0, %cr0 /* Needed for single stepping */
  690. callee_rest
  691. callee_rest_float
  692. LDREG -RP_OFFSET(%r30), %r2
  693. bv %r0(%r2)
  694. copy %r26, %r28
  695. ENDPROC(_switch_to)
  696. /*
  697. * Common rfi return path for interruptions, kernel execve, and
  698. * sys_rt_sigreturn (sometimes). The sys_rt_sigreturn syscall will
  699. * return via this path if the signal was received when the process
  700. * was running; if the process was blocked on a syscall then the
  701. * normal syscall_exit path is used. All syscalls for traced
  702. * proceses exit via intr_restore.
  703. *
  704. * XXX If any syscalls that change a processes space id ever exit
  705. * this way, then we will need to copy %sr3 in to PT_SR[3..7], and
  706. * adjust IASQ[0..1].
  707. *
  708. */
  709. .align PAGE_SIZE
  710. ENTRY(syscall_exit_rfi)
  711. mfctl %cr30,%r16
  712. LDREG TI_TASK(%r16), %r16 /* thread_info -> task_struct */
  713. ldo TASK_REGS(%r16),%r16
  714. /* Force iaoq to userspace, as the user has had access to our current
  715. * context via sigcontext. Also Filter the PSW for the same reason.
  716. */
  717. LDREG PT_IAOQ0(%r16),%r19
  718. depi 3,31,2,%r19
  719. STREG %r19,PT_IAOQ0(%r16)
  720. LDREG PT_IAOQ1(%r16),%r19
  721. depi 3,31,2,%r19
  722. STREG %r19,PT_IAOQ1(%r16)
  723. LDREG PT_PSW(%r16),%r19
  724. load32 USER_PSW_MASK,%r1
  725. #ifdef CONFIG_64BIT
  726. load32 USER_PSW_HI_MASK,%r20
  727. depd %r20,31,32,%r1
  728. #endif
  729. and %r19,%r1,%r19 /* Mask out bits that user shouldn't play with */
  730. load32 USER_PSW,%r1
  731. or %r19,%r1,%r19 /* Make sure default USER_PSW bits are set */
  732. STREG %r19,PT_PSW(%r16)
  733. /*
  734. * If we aren't being traced, we never saved space registers
  735. * (we don't store them in the sigcontext), so set them
  736. * to "proper" values now (otherwise we'll wind up restoring
  737. * whatever was last stored in the task structure, which might
  738. * be inconsistent if an interrupt occurred while on the gateway
  739. * page). Note that we may be "trashing" values the user put in
  740. * them, but we don't support the user changing them.
  741. */
  742. STREG %r0,PT_SR2(%r16)
  743. mfsp %sr3,%r19
  744. STREG %r19,PT_SR0(%r16)
  745. STREG %r19,PT_SR1(%r16)
  746. STREG %r19,PT_SR3(%r16)
  747. STREG %r19,PT_SR4(%r16)
  748. STREG %r19,PT_SR5(%r16)
  749. STREG %r19,PT_SR6(%r16)
  750. STREG %r19,PT_SR7(%r16)
  751. intr_return:
  752. /* check for reschedule */
  753. mfctl %cr30,%r1
  754. LDREG TI_FLAGS(%r1),%r19 /* sched.h: TIF_NEED_RESCHED */
  755. bb,<,n %r19,31-TIF_NEED_RESCHED,intr_do_resched /* forward */
  756. .import do_notify_resume,code
  757. intr_check_sig:
  758. /* As above */
  759. mfctl %cr30,%r1
  760. LDREG TI_FLAGS(%r1),%r19
  761. ldi (_TIF_SIGPENDING|_TIF_NOTIFY_RESUME), %r20
  762. and,COND(<>) %r19, %r20, %r0
  763. b,n intr_restore /* skip past if we've nothing to do */
  764. /* This check is critical to having LWS
  765. * working. The IASQ is zero on the gateway
  766. * page and we cannot deliver any signals until
  767. * we get off the gateway page.
  768. *
  769. * Only do signals if we are returning to user space
  770. */
  771. LDREG PT_IASQ0(%r16), %r20
  772. cmpib,COND(=),n 0,%r20,intr_restore /* backward */
  773. LDREG PT_IASQ1(%r16), %r20
  774. cmpib,COND(=),n 0,%r20,intr_restore /* backward */
  775. /* NOTE: We need to enable interrupts if we have to deliver
  776. * signals. We used to do this earlier but it caused kernel
  777. * stack overflows. */
  778. ssm PSW_SM_I, %r0
  779. copy %r0, %r25 /* long in_syscall = 0 */
  780. #ifdef CONFIG_64BIT
  781. ldo -16(%r30),%r29 /* Reference param save area */
  782. #endif
  783. BL do_notify_resume,%r2
  784. copy %r16, %r26 /* struct pt_regs *regs */
  785. b,n intr_check_sig
  786. intr_restore:
  787. copy %r16,%r29
  788. ldo PT_FR31(%r29),%r1
  789. rest_fp %r1
  790. rest_general %r29
  791. /* inverse of virt_map */
  792. pcxt_ssm_bug
  793. rsm PSW_SM_QUIET,%r0 /* prepare for rfi */
  794. tophys_r1 %r29
  795. /* Restore space id's and special cr's from PT_REGS
  796. * structure pointed to by r29
  797. */
  798. rest_specials %r29
  799. /* IMPORTANT: rest_stack restores r29 last (we are using it)!
  800. * It also restores r1 and r30.
  801. */
  802. rest_stack
  803. rfi
  804. nop
  805. #ifndef CONFIG_PREEMPT
  806. # define intr_do_preempt intr_restore
  807. #endif /* !CONFIG_PREEMPT */
  808. .import schedule,code
  809. intr_do_resched:
  810. /* Only call schedule on return to userspace. If we're returning
  811. * to kernel space, we may schedule if CONFIG_PREEMPT, otherwise
  812. * we jump back to intr_restore.
  813. */
  814. LDREG PT_IASQ0(%r16), %r20
  815. cmpib,COND(=) 0, %r20, intr_do_preempt
  816. nop
  817. LDREG PT_IASQ1(%r16), %r20
  818. cmpib,COND(=) 0, %r20, intr_do_preempt
  819. nop
  820. /* NOTE: We need to enable interrupts if we schedule. We used
  821. * to do this earlier but it caused kernel stack overflows. */
  822. ssm PSW_SM_I, %r0
  823. #ifdef CONFIG_64BIT
  824. ldo -16(%r30),%r29 /* Reference param save area */
  825. #endif
  826. ldil L%intr_check_sig, %r2
  827. #ifndef CONFIG_64BIT
  828. b schedule
  829. #else
  830. load32 schedule, %r20
  831. bv %r0(%r20)
  832. #endif
  833. ldo R%intr_check_sig(%r2), %r2
  834. /* preempt the current task on returning to kernel
  835. * mode from an interrupt, iff need_resched is set,
  836. * and preempt_count is 0. otherwise, we continue on
  837. * our merry way back to the current running task.
  838. */
  839. #ifdef CONFIG_PREEMPT
  840. .import preempt_schedule_irq,code
  841. intr_do_preempt:
  842. rsm PSW_SM_I, %r0 /* disable interrupts */
  843. /* current_thread_info()->preempt_count */
  844. mfctl %cr30, %r1
  845. LDREG TI_PRE_COUNT(%r1), %r19
  846. cmpib,COND(<>) 0, %r19, intr_restore /* if preempt_count > 0 */
  847. nop /* prev insn branched backwards */
  848. /* check if we interrupted a critical path */
  849. LDREG PT_PSW(%r16), %r20
  850. bb,<,n %r20, 31 - PSW_SM_I, intr_restore
  851. nop
  852. BL preempt_schedule_irq, %r2
  853. nop
  854. b,n intr_restore /* ssm PSW_SM_I done by intr_restore */
  855. #endif /* CONFIG_PREEMPT */
  856. /*
  857. * External interrupts.
  858. */
  859. intr_extint:
  860. cmpib,COND(=),n 0,%r16,1f
  861. get_stack_use_cr30
  862. b,n 2f
  863. 1:
  864. get_stack_use_r30
  865. 2:
  866. save_specials %r29
  867. virt_map
  868. save_general %r29
  869. ldo PT_FR0(%r29), %r24
  870. save_fp %r24
  871. loadgp
  872. copy %r29, %r26 /* arg0 is pt_regs */
  873. copy %r29, %r16 /* save pt_regs */
  874. ldil L%intr_return, %r2
  875. #ifdef CONFIG_64BIT
  876. ldo -16(%r30),%r29 /* Reference param save area */
  877. #endif
  878. b do_cpu_irq_mask
  879. ldo R%intr_return(%r2), %r2 /* return to intr_return, not here */
  880. ENDPROC(syscall_exit_rfi)
  881. /* Generic interruptions (illegal insn, unaligned, page fault, etc) */
  882. ENTRY(intr_save) /* for os_hpmc */
  883. mfsp %sr7,%r16
  884. cmpib,COND(=),n 0,%r16,1f
  885. get_stack_use_cr30
  886. b 2f
  887. copy %r8,%r26
  888. 1:
  889. get_stack_use_r30
  890. copy %r8,%r26
  891. 2:
  892. save_specials %r29
  893. /* If this trap is a itlb miss, skip saving/adjusting isr/ior */
  894. /*
  895. * FIXME: 1) Use a #define for the hardwired "6" below (and in
  896. * traps.c.
  897. * 2) Once we start executing code above 4 Gb, we need
  898. * to adjust iasq/iaoq here in the same way we
  899. * adjust isr/ior below.
  900. */
  901. cmpib,COND(=),n 6,%r26,skip_save_ior
  902. mfctl %cr20, %r16 /* isr */
  903. nop /* serialize mfctl on PA 2.0 to avoid 4 cycle penalty */
  904. mfctl %cr21, %r17 /* ior */
  905. #ifdef CONFIG_64BIT
  906. /*
  907. * If the interrupted code was running with W bit off (32 bit),
  908. * clear the b bits (bits 0 & 1) in the ior.
  909. * save_specials left ipsw value in r8 for us to test.
  910. */
  911. extrd,u,*<> %r8,PSW_W_BIT,1,%r0
  912. depdi 0,1,2,%r17
  913. /*
  914. * FIXME: This code has hardwired assumptions about the split
  915. * between space bits and offset bits. This will change
  916. * when we allow alternate page sizes.
  917. */
  918. /* adjust isr/ior. */
  919. extrd,u %r16,63,SPACEID_SHIFT,%r1 /* get high bits from isr for ior */
  920. depd %r1,31,SPACEID_SHIFT,%r17 /* deposit them into ior */
  921. depdi 0,63,SPACEID_SHIFT,%r16 /* clear them from isr */
  922. #endif
  923. STREG %r16, PT_ISR(%r29)
  924. STREG %r17, PT_IOR(%r29)
  925. skip_save_ior:
  926. virt_map
  927. save_general %r29
  928. ldo PT_FR0(%r29), %r25
  929. save_fp %r25
  930. loadgp
  931. copy %r29, %r25 /* arg1 is pt_regs */
  932. #ifdef CONFIG_64BIT
  933. ldo -16(%r30),%r29 /* Reference param save area */
  934. #endif
  935. ldil L%intr_check_sig, %r2
  936. copy %r25, %r16 /* save pt_regs */
  937. b handle_interruption
  938. ldo R%intr_check_sig(%r2), %r2
  939. ENDPROC(intr_save)
  940. /*
  941. * Note for all tlb miss handlers:
  942. *
  943. * cr24 contains a pointer to the kernel address space
  944. * page directory.
  945. *
  946. * cr25 contains a pointer to the current user address
  947. * space page directory.
  948. *
  949. * sr3 will contain the space id of the user address space
  950. * of the current running thread while that thread is
  951. * running in the kernel.
  952. */
  953. /*
  954. * register number allocations. Note that these are all
  955. * in the shadowed registers
  956. */
  957. t0 = r1 /* temporary register 0 */
  958. va = r8 /* virtual address for which the trap occurred */
  959. t1 = r9 /* temporary register 1 */
  960. pte = r16 /* pte/phys page # */
  961. prot = r17 /* prot bits */
  962. spc = r24 /* space for which the trap occurred */
  963. ptp = r25 /* page directory/page table pointer */
  964. #ifdef CONFIG_64BIT
  965. dtlb_miss_20w:
  966. space_adjust spc,va,t0
  967. get_pgd spc,ptp
  968. space_check spc,t0,dtlb_fault
  969. L3_ptep ptp,pte,t0,va,dtlb_check_alias_20w
  970. dbit_lock spc,t0,t1
  971. update_ptep spc,ptp,pte,t0,t1
  972. make_insert_tlb spc,pte,prot
  973. idtlbt pte,prot
  974. dbit_unlock1 spc,t0
  975. rfir
  976. nop
  977. dtlb_check_alias_20w:
  978. do_alias spc,t0,t1,va,pte,prot,dtlb_fault,20
  979. idtlbt pte,prot
  980. rfir
  981. nop
  982. nadtlb_miss_20w:
  983. space_adjust spc,va,t0
  984. get_pgd spc,ptp
  985. space_check spc,t0,nadtlb_fault
  986. L3_ptep ptp,pte,t0,va,nadtlb_check_alias_20w
  987. dbit_lock spc,t0,t1
  988. update_ptep spc,ptp,pte,t0,t1
  989. make_insert_tlb spc,pte,prot
  990. idtlbt pte,prot
  991. dbit_unlock1 spc,t0
  992. rfir
  993. nop
  994. nadtlb_check_alias_20w:
  995. do_alias spc,t0,t1,va,pte,prot,nadtlb_emulate,20
  996. idtlbt pte,prot
  997. rfir
  998. nop
  999. #else
  1000. dtlb_miss_11:
  1001. get_pgd spc,ptp
  1002. space_check spc,t0,dtlb_fault
  1003. L2_ptep ptp,pte,t0,va,dtlb_check_alias_11
  1004. dbit_lock spc,t0,t1
  1005. update_ptep spc,ptp,pte,t0,t1
  1006. make_insert_tlb_11 spc,pte,prot
  1007. mfsp %sr1,t0 /* Save sr1 so we can use it in tlb inserts */
  1008. mtsp spc,%sr1
  1009. idtlba pte,(%sr1,va)
  1010. idtlbp prot,(%sr1,va)
  1011. mtsp t0, %sr1 /* Restore sr1 */
  1012. dbit_unlock1 spc,t0
  1013. rfir
  1014. nop
  1015. dtlb_check_alias_11:
  1016. do_alias spc,t0,t1,va,pte,prot,dtlb_fault,11
  1017. idtlba pte,(va)
  1018. idtlbp prot,(va)
  1019. rfir
  1020. nop
  1021. nadtlb_miss_11:
  1022. get_pgd spc,ptp
  1023. space_check spc,t0,nadtlb_fault
  1024. L2_ptep ptp,pte,t0,va,nadtlb_check_alias_11
  1025. dbit_lock spc,t0,t1
  1026. update_ptep spc,ptp,pte,t0,t1
  1027. make_insert_tlb_11 spc,pte,prot
  1028. mfsp %sr1,t0 /* Save sr1 so we can use it in tlb inserts */
  1029. mtsp spc,%sr1
  1030. idtlba pte,(%sr1,va)
  1031. idtlbp prot,(%sr1,va)
  1032. mtsp t0, %sr1 /* Restore sr1 */
  1033. dbit_unlock1 spc,t0
  1034. rfir
  1035. nop
  1036. nadtlb_check_alias_11:
  1037. do_alias spc,t0,t1,va,pte,prot,nadtlb_emulate,11
  1038. idtlba pte,(va)
  1039. idtlbp prot,(va)
  1040. rfir
  1041. nop
  1042. dtlb_miss_20:
  1043. space_adjust spc,va,t0
  1044. get_pgd spc,ptp
  1045. space_check spc,t0,dtlb_fault
  1046. L2_ptep ptp,pte,t0,va,dtlb_check_alias_20
  1047. dbit_lock spc,t0,t1
  1048. update_ptep spc,ptp,pte,t0,t1
  1049. make_insert_tlb spc,pte,prot
  1050. f_extend pte,t0
  1051. idtlbt pte,prot
  1052. dbit_unlock1 spc,t0
  1053. rfir
  1054. nop
  1055. dtlb_check_alias_20:
  1056. do_alias spc,t0,t1,va,pte,prot,dtlb_fault,20
  1057. idtlbt pte,prot
  1058. rfir
  1059. nop
  1060. nadtlb_miss_20:
  1061. get_pgd spc,ptp
  1062. space_check spc,t0,nadtlb_fault
  1063. L2_ptep ptp,pte,t0,va,nadtlb_check_alias_20
  1064. dbit_lock spc,t0,t1
  1065. update_ptep spc,ptp,pte,t0,t1
  1066. make_insert_tlb spc,pte,prot
  1067. f_extend pte,t0
  1068. idtlbt pte,prot
  1069. dbit_unlock1 spc,t0
  1070. rfir
  1071. nop
  1072. nadtlb_check_alias_20:
  1073. do_alias spc,t0,t1,va,pte,prot,nadtlb_emulate,20
  1074. idtlbt pte,prot
  1075. rfir
  1076. nop
  1077. #endif
  1078. nadtlb_emulate:
  1079. /*
  1080. * Non access misses can be caused by fdc,fic,pdc,lpa,probe and
  1081. * probei instructions. We don't want to fault for these
  1082. * instructions (not only does it not make sense, it can cause
  1083. * deadlocks, since some flushes are done with the mmap
  1084. * semaphore held). If the translation doesn't exist, we can't
  1085. * insert a translation, so have to emulate the side effects
  1086. * of the instruction. Since we don't insert a translation
  1087. * we can get a lot of faults during a flush loop, so it makes
  1088. * sense to try to do it here with minimum overhead. We only
  1089. * emulate fdc,fic,pdc,probew,prober instructions whose base
  1090. * and index registers are not shadowed. We defer everything
  1091. * else to the "slow" path.
  1092. */
  1093. mfctl %cr19,%r9 /* Get iir */
  1094. /* PA 2.0 Arch Ref. Book pg 382 has a good description of the insn bits.
  1095. Checks for fdc,fdce,pdc,"fic,4f",prober,probeir,probew, probeiw */
  1096. /* Checks for fdc,fdce,pdc,"fic,4f" only */
  1097. ldi 0x280,%r16
  1098. and %r9,%r16,%r17
  1099. cmpb,<>,n %r16,%r17,nadtlb_probe_check
  1100. bb,>=,n %r9,26,nadtlb_nullify /* m bit not set, just nullify */
  1101. BL get_register,%r25
  1102. extrw,u %r9,15,5,%r8 /* Get index register # */
  1103. cmpib,COND(=),n -1,%r1,nadtlb_fault /* have to use slow path */
  1104. copy %r1,%r24
  1105. BL get_register,%r25
  1106. extrw,u %r9,10,5,%r8 /* Get base register # */
  1107. cmpib,COND(=),n -1,%r1,nadtlb_fault /* have to use slow path */
  1108. BL set_register,%r25
  1109. add,l %r1,%r24,%r1 /* doesn't affect c/b bits */
  1110. nadtlb_nullify:
  1111. mfctl %ipsw,%r8
  1112. ldil L%PSW_N,%r9
  1113. or %r8,%r9,%r8 /* Set PSW_N */
  1114. mtctl %r8,%ipsw
  1115. rfir
  1116. nop
  1117. /*
  1118. When there is no translation for the probe address then we
  1119. must nullify the insn and return zero in the target regsiter.
  1120. This will indicate to the calling code that it does not have
  1121. write/read privileges to this address.
  1122. This should technically work for prober and probew in PA 1.1,
  1123. and also probe,r and probe,w in PA 2.0
  1124. WARNING: USE ONLY NON-SHADOW REGISTERS WITH PROBE INSN!
  1125. THE SLOW-PATH EMULATION HAS NOT BEEN WRITTEN YET.
  1126. */
  1127. nadtlb_probe_check:
  1128. ldi 0x80,%r16
  1129. and %r9,%r16,%r17
  1130. cmpb,<>,n %r16,%r17,nadtlb_fault /* Must be probe,[rw]*/
  1131. BL get_register,%r25 /* Find the target register */
  1132. extrw,u %r9,31,5,%r8 /* Get target register */
  1133. cmpib,COND(=),n -1,%r1,nadtlb_fault /* have to use slow path */
  1134. BL set_register,%r25
  1135. copy %r0,%r1 /* Write zero to target register */
  1136. b nadtlb_nullify /* Nullify return insn */
  1137. nop
  1138. #ifdef CONFIG_64BIT
  1139. itlb_miss_20w:
  1140. /*
  1141. * I miss is a little different, since we allow users to fault
  1142. * on the gateway page which is in the kernel address space.
  1143. */
  1144. space_adjust spc,va,t0
  1145. get_pgd spc,ptp
  1146. space_check spc,t0,itlb_fault
  1147. L3_ptep ptp,pte,t0,va,itlb_fault
  1148. dbit_lock spc,t0,t1
  1149. update_ptep spc,ptp,pte,t0,t1
  1150. make_insert_tlb spc,pte,prot
  1151. iitlbt pte,prot
  1152. dbit_unlock1 spc,t0
  1153. rfir
  1154. nop
  1155. naitlb_miss_20w:
  1156. /*
  1157. * I miss is a little different, since we allow users to fault
  1158. * on the gateway page which is in the kernel address space.
  1159. */
  1160. space_adjust spc,va,t0
  1161. get_pgd spc,ptp
  1162. space_check spc,t0,naitlb_fault
  1163. L3_ptep ptp,pte,t0,va,naitlb_check_alias_20w
  1164. dbit_lock spc,t0,t1
  1165. update_ptep spc,ptp,pte,t0,t1
  1166. make_insert_tlb spc,pte,prot
  1167. iitlbt pte,prot
  1168. dbit_unlock1 spc,t0
  1169. rfir
  1170. nop
  1171. naitlb_check_alias_20w:
  1172. do_alias spc,t0,t1,va,pte,prot,naitlb_fault,20
  1173. iitlbt pte,prot
  1174. rfir
  1175. nop
  1176. #else
  1177. itlb_miss_11:
  1178. get_pgd spc,ptp
  1179. space_check spc,t0,itlb_fault
  1180. L2_ptep ptp,pte,t0,va,itlb_fault
  1181. dbit_lock spc,t0,t1
  1182. update_ptep spc,ptp,pte,t0,t1
  1183. make_insert_tlb_11 spc,pte,prot
  1184. mfsp %sr1,t0 /* Save sr1 so we can use it in tlb inserts */
  1185. mtsp spc,%sr1
  1186. iitlba pte,(%sr1,va)
  1187. iitlbp prot,(%sr1,va)
  1188. mtsp t0, %sr1 /* Restore sr1 */
  1189. dbit_unlock1 spc,t0
  1190. rfir
  1191. nop
  1192. naitlb_miss_11:
  1193. get_pgd spc,ptp
  1194. space_check spc,t0,naitlb_fault
  1195. L2_ptep ptp,pte,t0,va,naitlb_check_alias_11
  1196. dbit_lock spc,t0,t1
  1197. update_ptep spc,ptp,pte,t0,t1
  1198. make_insert_tlb_11 spc,pte,prot
  1199. mfsp %sr1,t0 /* Save sr1 so we can use it in tlb inserts */
  1200. mtsp spc,%sr1
  1201. iitlba pte,(%sr1,va)
  1202. iitlbp prot,(%sr1,va)
  1203. mtsp t0, %sr1 /* Restore sr1 */
  1204. dbit_unlock1 spc,t0
  1205. rfir
  1206. nop
  1207. naitlb_check_alias_11:
  1208. do_alias spc,t0,t1,va,pte,prot,itlb_fault,11
  1209. iitlba pte,(%sr0, va)
  1210. iitlbp prot,(%sr0, va)
  1211. rfir
  1212. nop
  1213. itlb_miss_20:
  1214. get_pgd spc,ptp
  1215. space_check spc,t0,itlb_fault
  1216. L2_ptep ptp,pte,t0,va,itlb_fault
  1217. dbit_lock spc,t0,t1
  1218. update_ptep spc,ptp,pte,t0,t1
  1219. make_insert_tlb spc,pte,prot
  1220. f_extend pte,t0
  1221. iitlbt pte,prot
  1222. dbit_unlock1 spc,t0
  1223. rfir
  1224. nop
  1225. naitlb_miss_20:
  1226. get_pgd spc,ptp
  1227. space_check spc,t0,naitlb_fault
  1228. L2_ptep ptp,pte,t0,va,naitlb_check_alias_20
  1229. dbit_lock spc,t0,t1
  1230. update_ptep spc,ptp,pte,t0,t1
  1231. make_insert_tlb spc,pte,prot
  1232. f_extend pte,t0
  1233. iitlbt pte,prot
  1234. dbit_unlock1 spc,t0
  1235. rfir
  1236. nop
  1237. naitlb_check_alias_20:
  1238. do_alias spc,t0,t1,va,pte,prot,naitlb_fault,20
  1239. iitlbt pte,prot
  1240. rfir
  1241. nop
  1242. #endif
  1243. #ifdef CONFIG_64BIT
  1244. dbit_trap_20w:
  1245. space_adjust spc,va,t0
  1246. get_pgd spc,ptp
  1247. space_check spc,t0,dbit_fault
  1248. L3_ptep ptp,pte,t0,va,dbit_fault
  1249. dbit_lock spc,t0,t1
  1250. update_dirty spc,ptp,pte,t1
  1251. make_insert_tlb spc,pte,prot
  1252. idtlbt pte,prot
  1253. dbit_unlock0 spc,t0
  1254. rfir
  1255. nop
  1256. #else
  1257. dbit_trap_11:
  1258. get_pgd spc,ptp
  1259. space_check spc,t0,dbit_fault
  1260. L2_ptep ptp,pte,t0,va,dbit_fault
  1261. dbit_lock spc,t0,t1
  1262. update_dirty spc,ptp,pte,t1
  1263. make_insert_tlb_11 spc,pte,prot
  1264. mfsp %sr1,t1 /* Save sr1 so we can use it in tlb inserts */
  1265. mtsp spc,%sr1
  1266. idtlba pte,(%sr1,va)
  1267. idtlbp prot,(%sr1,va)
  1268. mtsp t1, %sr1 /* Restore sr1 */
  1269. dbit_unlock0 spc,t0
  1270. rfir
  1271. nop
  1272. dbit_trap_20:
  1273. get_pgd spc,ptp
  1274. space_check spc,t0,dbit_fault
  1275. L2_ptep ptp,pte,t0,va,dbit_fault
  1276. dbit_lock spc,t0,t1
  1277. update_dirty spc,ptp,pte,t1
  1278. make_insert_tlb spc,pte,prot
  1279. f_extend pte,t1
  1280. idtlbt pte,prot
  1281. dbit_unlock0 spc,t0
  1282. rfir
  1283. nop
  1284. #endif
  1285. .import handle_interruption,code
  1286. kernel_bad_space:
  1287. b intr_save
  1288. ldi 31,%r8 /* Use an unused code */
  1289. dbit_fault:
  1290. b intr_save
  1291. ldi 20,%r8
  1292. itlb_fault:
  1293. b intr_save
  1294. ldi 6,%r8
  1295. nadtlb_fault:
  1296. b intr_save
  1297. ldi 17,%r8
  1298. naitlb_fault:
  1299. b intr_save
  1300. ldi 16,%r8
  1301. dtlb_fault:
  1302. b intr_save
  1303. ldi 15,%r8
  1304. /* Register saving semantics for system calls:
  1305. %r1 clobbered by system call macro in userspace
  1306. %r2 saved in PT_REGS by gateway page
  1307. %r3 - %r18 preserved by C code (saved by signal code)
  1308. %r19 - %r20 saved in PT_REGS by gateway page
  1309. %r21 - %r22 non-standard syscall args
  1310. stored in kernel stack by gateway page
  1311. %r23 - %r26 arg3-arg0, saved in PT_REGS by gateway page
  1312. %r27 - %r30 saved in PT_REGS by gateway page
  1313. %r31 syscall return pointer
  1314. */
  1315. /* Floating point registers (FIXME: what do we do with these?)
  1316. %fr0 - %fr3 status/exception, not preserved
  1317. %fr4 - %fr7 arguments
  1318. %fr8 - %fr11 not preserved by C code
  1319. %fr12 - %fr21 preserved by C code
  1320. %fr22 - %fr31 not preserved by C code
  1321. */
  1322. .macro reg_save regs
  1323. STREG %r3, PT_GR3(\regs)
  1324. STREG %r4, PT_GR4(\regs)
  1325. STREG %r5, PT_GR5(\regs)
  1326. STREG %r6, PT_GR6(\regs)
  1327. STREG %r7, PT_GR7(\regs)
  1328. STREG %r8, PT_GR8(\regs)
  1329. STREG %r9, PT_GR9(\regs)
  1330. STREG %r10,PT_GR10(\regs)
  1331. STREG %r11,PT_GR11(\regs)
  1332. STREG %r12,PT_GR12(\regs)
  1333. STREG %r13,PT_GR13(\regs)
  1334. STREG %r14,PT_GR14(\regs)
  1335. STREG %r15,PT_GR15(\regs)
  1336. STREG %r16,PT_GR16(\regs)
  1337. STREG %r17,PT_GR17(\regs)
  1338. STREG %r18,PT_GR18(\regs)
  1339. .endm
  1340. .macro reg_restore regs
  1341. LDREG PT_GR3(\regs), %r3
  1342. LDREG PT_GR4(\regs), %r4
  1343. LDREG PT_GR5(\regs), %r5
  1344. LDREG PT_GR6(\regs), %r6
  1345. LDREG PT_GR7(\regs), %r7
  1346. LDREG PT_GR8(\regs), %r8
  1347. LDREG PT_GR9(\regs), %r9
  1348. LDREG PT_GR10(\regs),%r10
  1349. LDREG PT_GR11(\regs),%r11
  1350. LDREG PT_GR12(\regs),%r12
  1351. LDREG PT_GR13(\regs),%r13
  1352. LDREG PT_GR14(\regs),%r14
  1353. LDREG PT_GR15(\regs),%r15
  1354. LDREG PT_GR16(\regs),%r16
  1355. LDREG PT_GR17(\regs),%r17
  1356. LDREG PT_GR18(\regs),%r18
  1357. .endm
  1358. .macro fork_like name
  1359. ENTRY(sys_\name\()_wrapper)
  1360. LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30), %r1
  1361. ldo TASK_REGS(%r1),%r1
  1362. reg_save %r1
  1363. mfctl %cr27, %r28
  1364. ldil L%sys_\name, %r31
  1365. be R%sys_\name(%sr4,%r31)
  1366. STREG %r28, PT_CR27(%r1)
  1367. ENDPROC(sys_\name\()_wrapper)
  1368. .endm
  1369. fork_like clone
  1370. fork_like fork
  1371. fork_like vfork
  1372. /* Set the return value for the child */
  1373. ENTRY(child_return)
  1374. BL schedule_tail, %r2
  1375. nop
  1376. finish_child_return:
  1377. LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30), %r1
  1378. ldo TASK_REGS(%r1),%r1 /* get pt regs */
  1379. LDREG PT_CR27(%r1), %r3
  1380. mtctl %r3, %cr27
  1381. reg_restore %r1
  1382. b syscall_exit
  1383. copy %r0,%r28
  1384. ENDPROC(child_return)
  1385. ENTRY(sys_rt_sigreturn_wrapper)
  1386. LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r26
  1387. ldo TASK_REGS(%r26),%r26 /* get pt regs */
  1388. /* Don't save regs, we are going to restore them from sigcontext. */
  1389. STREG %r2, -RP_OFFSET(%r30)
  1390. #ifdef CONFIG_64BIT
  1391. ldo FRAME_SIZE(%r30), %r30
  1392. BL sys_rt_sigreturn,%r2
  1393. ldo -16(%r30),%r29 /* Reference param save area */
  1394. #else
  1395. BL sys_rt_sigreturn,%r2
  1396. ldo FRAME_SIZE(%r30), %r30
  1397. #endif
  1398. ldo -FRAME_SIZE(%r30), %r30
  1399. LDREG -RP_OFFSET(%r30), %r2
  1400. /* FIXME: I think we need to restore a few more things here. */
  1401. LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r1
  1402. ldo TASK_REGS(%r1),%r1 /* get pt regs */
  1403. reg_restore %r1
  1404. /* If the signal was received while the process was blocked on a
  1405. * syscall, then r2 will take us to syscall_exit; otherwise r2 will
  1406. * take us to syscall_exit_rfi and on to intr_return.
  1407. */
  1408. bv %r0(%r2)
  1409. LDREG PT_GR28(%r1),%r28 /* reload original r28 for syscall_exit */
  1410. ENDPROC(sys_rt_sigreturn_wrapper)
  1411. ENTRY(syscall_exit)
  1412. /* NOTE: Not all syscalls exit this way. rt_sigreturn will exit
  1413. * via syscall_exit_rfi if the signal was received while the process
  1414. * was running.
  1415. */
  1416. /* save return value now */
  1417. mfctl %cr30, %r1
  1418. LDREG TI_TASK(%r1),%r1
  1419. STREG %r28,TASK_PT_GR28(%r1)
  1420. /* Seems to me that dp could be wrong here, if the syscall involved
  1421. * calling a module, and nothing got round to restoring dp on return.
  1422. */
  1423. loadgp
  1424. syscall_check_resched:
  1425. /* check for reschedule */
  1426. LDREG TI_FLAGS-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r19 /* long */
  1427. bb,<,n %r19, 31-TIF_NEED_RESCHED, syscall_do_resched /* forward */
  1428. .import do_signal,code
  1429. syscall_check_sig:
  1430. LDREG TI_FLAGS-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r19
  1431. ldi (_TIF_SIGPENDING|_TIF_NOTIFY_RESUME), %r26
  1432. and,COND(<>) %r19, %r26, %r0
  1433. b,n syscall_restore /* skip past if we've nothing to do */
  1434. syscall_do_signal:
  1435. /* Save callee-save registers (for sigcontext).
  1436. * FIXME: After this point the process structure should be
  1437. * consistent with all the relevant state of the process
  1438. * before the syscall. We need to verify this.
  1439. */
  1440. LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r1
  1441. ldo TASK_REGS(%r1), %r26 /* struct pt_regs *regs */
  1442. reg_save %r26
  1443. #ifdef CONFIG_64BIT
  1444. ldo -16(%r30),%r29 /* Reference param save area */
  1445. #endif
  1446. BL do_notify_resume,%r2
  1447. ldi 1, %r25 /* long in_syscall = 1 */
  1448. LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r1
  1449. ldo TASK_REGS(%r1), %r20 /* reload pt_regs */
  1450. reg_restore %r20
  1451. b,n syscall_check_sig
  1452. syscall_restore:
  1453. LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r1
  1454. /* Are we being ptraced? */
  1455. ldw TASK_FLAGS(%r1),%r19
  1456. ldi _TIF_SYSCALL_TRACE_MASK,%r2
  1457. and,COND(=) %r19,%r2,%r0
  1458. b,n syscall_restore_rfi
  1459. ldo TASK_PT_FR31(%r1),%r19 /* reload fpregs */
  1460. rest_fp %r19
  1461. LDREG TASK_PT_SAR(%r1),%r19 /* restore SAR */
  1462. mtsar %r19
  1463. LDREG TASK_PT_GR2(%r1),%r2 /* restore user rp */
  1464. LDREG TASK_PT_GR19(%r1),%r19
  1465. LDREG TASK_PT_GR20(%r1),%r20
  1466. LDREG TASK_PT_GR21(%r1),%r21
  1467. LDREG TASK_PT_GR22(%r1),%r22
  1468. LDREG TASK_PT_GR23(%r1),%r23
  1469. LDREG TASK_PT_GR24(%r1),%r24
  1470. LDREG TASK_PT_GR25(%r1),%r25
  1471. LDREG TASK_PT_GR26(%r1),%r26
  1472. LDREG TASK_PT_GR27(%r1),%r27 /* restore user dp */
  1473. LDREG TASK_PT_GR28(%r1),%r28 /* syscall return value */
  1474. LDREG TASK_PT_GR29(%r1),%r29
  1475. LDREG TASK_PT_GR31(%r1),%r31 /* restore syscall rp */
  1476. /* NOTE: We use rsm/ssm pair to make this operation atomic */
  1477. LDREG TASK_PT_GR30(%r1),%r1 /* Get user sp */
  1478. rsm PSW_SM_I, %r0
  1479. copy %r1,%r30 /* Restore user sp */
  1480. mfsp %sr3,%r1 /* Get user space id */
  1481. mtsp %r1,%sr7 /* Restore sr7 */
  1482. ssm PSW_SM_I, %r0
  1483. /* Set sr2 to zero for userspace syscalls to work. */
  1484. mtsp %r0,%sr2
  1485. mtsp %r1,%sr4 /* Restore sr4 */
  1486. mtsp %r1,%sr5 /* Restore sr5 */
  1487. mtsp %r1,%sr6 /* Restore sr6 */
  1488. depi 3,31,2,%r31 /* ensure return to user mode. */
  1489. #ifdef CONFIG_64BIT
  1490. /* decide whether to reset the wide mode bit
  1491. *
  1492. * For a syscall, the W bit is stored in the lowest bit
  1493. * of sp. Extract it and reset W if it is zero */
  1494. extrd,u,*<> %r30,63,1,%r1
  1495. rsm PSW_SM_W, %r0
  1496. /* now reset the lowest bit of sp if it was set */
  1497. xor %r30,%r1,%r30
  1498. #endif
  1499. be,n 0(%sr3,%r31) /* return to user space */
  1500. /* We have to return via an RFI, so that PSW T and R bits can be set
  1501. * appropriately.
  1502. * This sets up pt_regs so we can return via intr_restore, which is not
  1503. * the most efficient way of doing things, but it works.
  1504. */
  1505. syscall_restore_rfi:
  1506. ldo -1(%r0),%r2 /* Set recovery cntr to -1 */
  1507. mtctl %r2,%cr0 /* for immediate trap */
  1508. LDREG TASK_PT_PSW(%r1),%r2 /* Get old PSW */
  1509. ldi 0x0b,%r20 /* Create new PSW */
  1510. depi -1,13,1,%r20 /* C, Q, D, and I bits */
  1511. /* The values of SINGLESTEP_BIT and BLOCKSTEP_BIT are
  1512. * set in thread_info.h and converted to PA bitmap
  1513. * numbers in asm-offsets.c */
  1514. /* if ((%r19.SINGLESTEP_BIT)) { %r20.27=1} */
  1515. extru,= %r19,TIF_SINGLESTEP_PA_BIT,1,%r0
  1516. depi -1,27,1,%r20 /* R bit */
  1517. /* if ((%r19.BLOCKSTEP_BIT)) { %r20.7=1} */
  1518. extru,= %r19,TIF_BLOCKSTEP_PA_BIT,1,%r0
  1519. depi -1,7,1,%r20 /* T bit */
  1520. STREG %r20,TASK_PT_PSW(%r1)
  1521. /* Always store space registers, since sr3 can be changed (e.g. fork) */
  1522. mfsp %sr3,%r25
  1523. STREG %r25,TASK_PT_SR3(%r1)
  1524. STREG %r25,TASK_PT_SR4(%r1)
  1525. STREG %r25,TASK_PT_SR5(%r1)
  1526. STREG %r25,TASK_PT_SR6(%r1)
  1527. STREG %r25,TASK_PT_SR7(%r1)
  1528. STREG %r25,TASK_PT_IASQ0(%r1)
  1529. STREG %r25,TASK_PT_IASQ1(%r1)
  1530. /* XXX W bit??? */
  1531. /* Now if old D bit is clear, it means we didn't save all registers
  1532. * on syscall entry, so do that now. This only happens on TRACEME
  1533. * calls, or if someone attached to us while we were on a syscall.
  1534. * We could make this more efficient by not saving r3-r18, but
  1535. * then we wouldn't be able to use the common intr_restore path.
  1536. * It is only for traced processes anyway, so performance is not
  1537. * an issue.
  1538. */
  1539. bb,< %r2,30,pt_regs_ok /* Branch if D set */
  1540. ldo TASK_REGS(%r1),%r25
  1541. reg_save %r25 /* Save r3 to r18 */
  1542. /* Save the current sr */
  1543. mfsp %sr0,%r2
  1544. STREG %r2,TASK_PT_SR0(%r1)
  1545. /* Save the scratch sr */
  1546. mfsp %sr1,%r2
  1547. STREG %r2,TASK_PT_SR1(%r1)
  1548. /* sr2 should be set to zero for userspace syscalls */
  1549. STREG %r0,TASK_PT_SR2(%r1)
  1550. LDREG TASK_PT_GR31(%r1),%r2
  1551. depi 3,31,2,%r2 /* ensure return to user mode. */
  1552. STREG %r2,TASK_PT_IAOQ0(%r1)
  1553. ldo 4(%r2),%r2
  1554. STREG %r2,TASK_PT_IAOQ1(%r1)
  1555. b intr_restore
  1556. copy %r25,%r16
  1557. pt_regs_ok:
  1558. LDREG TASK_PT_IAOQ0(%r1),%r2
  1559. depi 3,31,2,%r2 /* ensure return to user mode. */
  1560. STREG %r2,TASK_PT_IAOQ0(%r1)
  1561. LDREG TASK_PT_IAOQ1(%r1),%r2
  1562. depi 3,31,2,%r2
  1563. STREG %r2,TASK_PT_IAOQ1(%r1)
  1564. b intr_restore
  1565. copy %r25,%r16
  1566. .import schedule,code
  1567. syscall_do_resched:
  1568. BL schedule,%r2
  1569. #ifdef CONFIG_64BIT
  1570. ldo -16(%r30),%r29 /* Reference param save area */
  1571. #else
  1572. nop
  1573. #endif
  1574. b syscall_check_resched /* if resched, we start over again */
  1575. nop
  1576. ENDPROC(syscall_exit)
  1577. #ifdef CONFIG_FUNCTION_TRACER
  1578. .import ftrace_function_trampoline,code
  1579. ENTRY(_mcount)
  1580. copy %r3, %arg2
  1581. b ftrace_function_trampoline
  1582. nop
  1583. ENDPROC(_mcount)
  1584. ENTRY(return_to_handler)
  1585. load32 return_trampoline, %rp
  1586. copy %ret0, %arg0
  1587. copy %ret1, %arg1
  1588. b ftrace_return_to_handler
  1589. nop
  1590. return_trampoline:
  1591. copy %ret0, %rp
  1592. copy %r23, %ret0
  1593. copy %r24, %ret1
  1594. .globl ftrace_stub
  1595. ftrace_stub:
  1596. bv %r0(%rp)
  1597. nop
  1598. ENDPROC(return_to_handler)
  1599. #endif /* CONFIG_FUNCTION_TRACER */
  1600. #ifdef CONFIG_IRQSTACKS
  1601. /* void call_on_stack(unsigned long param1, void *func,
  1602. unsigned long new_stack) */
  1603. ENTRY(call_on_stack)
  1604. copy %sp, %r1
  1605. /* Regarding the HPPA calling conventions for function pointers,
  1606. we assume the PIC register is not changed across call. For
  1607. CONFIG_64BIT, the argument pointer is left to point at the
  1608. argument region allocated for the call to call_on_stack. */
  1609. # ifdef CONFIG_64BIT
  1610. /* Switch to new stack. We allocate two 128 byte frames. */
  1611. ldo 256(%arg2), %sp
  1612. /* Save previous stack pointer and return pointer in frame marker */
  1613. STREG %rp, -144(%sp)
  1614. /* Calls always use function descriptor */
  1615. LDREG 16(%arg1), %arg1
  1616. bve,l (%arg1), %rp
  1617. STREG %r1, -136(%sp)
  1618. LDREG -144(%sp), %rp
  1619. bve (%rp)
  1620. LDREG -136(%sp), %sp
  1621. # else
  1622. /* Switch to new stack. We allocate two 64 byte frames. */
  1623. ldo 128(%arg2), %sp
  1624. /* Save previous stack pointer and return pointer in frame marker */
  1625. STREG %r1, -68(%sp)
  1626. STREG %rp, -84(%sp)
  1627. /* Calls use function descriptor if PLABEL bit is set */
  1628. bb,>=,n %arg1, 30, 1f
  1629. depwi 0,31,2, %arg1
  1630. LDREG 0(%arg1), %arg1
  1631. 1:
  1632. be,l 0(%sr4,%arg1), %sr0, %r31
  1633. copy %r31, %rp
  1634. LDREG -84(%sp), %rp
  1635. bv (%rp)
  1636. LDREG -68(%sp), %sp
  1637. # endif /* CONFIG_64BIT */
  1638. ENDPROC(call_on_stack)
  1639. #endif /* CONFIG_IRQSTACKS */
  1640. get_register:
  1641. /*
  1642. * get_register is used by the non access tlb miss handlers to
  1643. * copy the value of the general register specified in r8 into
  1644. * r1. This routine can't be used for shadowed registers, since
  1645. * the rfir will restore the original value. So, for the shadowed
  1646. * registers we put a -1 into r1 to indicate that the register
  1647. * should not be used (the register being copied could also have
  1648. * a -1 in it, but that is OK, it just means that we will have
  1649. * to use the slow path instead).
  1650. */
  1651. blr %r8,%r0
  1652. nop
  1653. bv %r0(%r25) /* r0 */
  1654. copy %r0,%r1
  1655. bv %r0(%r25) /* r1 - shadowed */
  1656. ldi -1,%r1
  1657. bv %r0(%r25) /* r2 */
  1658. copy %r2,%r1
  1659. bv %r0(%r25) /* r3 */
  1660. copy %r3,%r1
  1661. bv %r0(%r25) /* r4 */
  1662. copy %r4,%r1
  1663. bv %r0(%r25) /* r5 */
  1664. copy %r5,%r1
  1665. bv %r0(%r25) /* r6 */
  1666. copy %r6,%r1
  1667. bv %r0(%r25) /* r7 */
  1668. copy %r7,%r1
  1669. bv %r0(%r25) /* r8 - shadowed */
  1670. ldi -1,%r1
  1671. bv %r0(%r25) /* r9 - shadowed */
  1672. ldi -1,%r1
  1673. bv %r0(%r25) /* r10 */
  1674. copy %r10,%r1
  1675. bv %r0(%r25) /* r11 */
  1676. copy %r11,%r1
  1677. bv %r0(%r25) /* r12 */
  1678. copy %r12,%r1
  1679. bv %r0(%r25) /* r13 */
  1680. copy %r13,%r1
  1681. bv %r0(%r25) /* r14 */
  1682. copy %r14,%r1
  1683. bv %r0(%r25) /* r15 */
  1684. copy %r15,%r1
  1685. bv %r0(%r25) /* r16 - shadowed */
  1686. ldi -1,%r1
  1687. bv %r0(%r25) /* r17 - shadowed */
  1688. ldi -1,%r1
  1689. bv %r0(%r25) /* r18 */
  1690. copy %r18,%r1
  1691. bv %r0(%r25) /* r19 */
  1692. copy %r19,%r1
  1693. bv %r0(%r25) /* r20 */
  1694. copy %r20,%r1
  1695. bv %r0(%r25) /* r21 */
  1696. copy %r21,%r1
  1697. bv %r0(%r25) /* r22 */
  1698. copy %r22,%r1
  1699. bv %r0(%r25) /* r23 */
  1700. copy %r23,%r1
  1701. bv %r0(%r25) /* r24 - shadowed */
  1702. ldi -1,%r1
  1703. bv %r0(%r25) /* r25 - shadowed */
  1704. ldi -1,%r1
  1705. bv %r0(%r25) /* r26 */
  1706. copy %r26,%r1
  1707. bv %r0(%r25) /* r27 */
  1708. copy %r27,%r1
  1709. bv %r0(%r25) /* r28 */
  1710. copy %r28,%r1
  1711. bv %r0(%r25) /* r29 */
  1712. copy %r29,%r1
  1713. bv %r0(%r25) /* r30 */
  1714. copy %r30,%r1
  1715. bv %r0(%r25) /* r31 */
  1716. copy %r31,%r1
  1717. set_register:
  1718. /*
  1719. * set_register is used by the non access tlb miss handlers to
  1720. * copy the value of r1 into the general register specified in
  1721. * r8.
  1722. */
  1723. blr %r8,%r0
  1724. nop
  1725. bv %r0(%r25) /* r0 (silly, but it is a place holder) */
  1726. copy %r1,%r0
  1727. bv %r0(%r25) /* r1 */
  1728. copy %r1,%r1
  1729. bv %r0(%r25) /* r2 */
  1730. copy %r1,%r2
  1731. bv %r0(%r25) /* r3 */
  1732. copy %r1,%r3
  1733. bv %r0(%r25) /* r4 */
  1734. copy %r1,%r4
  1735. bv %r0(%r25) /* r5 */
  1736. copy %r1,%r5
  1737. bv %r0(%r25) /* r6 */
  1738. copy %r1,%r6
  1739. bv %r0(%r25) /* r7 */
  1740. copy %r1,%r7
  1741. bv %r0(%r25) /* r8 */
  1742. copy %r1,%r8
  1743. bv %r0(%r25) /* r9 */
  1744. copy %r1,%r9
  1745. bv %r0(%r25) /* r10 */
  1746. copy %r1,%r10
  1747. bv %r0(%r25) /* r11 */
  1748. copy %r1,%r11
  1749. bv %r0(%r25) /* r12 */
  1750. copy %r1,%r12
  1751. bv %r0(%r25) /* r13 */
  1752. copy %r1,%r13
  1753. bv %r0(%r25) /* r14 */
  1754. copy %r1,%r14
  1755. bv %r0(%r25) /* r15 */
  1756. copy %r1,%r15
  1757. bv %r0(%r25) /* r16 */
  1758. copy %r1,%r16
  1759. bv %r0(%r25) /* r17 */
  1760. copy %r1,%r17
  1761. bv %r0(%r25) /* r18 */
  1762. copy %r1,%r18
  1763. bv %r0(%r25) /* r19 */
  1764. copy %r1,%r19
  1765. bv %r0(%r25) /* r20 */
  1766. copy %r1,%r20
  1767. bv %r0(%r25) /* r21 */
  1768. copy %r1,%r21
  1769. bv %r0(%r25) /* r22 */
  1770. copy %r1,%r22
  1771. bv %r0(%r25) /* r23 */
  1772. copy %r1,%r23
  1773. bv %r0(%r25) /* r24 */
  1774. copy %r1,%r24
  1775. bv %r0(%r25) /* r25 */
  1776. copy %r1,%r25
  1777. bv %r0(%r25) /* r26 */
  1778. copy %r1,%r26
  1779. bv %r0(%r25) /* r27 */
  1780. copy %r1,%r27
  1781. bv %r0(%r25) /* r28 */
  1782. copy %r1,%r28
  1783. bv %r0(%r25) /* r29 */
  1784. copy %r1,%r29
  1785. bv %r0(%r25) /* r30 */
  1786. copy %r1,%r30
  1787. bv %r0(%r25) /* r31 */
  1788. copy %r1,%r31