superio.h 3.2 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586
  1. #ifndef _PARISC_SUPERIO_H
  2. #define _PARISC_SUPERIO_H
  3. #define IC_PIC1 0x20 /* PCI I/O address of master 8259 */
  4. #define IC_PIC2 0xA0 /* PCI I/O address of slave */
  5. /* Config Space Offsets to configuration and base address registers */
  6. #define SIO_CR 0x5A /* Configuration Register */
  7. #define SIO_ACPIBAR 0x88 /* ACPI BAR */
  8. #define SIO_FDCBAR 0x90 /* Floppy Disk Controller BAR */
  9. #define SIO_SP1BAR 0x94 /* Serial 1 BAR */
  10. #define SIO_SP2BAR 0x98 /* Serial 2 BAR */
  11. #define SIO_PPBAR 0x9C /* Parallel BAR */
  12. #define TRIGGER_1 0x67 /* Edge/level trigger register 1 */
  13. #define TRIGGER_2 0x68 /* Edge/level trigger register 2 */
  14. /* Interrupt Routing Control registers */
  15. #define CFG_IR_SER 0x69 /* Serial 1 [0:3] and Serial 2 [4:7] */
  16. #define CFG_IR_PFD 0x6a /* Parallel [0:3] and Floppy [4:7] */
  17. #define CFG_IR_IDE 0x6b /* IDE1 [0:3] and IDE2 [4:7] */
  18. #define CFG_IR_INTAB 0x6c /* PCI INTA [0:3] and INT B [4:7] */
  19. #define CFG_IR_INTCD 0x6d /* PCI INTC [0:3] and INT D [4:7] */
  20. #define CFG_IR_PS2 0x6e /* PS/2 KBINT [0:3] and Mouse [4:7] */
  21. #define CFG_IR_FXBUS 0x6f /* FXIRQ[0] [0:3] and FXIRQ[1] [4:7] */
  22. #define CFG_IR_USB 0x70 /* FXIRQ[2] [0:3] and USB [4:7] */
  23. #define CFG_IR_ACPI 0x71 /* ACPI SCI [0:3] and reserved [4:7] */
  24. #define CFG_IR_LOW CFG_IR_SER /* Lowest interrupt routing reg */
  25. #define CFG_IR_HIGH CFG_IR_ACPI /* Highest interrupt routing reg */
  26. /* 8259 operational control words */
  27. #define OCW2_EOI 0x20 /* Non-specific EOI */
  28. #define OCW2_SEOI 0x60 /* Specific EOI */
  29. #define OCW3_IIR 0x0A /* Read request register */
  30. #define OCW3_ISR 0x0B /* Read service register */
  31. #define OCW3_POLL 0x0C /* Poll the PIC for an interrupt vector */
  32. /* Interrupt lines. Only PIC1 is used */
  33. #define USB_IRQ 1 /* USB */
  34. #define SP1_IRQ 3 /* Serial port 1 */
  35. #define SP2_IRQ 4 /* Serial port 2 */
  36. #define PAR_IRQ 5 /* Parallel port */
  37. #define FDC_IRQ 6 /* Floppy controller */
  38. #define IDE_IRQ 7 /* IDE (pri+sec) */
  39. /* ACPI registers */
  40. #define USB_REG_CR 0x1f /* USB Regulator Control Register */
  41. #define SUPERIO_NIRQS 8
  42. struct superio_device {
  43. u32 fdc_base;
  44. u32 sp1_base;
  45. u32 sp2_base;
  46. u32 pp_base;
  47. u32 acpi_base;
  48. int suckyio_irq_enabled;
  49. struct pci_dev *lio_pdev; /* pci device for legacy IO (fn 1) */
  50. struct pci_dev *usb_pdev; /* pci device for USB (fn 2) */
  51. };
  52. /*
  53. * Does NS make a 87415 based plug in PCI card? If so, because of this
  54. * macro we currently don't support it being plugged into a machine
  55. * that contains a SuperIO chip AND has CONFIG_SUPERIO enabled.
  56. *
  57. * This could be fixed by checking to see if function 1 exists, and
  58. * if it is SuperIO Legacy IO; but really now, is this combination
  59. * going to EVER happen?
  60. */
  61. #define SUPERIO_IDE_FN 0 /* Function number of IDE controller */
  62. #define SUPERIO_LIO_FN 1 /* Function number of Legacy IO controller */
  63. #define SUPERIO_USB_FN 2 /* Function number of USB controller */
  64. #define is_superio_device(x) \
  65. (((x)->vendor == PCI_VENDOR_ID_NS) && \
  66. ( ((x)->device == PCI_DEVICE_ID_NS_87415) \
  67. || ((x)->device == PCI_DEVICE_ID_NS_87560_LIO) \
  68. || ((x)->device == PCI_DEVICE_ID_NS_87560_USB) ) )
  69. extern int superio_fixup_irq(struct pci_dev *pcidev); /* called by iosapic */
  70. #endif /* _PARISC_SUPERIO_H */