msp_time.c 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102
  1. /*
  2. * Setting up the clock on MSP SOCs. No RTC typically.
  3. *
  4. * Carsten Langgaard, carstenl@mips.com
  5. * Copyright (C) 1999,2000 MIPS Technologies, Inc. All rights reserved.
  6. *
  7. * ########################################################################
  8. *
  9. * This program is free software; you can distribute it and/or modify it
  10. * under the terms of the GNU General Public License (Version 2) as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along
  19. * with this program; if not, write to the Free Software Foundation, Inc.,
  20. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  21. *
  22. * ########################################################################
  23. */
  24. #include <linux/init.h>
  25. #include <linux/kernel_stat.h>
  26. #include <linux/sched.h>
  27. #include <linux/spinlock.h>
  28. #include <linux/module.h>
  29. #include <linux/ptrace.h>
  30. #include <asm/cevt-r4k.h>
  31. #include <asm/mipsregs.h>
  32. #include <asm/time.h>
  33. #include <msp_prom.h>
  34. #include <msp_int.h>
  35. #include <msp_regs.h>
  36. #define get_current_vpe() \
  37. ((read_c0_tcbind() >> TCBIND_CURVPE_SHIFT) & TCBIND_CURVPE)
  38. static struct irqaction timer_vpe1;
  39. static int tim_installed;
  40. void __init plat_time_init(void)
  41. {
  42. char *endp, *s;
  43. unsigned long cpu_rate = 0;
  44. if (cpu_rate == 0) {
  45. s = prom_getenv("clkfreqhz");
  46. cpu_rate = simple_strtoul(s, &endp, 10);
  47. if (endp != NULL && *endp != 0) {
  48. printk(KERN_ERR
  49. "Clock rate in Hz parse error: %s\n", s);
  50. cpu_rate = 0;
  51. }
  52. }
  53. if (cpu_rate == 0) {
  54. s = prom_getenv("clkfreq");
  55. cpu_rate = 1000 * simple_strtoul(s, &endp, 10);
  56. if (endp != NULL && *endp != 0) {
  57. printk(KERN_ERR
  58. "Clock rate in MHz parse error: %s\n", s);
  59. cpu_rate = 0;
  60. }
  61. }
  62. if (cpu_rate == 0) {
  63. #if defined(CONFIG_PMC_MSP7120_EVAL) \
  64. || defined(CONFIG_PMC_MSP7120_GW)
  65. cpu_rate = 400000000;
  66. #elif defined(CONFIG_PMC_MSP7120_FPGA)
  67. cpu_rate = 25000000;
  68. #else
  69. cpu_rate = 150000000;
  70. #endif
  71. printk(KERN_ERR
  72. "Failed to determine CPU clock rate, "
  73. "assuming %ld hz ...\n", cpu_rate);
  74. }
  75. printk(KERN_WARNING "Clock rate set to %ld\n", cpu_rate);
  76. /* timer frequency is 1/2 clock rate */
  77. mips_hpt_frequency = cpu_rate/2;
  78. }
  79. unsigned int get_c0_compare_int(void)
  80. {
  81. /* MIPS_MT modes may want timer for second VPE */
  82. if ((get_current_vpe()) && !tim_installed) {
  83. memcpy(&timer_vpe1, &c0_compare_irqaction, sizeof(timer_vpe1));
  84. setup_irq(MSP_INT_VPE1_TIMER, &timer_vpe1);
  85. tim_installed++;
  86. }
  87. return get_current_vpe() ? MSP_INT_VPE1_TIMER : MSP_INT_VPE0_TIMER;
  88. }