prom.c 2.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111
  1. /*
  2. * This program is free software; you can redistribute it and/or modify it
  3. * under the terms of the GNU General Public License version 2 as published
  4. * by the Free Software Foundation.
  5. *
  6. * Copyright (C) 2010 John Crispin <blogic@openwrt.org>
  7. */
  8. #include <linux/export.h>
  9. #include <linux/clk.h>
  10. #include <linux/bootmem.h>
  11. #include <linux/of_platform.h>
  12. #include <linux/of_fdt.h>
  13. #include <asm/bootinfo.h>
  14. #include <asm/time.h>
  15. #include <asm/prom.h>
  16. #include <lantiq.h>
  17. #include "prom.h"
  18. #include "clk.h"
  19. /* access to the ebu needs to be locked between different drivers */
  20. DEFINE_SPINLOCK(ebu_lock);
  21. EXPORT_SYMBOL_GPL(ebu_lock);
  22. /*
  23. * this struct is filled by the soc specific detection code and holds
  24. * information about the specific soc type, revision and name
  25. */
  26. static struct ltq_soc_info soc_info;
  27. const char *get_system_type(void)
  28. {
  29. return soc_info.sys_type;
  30. }
  31. int ltq_soc_type(void)
  32. {
  33. return soc_info.type;
  34. }
  35. void __init prom_free_prom_memory(void)
  36. {
  37. }
  38. static void __init prom_init_cmdline(void)
  39. {
  40. int argc = fw_arg0;
  41. char **argv = (char **) KSEG1ADDR(fw_arg1);
  42. int i;
  43. arcs_cmdline[0] = '\0';
  44. for (i = 0; i < argc; i++) {
  45. char *p = (char *) KSEG1ADDR(argv[i]);
  46. if (CPHYSADDR(p) && *p) {
  47. strlcat(arcs_cmdline, p, sizeof(arcs_cmdline));
  48. strlcat(arcs_cmdline, " ", sizeof(arcs_cmdline));
  49. }
  50. }
  51. }
  52. void __init plat_mem_setup(void)
  53. {
  54. ioport_resource.start = IOPORT_RESOURCE_START;
  55. ioport_resource.end = IOPORT_RESOURCE_END;
  56. iomem_resource.start = IOMEM_RESOURCE_START;
  57. iomem_resource.end = IOMEM_RESOURCE_END;
  58. set_io_port_base((unsigned long) KSEG1);
  59. /*
  60. * Load the builtin devicetree. This causes the chosen node to be
  61. * parsed resulting in our memory appearing
  62. */
  63. __dt_setup_arch(__dtb_start);
  64. strlcpy(arcs_cmdline, boot_command_line, COMMAND_LINE_SIZE);
  65. }
  66. void __init device_tree_init(void)
  67. {
  68. unflatten_and_copy_device_tree();
  69. }
  70. void __init prom_init(void)
  71. {
  72. /* call the soc specific detetcion code and get it to fill soc_info */
  73. ltq_soc_detect(&soc_info);
  74. snprintf(soc_info.sys_type, LTQ_SYS_TYPE_LEN - 1, "%s rev %s",
  75. soc_info.name, soc_info.rev_type);
  76. soc_info.sys_type[LTQ_SYS_TYPE_LEN - 1] = '\0';
  77. pr_info("SoC: %s\n", soc_info.sys_type);
  78. prom_init_cmdline();
  79. #if defined(CONFIG_MIPS_MT_SMP)
  80. if (register_vsmp_smp_ops())
  81. panic("failed to register_vsmp_smp_ops()");
  82. #endif
  83. }
  84. int __init plat_of_setup(void)
  85. {
  86. return __dt_register_buses(soc_info.compatible, "simple-bus");
  87. }
  88. arch_initcall(plat_of_setup);