pcieaer-howto.txt 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271
  1. The PCI Express Advanced Error Reporting Driver Guide HOWTO
  2. T. Long Nguyen <tom.l.nguyen@intel.com>
  3. Yanmin Zhang <yanmin.zhang@intel.com>
  4. 07/29/2006
  5. 1. Overview
  6. 1.1 About this guide
  7. This guide describes the basics of the PCI Express Advanced Error
  8. Reporting (AER) driver and provides information on how to use it, as
  9. well as how to enable the drivers of endpoint devices to conform with
  10. PCI Express AER driver.
  11. 1.2 Copyright (C) Intel Corporation 2006.
  12. 1.3 What is the PCI Express AER Driver?
  13. PCI Express error signaling can occur on the PCI Express link itself
  14. or on behalf of transactions initiated on the link. PCI Express
  15. defines two error reporting paradigms: the baseline capability and
  16. the Advanced Error Reporting capability. The baseline capability is
  17. required of all PCI Express components providing a minimum defined
  18. set of error reporting requirements. Advanced Error Reporting
  19. capability is implemented with a PCI Express advanced error reporting
  20. extended capability structure providing more robust error reporting.
  21. The PCI Express AER driver provides the infrastructure to support PCI
  22. Express Advanced Error Reporting capability. The PCI Express AER
  23. driver provides three basic functions:
  24. - Gathers the comprehensive error information if errors occurred.
  25. - Reports error to the users.
  26. - Performs error recovery actions.
  27. AER driver only attaches root ports which support PCI-Express AER
  28. capability.
  29. 2. User Guide
  30. 2.1 Include the PCI Express AER Root Driver into the Linux Kernel
  31. The PCI Express AER Root driver is a Root Port service driver attached
  32. to the PCI Express Port Bus driver. If a user wants to use it, the driver
  33. has to be compiled. Option CONFIG_PCIEAER supports this capability. It
  34. depends on CONFIG_PCIEPORTBUS, so pls. set CONFIG_PCIEPORTBUS=y and
  35. CONFIG_PCIEAER = y.
  36. 2.2 Load PCI Express AER Root Driver
  37. There is a case where a system has AER support in BIOS. Enabling the AER
  38. Root driver and having AER support in BIOS may result unpredictable
  39. behavior. To avoid this conflict, a successful load of the AER Root driver
  40. requires ACPI _OSC support in the BIOS to allow the AER Root driver to
  41. request for native control of AER. See the PCI FW 3.0 Specification for
  42. details regarding OSC usage. Currently, lots of firmwares don't provide
  43. _OSC support while they use PCI Express. To support such firmwares,
  44. forceload, a parameter of type bool, could enable AER to continue to
  45. be initiated although firmwares have no _OSC support. To enable the
  46. walkaround, pls. add aerdriver.forceload=y to kernel boot parameter line
  47. when booting kernel. Note that forceload=n by default.
  48. nosourceid, another parameter of type bool, can be used when broken
  49. hardware (mostly chipsets) has root ports that cannot obtain the reporting
  50. source ID. nosourceid=n by default.
  51. 2.3 AER error output
  52. When a PCI-E AER error is captured, an error message will be outputted to
  53. console. If it's a correctable error, it is outputted as a warning.
  54. Otherwise, it is printed as an error. So users could choose different
  55. log level to filter out correctable error messages.
  56. Below shows an example:
  57. 0000:50:00.0: PCIe Bus Error: severity=Uncorrected (Fatal), type=Transaction Layer, id=0500(Requester ID)
  58. 0000:50:00.0: device [8086:0329] error status/mask=00100000/00000000
  59. 0000:50:00.0: [20] Unsupported Request (First)
  60. 0000:50:00.0: TLP Header: 04000001 00200a03 05010000 00050100
  61. In the example, 'Requester ID' means the ID of the device who sends
  62. the error message to root port. Pls. refer to pci express specs for
  63. other fields.
  64. 3. Developer Guide
  65. To enable AER aware support requires a software driver to configure
  66. the AER capability structure within its device and to provide callbacks.
  67. To support AER better, developers need understand how AER does work
  68. firstly.
  69. PCI Express errors are classified into two types: correctable errors
  70. and uncorrectable errors. This classification is based on the impacts
  71. of those errors, which may result in degraded performance or function
  72. failure.
  73. Correctable errors pose no impacts on the functionality of the
  74. interface. The PCI Express protocol can recover without any software
  75. intervention or any loss of data. These errors are detected and
  76. corrected by hardware. Unlike correctable errors, uncorrectable
  77. errors impact functionality of the interface. Uncorrectable errors
  78. can cause a particular transaction or a particular PCI Express link
  79. to be unreliable. Depending on those error conditions, uncorrectable
  80. errors are further classified into non-fatal errors and fatal errors.
  81. Non-fatal errors cause the particular transaction to be unreliable,
  82. but the PCI Express link itself is fully functional. Fatal errors, on
  83. the other hand, cause the link to be unreliable.
  84. When AER is enabled, a PCI Express device will automatically send an
  85. error message to the PCIe root port above it when the device captures
  86. an error. The Root Port, upon receiving an error reporting message,
  87. internally processes and logs the error message in its PCI Express
  88. capability structure. Error information being logged includes storing
  89. the error reporting agent's requestor ID into the Error Source
  90. Identification Registers and setting the error bits of the Root Error
  91. Status Register accordingly. If AER error reporting is enabled in Root
  92. Error Command Register, the Root Port generates an interrupt if an
  93. error is detected.
  94. Note that the errors as described above are related to the PCI Express
  95. hierarchy and links. These errors do not include any device specific
  96. errors because device specific errors will still get sent directly to
  97. the device driver.
  98. 3.1 Configure the AER capability structure
  99. AER aware drivers of PCI Express component need change the device
  100. control registers to enable AER. They also could change AER registers,
  101. including mask and severity registers. Helper function
  102. pci_enable_pcie_error_reporting could be used to enable AER. See
  103. section 3.3.
  104. 3.2. Provide callbacks
  105. 3.2.1 callback reset_link to reset pci express link
  106. This callback is used to reset the pci express physical link when a
  107. fatal error happens. The root port aer service driver provides a
  108. default reset_link function, but different upstream ports might
  109. have different specifications to reset pci express link, so all
  110. upstream ports should provide their own reset_link functions.
  111. In struct pcie_port_service_driver, a new pointer, reset_link, is
  112. added.
  113. pci_ers_result_t (*reset_link) (struct pci_dev *dev);
  114. Section 3.2.2.2 provides more detailed info on when to call
  115. reset_link.
  116. 3.2.2 PCI error-recovery callbacks
  117. The PCI Express AER Root driver uses error callbacks to coordinate
  118. with downstream device drivers associated with a hierarchy in question
  119. when performing error recovery actions.
  120. Data struct pci_driver has a pointer, err_handler, to point to
  121. pci_error_handlers who consists of a couple of callback function
  122. pointers. AER driver follows the rules defined in
  123. pci-error-recovery.txt except pci express specific parts (e.g.
  124. reset_link). Pls. refer to pci-error-recovery.txt for detailed
  125. definitions of the callbacks.
  126. Below sections specify when to call the error callback functions.
  127. 3.2.2.1 Correctable errors
  128. Correctable errors pose no impacts on the functionality of
  129. the interface. The PCI Express protocol can recover without any
  130. software intervention or any loss of data. These errors do not
  131. require any recovery actions. The AER driver clears the device's
  132. correctable error status register accordingly and logs these errors.
  133. 3.2.2.2 Non-correctable (non-fatal and fatal) errors
  134. If an error message indicates a non-fatal error, performing link reset
  135. at upstream is not required. The AER driver calls error_detected(dev,
  136. pci_channel_io_normal) to all drivers associated within a hierarchy in
  137. question. for example,
  138. EndPoint<==>DownstreamPort B<==>UpstreamPort A<==>RootPort.
  139. If Upstream port A captures an AER error, the hierarchy consists of
  140. Downstream port B and EndPoint.
  141. A driver may return PCI_ERS_RESULT_CAN_RECOVER,
  142. PCI_ERS_RESULT_DISCONNECT, or PCI_ERS_RESULT_NEED_RESET, depending on
  143. whether it can recover or the AER driver calls mmio_enabled as next.
  144. If an error message indicates a fatal error, kernel will broadcast
  145. error_detected(dev, pci_channel_io_frozen) to all drivers within
  146. a hierarchy in question. Then, performing link reset at upstream is
  147. necessary. As different kinds of devices might use different approaches
  148. to reset link, AER port service driver is required to provide the
  149. function to reset link. Firstly, kernel looks for if the upstream
  150. component has an aer driver. If it has, kernel uses the reset_link
  151. callback of the aer driver. If the upstream component has no aer driver
  152. and the port is downstream port, we will perform a hot reset as the
  153. default by setting the Secondary Bus Reset bit of the Bridge Control
  154. register associated with the downstream port. As for upstream ports,
  155. they should provide their own aer service drivers with reset_link
  156. function. If error_detected returns PCI_ERS_RESULT_CAN_RECOVER and
  157. reset_link returns PCI_ERS_RESULT_RECOVERED, the error handling goes
  158. to mmio_enabled.
  159. 3.3 helper functions
  160. 3.3.1 int pci_enable_pcie_error_reporting(struct pci_dev *dev);
  161. pci_enable_pcie_error_reporting enables the device to send error
  162. messages to root port when an error is detected. Note that devices
  163. don't enable the error reporting by default, so device drivers need
  164. call this function to enable it.
  165. 3.3.2 int pci_disable_pcie_error_reporting(struct pci_dev *dev);
  166. pci_disable_pcie_error_reporting disables the device to send error
  167. messages to root port when an error is detected.
  168. 3.3.3 int pci_cleanup_aer_uncorrect_error_status(struct pci_dev *dev);
  169. pci_cleanup_aer_uncorrect_error_status cleanups the uncorrectable
  170. error status register.
  171. 3.4 Frequent Asked Questions
  172. Q: What happens if a PCI Express device driver does not provide an
  173. error recovery handler (pci_driver->err_handler is equal to NULL)?
  174. A: The devices attached with the driver won't be recovered. If the
  175. error is fatal, kernel will print out warning messages. Please refer
  176. to section 3 for more information.
  177. Q: What happens if an upstream port service driver does not provide
  178. callback reset_link?
  179. A: Fatal error recovery will fail if the errors are reported by the
  180. upstream ports who are attached by the service driver.
  181. Q: How does this infrastructure deal with driver that is not PCI
  182. Express aware?
  183. A: This infrastructure calls the error callback functions of the
  184. driver when an error happens. But if the driver is not aware of
  185. PCI Express, the device might not report its own errors to root
  186. port.
  187. Q: What modifications will that driver need to make it compatible
  188. with the PCI Express AER Root driver?
  189. A: It could call the helper functions to enable AER in devices and
  190. cleanup uncorrectable status register. Pls. refer to section 3.3.
  191. 4. Software error injection
  192. Debugging PCIe AER error recovery code is quite difficult because it
  193. is hard to trigger real hardware errors. Software based error
  194. injection can be used to fake various kinds of PCIe errors.
  195. First you should enable PCIe AER software error injection in kernel
  196. configuration, that is, following item should be in your .config.
  197. CONFIG_PCIEAER_INJECT=y or CONFIG_PCIEAER_INJECT=m
  198. After reboot with new kernel or insert the module, a device file named
  199. /dev/aer_inject should be created.
  200. Then, you need a user space tool named aer-inject, which can be gotten
  201. from:
  202. http://www.kernel.org/pub/linux/utils/pci/aer-inject/
  203. More information about aer-inject can be found in the document comes
  204. with its source code.