spdif.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489
  1. /* sound/soc/samsung/spdif.c
  2. *
  3. * ALSA SoC Audio Layer - Samsung S/PDIF Controller driver
  4. *
  5. * Copyright (c) 2010 Samsung Electronics Co. Ltd
  6. * http://www.samsung.com/
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/io.h>
  14. #include <linux/module.h>
  15. #include <sound/soc.h>
  16. #include <sound/pcm_params.h>
  17. #include <linux/platform_data/asoc-s3c.h>
  18. #include "dma.h"
  19. #include "spdif.h"
  20. /* Registers */
  21. #define CLKCON 0x00
  22. #define CON 0x04
  23. #define BSTAS 0x08
  24. #define CSTAS 0x0C
  25. #define DATA_OUTBUF 0x10
  26. #define DCNT 0x14
  27. #define BSTAS_S 0x18
  28. #define DCNT_S 0x1C
  29. #define CLKCTL_MASK 0x7
  30. #define CLKCTL_MCLK_EXT (0x1 << 2)
  31. #define CLKCTL_PWR_ON (0x1 << 0)
  32. #define CON_MASK 0x3ffffff
  33. #define CON_FIFO_TH_SHIFT 19
  34. #define CON_FIFO_TH_MASK (0x7 << 19)
  35. #define CON_USERDATA_23RDBIT (0x1 << 12)
  36. #define CON_SW_RESET (0x1 << 5)
  37. #define CON_MCLKDIV_MASK (0x3 << 3)
  38. #define CON_MCLKDIV_256FS (0x0 << 3)
  39. #define CON_MCLKDIV_384FS (0x1 << 3)
  40. #define CON_MCLKDIV_512FS (0x2 << 3)
  41. #define CON_PCM_MASK (0x3 << 1)
  42. #define CON_PCM_16BIT (0x0 << 1)
  43. #define CON_PCM_20BIT (0x1 << 1)
  44. #define CON_PCM_24BIT (0x2 << 1)
  45. #define CON_PCM_DATA (0x1 << 0)
  46. #define CSTAS_MASK 0x3fffffff
  47. #define CSTAS_SAMP_FREQ_MASK (0xF << 24)
  48. #define CSTAS_SAMP_FREQ_44 (0x0 << 24)
  49. #define CSTAS_SAMP_FREQ_48 (0x2 << 24)
  50. #define CSTAS_SAMP_FREQ_32 (0x3 << 24)
  51. #define CSTAS_SAMP_FREQ_96 (0xA << 24)
  52. #define CSTAS_CATEGORY_MASK (0xFF << 8)
  53. #define CSTAS_CATEGORY_CODE_CDP (0x01 << 8)
  54. #define CSTAS_NO_COPYRIGHT (0x1 << 2)
  55. /**
  56. * struct samsung_spdif_info - Samsung S/PDIF Controller information
  57. * @lock: Spin lock for S/PDIF.
  58. * @dev: The parent device passed to use from the probe.
  59. * @regs: The pointer to the device register block.
  60. * @clk_rate: Current clock rate for calcurate ratio.
  61. * @pclk: The peri-clock pointer for spdif master operation.
  62. * @sclk: The source clock pointer for making sync signals.
  63. * @save_clkcon: Backup clkcon reg. in suspend.
  64. * @save_con: Backup con reg. in suspend.
  65. * @save_cstas: Backup cstas reg. in suspend.
  66. * @dma_playback: DMA information for playback channel.
  67. */
  68. struct samsung_spdif_info {
  69. spinlock_t lock;
  70. struct device *dev;
  71. void __iomem *regs;
  72. unsigned long clk_rate;
  73. struct clk *pclk;
  74. struct clk *sclk;
  75. u32 saved_clkcon;
  76. u32 saved_con;
  77. u32 saved_cstas;
  78. struct s3c_dma_params *dma_playback;
  79. };
  80. static struct s3c_dma_params spdif_stereo_out;
  81. static struct samsung_spdif_info spdif_info;
  82. static inline struct samsung_spdif_info *to_info(struct snd_soc_dai *cpu_dai)
  83. {
  84. return snd_soc_dai_get_drvdata(cpu_dai);
  85. }
  86. static void spdif_snd_txctrl(struct samsung_spdif_info *spdif, int on)
  87. {
  88. void __iomem *regs = spdif->regs;
  89. u32 clkcon;
  90. dev_dbg(spdif->dev, "Entered %s\n", __func__);
  91. clkcon = readl(regs + CLKCON) & CLKCTL_MASK;
  92. if (on)
  93. writel(clkcon | CLKCTL_PWR_ON, regs + CLKCON);
  94. else
  95. writel(clkcon & ~CLKCTL_PWR_ON, regs + CLKCON);
  96. }
  97. static int spdif_set_sysclk(struct snd_soc_dai *cpu_dai,
  98. int clk_id, unsigned int freq, int dir)
  99. {
  100. struct samsung_spdif_info *spdif = to_info(cpu_dai);
  101. u32 clkcon;
  102. dev_dbg(spdif->dev, "Entered %s\n", __func__);
  103. clkcon = readl(spdif->regs + CLKCON);
  104. if (clk_id == SND_SOC_SPDIF_INT_MCLK)
  105. clkcon &= ~CLKCTL_MCLK_EXT;
  106. else
  107. clkcon |= CLKCTL_MCLK_EXT;
  108. writel(clkcon, spdif->regs + CLKCON);
  109. spdif->clk_rate = freq;
  110. return 0;
  111. }
  112. static int spdif_trigger(struct snd_pcm_substream *substream, int cmd,
  113. struct snd_soc_dai *dai)
  114. {
  115. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  116. struct samsung_spdif_info *spdif = to_info(rtd->cpu_dai);
  117. unsigned long flags;
  118. dev_dbg(spdif->dev, "Entered %s\n", __func__);
  119. switch (cmd) {
  120. case SNDRV_PCM_TRIGGER_START:
  121. case SNDRV_PCM_TRIGGER_RESUME:
  122. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  123. spin_lock_irqsave(&spdif->lock, flags);
  124. spdif_snd_txctrl(spdif, 1);
  125. spin_unlock_irqrestore(&spdif->lock, flags);
  126. break;
  127. case SNDRV_PCM_TRIGGER_STOP:
  128. case SNDRV_PCM_TRIGGER_SUSPEND:
  129. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  130. spin_lock_irqsave(&spdif->lock, flags);
  131. spdif_snd_txctrl(spdif, 0);
  132. spin_unlock_irqrestore(&spdif->lock, flags);
  133. break;
  134. default:
  135. return -EINVAL;
  136. }
  137. return 0;
  138. }
  139. static int spdif_sysclk_ratios[] = {
  140. 512, 384, 256,
  141. };
  142. static int spdif_hw_params(struct snd_pcm_substream *substream,
  143. struct snd_pcm_hw_params *params,
  144. struct snd_soc_dai *socdai)
  145. {
  146. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  147. struct samsung_spdif_info *spdif = to_info(rtd->cpu_dai);
  148. void __iomem *regs = spdif->regs;
  149. struct s3c_dma_params *dma_data;
  150. u32 con, clkcon, cstas;
  151. unsigned long flags;
  152. int i, ratio;
  153. dev_dbg(spdif->dev, "Entered %s\n", __func__);
  154. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  155. dma_data = spdif->dma_playback;
  156. else {
  157. dev_err(spdif->dev, "Capture is not supported\n");
  158. return -EINVAL;
  159. }
  160. snd_soc_dai_set_dma_data(rtd->cpu_dai, substream, dma_data);
  161. spin_lock_irqsave(&spdif->lock, flags);
  162. con = readl(regs + CON) & CON_MASK;
  163. cstas = readl(regs + CSTAS) & CSTAS_MASK;
  164. clkcon = readl(regs + CLKCON) & CLKCTL_MASK;
  165. con &= ~CON_FIFO_TH_MASK;
  166. con |= (0x7 << CON_FIFO_TH_SHIFT);
  167. con |= CON_USERDATA_23RDBIT;
  168. con |= CON_PCM_DATA;
  169. con &= ~CON_PCM_MASK;
  170. switch (params_width(params)) {
  171. case 16:
  172. con |= CON_PCM_16BIT;
  173. break;
  174. default:
  175. dev_err(spdif->dev, "Unsupported data size.\n");
  176. goto err;
  177. }
  178. ratio = spdif->clk_rate / params_rate(params);
  179. for (i = 0; i < ARRAY_SIZE(spdif_sysclk_ratios); i++)
  180. if (ratio == spdif_sysclk_ratios[i])
  181. break;
  182. if (i == ARRAY_SIZE(spdif_sysclk_ratios)) {
  183. dev_err(spdif->dev, "Invalid clock ratio %ld/%d\n",
  184. spdif->clk_rate, params_rate(params));
  185. goto err;
  186. }
  187. con &= ~CON_MCLKDIV_MASK;
  188. switch (ratio) {
  189. case 256:
  190. con |= CON_MCLKDIV_256FS;
  191. break;
  192. case 384:
  193. con |= CON_MCLKDIV_384FS;
  194. break;
  195. case 512:
  196. con |= CON_MCLKDIV_512FS;
  197. break;
  198. }
  199. cstas &= ~CSTAS_SAMP_FREQ_MASK;
  200. switch (params_rate(params)) {
  201. case 44100:
  202. cstas |= CSTAS_SAMP_FREQ_44;
  203. break;
  204. case 48000:
  205. cstas |= CSTAS_SAMP_FREQ_48;
  206. break;
  207. case 32000:
  208. cstas |= CSTAS_SAMP_FREQ_32;
  209. break;
  210. case 96000:
  211. cstas |= CSTAS_SAMP_FREQ_96;
  212. break;
  213. default:
  214. dev_err(spdif->dev, "Invalid sampling rate %d\n",
  215. params_rate(params));
  216. goto err;
  217. }
  218. cstas &= ~CSTAS_CATEGORY_MASK;
  219. cstas |= CSTAS_CATEGORY_CODE_CDP;
  220. cstas |= CSTAS_NO_COPYRIGHT;
  221. writel(con, regs + CON);
  222. writel(cstas, regs + CSTAS);
  223. writel(clkcon, regs + CLKCON);
  224. spin_unlock_irqrestore(&spdif->lock, flags);
  225. return 0;
  226. err:
  227. spin_unlock_irqrestore(&spdif->lock, flags);
  228. return -EINVAL;
  229. }
  230. static void spdif_shutdown(struct snd_pcm_substream *substream,
  231. struct snd_soc_dai *dai)
  232. {
  233. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  234. struct samsung_spdif_info *spdif = to_info(rtd->cpu_dai);
  235. void __iomem *regs = spdif->regs;
  236. u32 con, clkcon;
  237. dev_dbg(spdif->dev, "Entered %s\n", __func__);
  238. con = readl(regs + CON) & CON_MASK;
  239. clkcon = readl(regs + CLKCON) & CLKCTL_MASK;
  240. writel(con | CON_SW_RESET, regs + CON);
  241. cpu_relax();
  242. writel(clkcon & ~CLKCTL_PWR_ON, regs + CLKCON);
  243. }
  244. #ifdef CONFIG_PM
  245. static int spdif_suspend(struct snd_soc_dai *cpu_dai)
  246. {
  247. struct samsung_spdif_info *spdif = to_info(cpu_dai);
  248. u32 con = spdif->saved_con;
  249. dev_dbg(spdif->dev, "Entered %s\n", __func__);
  250. spdif->saved_clkcon = readl(spdif->regs + CLKCON) & CLKCTL_MASK;
  251. spdif->saved_con = readl(spdif->regs + CON) & CON_MASK;
  252. spdif->saved_cstas = readl(spdif->regs + CSTAS) & CSTAS_MASK;
  253. writel(con | CON_SW_RESET, spdif->regs + CON);
  254. cpu_relax();
  255. return 0;
  256. }
  257. static int spdif_resume(struct snd_soc_dai *cpu_dai)
  258. {
  259. struct samsung_spdif_info *spdif = to_info(cpu_dai);
  260. dev_dbg(spdif->dev, "Entered %s\n", __func__);
  261. writel(spdif->saved_clkcon, spdif->regs + CLKCON);
  262. writel(spdif->saved_con, spdif->regs + CON);
  263. writel(spdif->saved_cstas, spdif->regs + CSTAS);
  264. return 0;
  265. }
  266. #else
  267. #define spdif_suspend NULL
  268. #define spdif_resume NULL
  269. #endif
  270. static const struct snd_soc_dai_ops spdif_dai_ops = {
  271. .set_sysclk = spdif_set_sysclk,
  272. .trigger = spdif_trigger,
  273. .hw_params = spdif_hw_params,
  274. .shutdown = spdif_shutdown,
  275. };
  276. static struct snd_soc_dai_driver samsung_spdif_dai = {
  277. .name = "samsung-spdif",
  278. .playback = {
  279. .stream_name = "S/PDIF Playback",
  280. .channels_min = 2,
  281. .channels_max = 2,
  282. .rates = (SNDRV_PCM_RATE_32000 |
  283. SNDRV_PCM_RATE_44100 |
  284. SNDRV_PCM_RATE_48000 |
  285. SNDRV_PCM_RATE_96000),
  286. .formats = SNDRV_PCM_FMTBIT_S16_LE, },
  287. .ops = &spdif_dai_ops,
  288. .suspend = spdif_suspend,
  289. .resume = spdif_resume,
  290. };
  291. static const struct snd_soc_component_driver samsung_spdif_component = {
  292. .name = "samsung-spdif",
  293. };
  294. static int spdif_probe(struct platform_device *pdev)
  295. {
  296. struct s3c_audio_pdata *spdif_pdata;
  297. struct resource *mem_res, *dma_res;
  298. struct samsung_spdif_info *spdif;
  299. int ret;
  300. spdif_pdata = pdev->dev.platform_data;
  301. dev_dbg(&pdev->dev, "Entered %s\n", __func__);
  302. dma_res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  303. if (!dma_res) {
  304. dev_err(&pdev->dev, "Unable to get dma resource.\n");
  305. return -ENXIO;
  306. }
  307. mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  308. if (!mem_res) {
  309. dev_err(&pdev->dev, "Unable to get register resource.\n");
  310. return -ENXIO;
  311. }
  312. if (spdif_pdata && spdif_pdata->cfg_gpio
  313. && spdif_pdata->cfg_gpio(pdev)) {
  314. dev_err(&pdev->dev, "Unable to configure GPIO pins\n");
  315. return -EINVAL;
  316. }
  317. spdif = &spdif_info;
  318. spdif->dev = &pdev->dev;
  319. spin_lock_init(&spdif->lock);
  320. spdif->pclk = devm_clk_get(&pdev->dev, "spdif");
  321. if (IS_ERR(spdif->pclk)) {
  322. dev_err(&pdev->dev, "failed to get peri-clock\n");
  323. ret = -ENOENT;
  324. goto err0;
  325. }
  326. clk_prepare_enable(spdif->pclk);
  327. spdif->sclk = devm_clk_get(&pdev->dev, "sclk_spdif");
  328. if (IS_ERR(spdif->sclk)) {
  329. dev_err(&pdev->dev, "failed to get internal source clock\n");
  330. ret = -ENOENT;
  331. goto err1;
  332. }
  333. clk_prepare_enable(spdif->sclk);
  334. /* Request S/PDIF Register's memory region */
  335. if (!request_mem_region(mem_res->start,
  336. resource_size(mem_res), "samsung-spdif")) {
  337. dev_err(&pdev->dev, "Unable to request register region\n");
  338. ret = -EBUSY;
  339. goto err2;
  340. }
  341. spdif->regs = ioremap(mem_res->start, 0x100);
  342. if (spdif->regs == NULL) {
  343. dev_err(&pdev->dev, "Cannot ioremap registers\n");
  344. ret = -ENXIO;
  345. goto err3;
  346. }
  347. dev_set_drvdata(&pdev->dev, spdif);
  348. ret = devm_snd_soc_register_component(&pdev->dev,
  349. &samsung_spdif_component, &samsung_spdif_dai, 1);
  350. if (ret != 0) {
  351. dev_err(&pdev->dev, "fail to register dai\n");
  352. goto err4;
  353. }
  354. spdif_stereo_out.dma_size = 2;
  355. spdif_stereo_out.dma_addr = mem_res->start + DATA_OUTBUF;
  356. spdif_stereo_out.channel = dma_res->start;
  357. spdif->dma_playback = &spdif_stereo_out;
  358. ret = samsung_asoc_dma_platform_register(&pdev->dev);
  359. if (ret) {
  360. dev_err(&pdev->dev, "failed to register DMA: %d\n", ret);
  361. goto err4;
  362. }
  363. return 0;
  364. err4:
  365. iounmap(spdif->regs);
  366. err3:
  367. release_mem_region(mem_res->start, resource_size(mem_res));
  368. err2:
  369. clk_disable_unprepare(spdif->sclk);
  370. err1:
  371. clk_disable_unprepare(spdif->pclk);
  372. err0:
  373. return ret;
  374. }
  375. static int spdif_remove(struct platform_device *pdev)
  376. {
  377. struct samsung_spdif_info *spdif = &spdif_info;
  378. struct resource *mem_res;
  379. iounmap(spdif->regs);
  380. mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  381. if (mem_res)
  382. release_mem_region(mem_res->start, resource_size(mem_res));
  383. clk_disable_unprepare(spdif->sclk);
  384. clk_disable_unprepare(spdif->pclk);
  385. return 0;
  386. }
  387. static struct platform_driver samsung_spdif_driver = {
  388. .probe = spdif_probe,
  389. .remove = spdif_remove,
  390. .driver = {
  391. .name = "samsung-spdif",
  392. },
  393. };
  394. module_platform_driver(samsung_spdif_driver);
  395. MODULE_AUTHOR("Seungwhan Youn, <sw.youn@samsung.com>");
  396. MODULE_DESCRIPTION("Samsung S/PDIF Controller Driver");
  397. MODULE_LICENSE("GPL");
  398. MODULE_ALIAS("platform:samsung-spdif");