omapdss.h 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007
  1. /*
  2. * Copyright (C) 2008 Nokia Corporation
  3. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #ifndef __OMAP_OMAPDSS_H
  18. #define __OMAP_OMAPDSS_H
  19. #include <linux/list.h>
  20. #include <linux/kobject.h>
  21. #include <linux/device.h>
  22. #include <linux/interrupt.h>
  23. #include <video/videomode.h>
  24. #define DISPC_IRQ_FRAMEDONE (1 << 0)
  25. #define DISPC_IRQ_VSYNC (1 << 1)
  26. #define DISPC_IRQ_EVSYNC_EVEN (1 << 2)
  27. #define DISPC_IRQ_EVSYNC_ODD (1 << 3)
  28. #define DISPC_IRQ_ACBIAS_COUNT_STAT (1 << 4)
  29. #define DISPC_IRQ_PROG_LINE_NUM (1 << 5)
  30. #define DISPC_IRQ_GFX_FIFO_UNDERFLOW (1 << 6)
  31. #define DISPC_IRQ_GFX_END_WIN (1 << 7)
  32. #define DISPC_IRQ_PAL_GAMMA_MASK (1 << 8)
  33. #define DISPC_IRQ_OCP_ERR (1 << 9)
  34. #define DISPC_IRQ_VID1_FIFO_UNDERFLOW (1 << 10)
  35. #define DISPC_IRQ_VID1_END_WIN (1 << 11)
  36. #define DISPC_IRQ_VID2_FIFO_UNDERFLOW (1 << 12)
  37. #define DISPC_IRQ_VID2_END_WIN (1 << 13)
  38. #define DISPC_IRQ_SYNC_LOST (1 << 14)
  39. #define DISPC_IRQ_SYNC_LOST_DIGIT (1 << 15)
  40. #define DISPC_IRQ_WAKEUP (1 << 16)
  41. #define DISPC_IRQ_SYNC_LOST2 (1 << 17)
  42. #define DISPC_IRQ_VSYNC2 (1 << 18)
  43. #define DISPC_IRQ_VID3_END_WIN (1 << 19)
  44. #define DISPC_IRQ_VID3_FIFO_UNDERFLOW (1 << 20)
  45. #define DISPC_IRQ_ACBIAS_COUNT_STAT2 (1 << 21)
  46. #define DISPC_IRQ_FRAMEDONE2 (1 << 22)
  47. #define DISPC_IRQ_FRAMEDONEWB (1 << 23)
  48. #define DISPC_IRQ_FRAMEDONETV (1 << 24)
  49. #define DISPC_IRQ_WBBUFFEROVERFLOW (1 << 25)
  50. #define DISPC_IRQ_SYNC_LOST3 (1 << 27)
  51. #define DISPC_IRQ_VSYNC3 (1 << 28)
  52. #define DISPC_IRQ_ACBIAS_COUNT_STAT3 (1 << 29)
  53. #define DISPC_IRQ_FRAMEDONE3 (1 << 30)
  54. struct omap_dss_device;
  55. struct omap_overlay_manager;
  56. struct dss_lcd_mgr_config;
  57. struct snd_aes_iec958;
  58. struct snd_cea_861_aud_if;
  59. struct hdmi_avi_infoframe;
  60. enum omap_display_type {
  61. OMAP_DISPLAY_TYPE_NONE = 0,
  62. OMAP_DISPLAY_TYPE_DPI = 1 << 0,
  63. OMAP_DISPLAY_TYPE_DBI = 1 << 1,
  64. OMAP_DISPLAY_TYPE_SDI = 1 << 2,
  65. OMAP_DISPLAY_TYPE_DSI = 1 << 3,
  66. OMAP_DISPLAY_TYPE_VENC = 1 << 4,
  67. OMAP_DISPLAY_TYPE_HDMI = 1 << 5,
  68. OMAP_DISPLAY_TYPE_DVI = 1 << 6,
  69. };
  70. enum omap_plane {
  71. OMAP_DSS_GFX = 0,
  72. OMAP_DSS_VIDEO1 = 1,
  73. OMAP_DSS_VIDEO2 = 2,
  74. OMAP_DSS_VIDEO3 = 3,
  75. OMAP_DSS_WB = 4,
  76. };
  77. enum omap_channel {
  78. OMAP_DSS_CHANNEL_LCD = 0,
  79. OMAP_DSS_CHANNEL_DIGIT = 1,
  80. OMAP_DSS_CHANNEL_LCD2 = 2,
  81. OMAP_DSS_CHANNEL_LCD3 = 3,
  82. };
  83. enum omap_color_mode {
  84. OMAP_DSS_COLOR_CLUT1 = 1 << 0, /* BITMAP 1 */
  85. OMAP_DSS_COLOR_CLUT2 = 1 << 1, /* BITMAP 2 */
  86. OMAP_DSS_COLOR_CLUT4 = 1 << 2, /* BITMAP 4 */
  87. OMAP_DSS_COLOR_CLUT8 = 1 << 3, /* BITMAP 8 */
  88. OMAP_DSS_COLOR_RGB12U = 1 << 4, /* RGB12, 16-bit container */
  89. OMAP_DSS_COLOR_ARGB16 = 1 << 5, /* ARGB16 */
  90. OMAP_DSS_COLOR_RGB16 = 1 << 6, /* RGB16 */
  91. OMAP_DSS_COLOR_RGB24U = 1 << 7, /* RGB24, 32-bit container */
  92. OMAP_DSS_COLOR_RGB24P = 1 << 8, /* RGB24, 24-bit container */
  93. OMAP_DSS_COLOR_YUV2 = 1 << 9, /* YUV2 4:2:2 co-sited */
  94. OMAP_DSS_COLOR_UYVY = 1 << 10, /* UYVY 4:2:2 co-sited */
  95. OMAP_DSS_COLOR_ARGB32 = 1 << 11, /* ARGB32 */
  96. OMAP_DSS_COLOR_RGBA32 = 1 << 12, /* RGBA32 */
  97. OMAP_DSS_COLOR_RGBX32 = 1 << 13, /* RGBx32 */
  98. OMAP_DSS_COLOR_NV12 = 1 << 14, /* NV12 format: YUV 4:2:0 */
  99. OMAP_DSS_COLOR_RGBA16 = 1 << 15, /* RGBA16 - 4444 */
  100. OMAP_DSS_COLOR_RGBX16 = 1 << 16, /* RGBx16 - 4444 */
  101. OMAP_DSS_COLOR_ARGB16_1555 = 1 << 17, /* ARGB16 - 1555 */
  102. OMAP_DSS_COLOR_XRGB16_1555 = 1 << 18, /* xRGB16 - 1555 */
  103. };
  104. enum omap_dss_load_mode {
  105. OMAP_DSS_LOAD_CLUT_AND_FRAME = 0,
  106. OMAP_DSS_LOAD_CLUT_ONLY = 1,
  107. OMAP_DSS_LOAD_FRAME_ONLY = 2,
  108. OMAP_DSS_LOAD_CLUT_ONCE_FRAME = 3,
  109. };
  110. enum omap_dss_trans_key_type {
  111. OMAP_DSS_COLOR_KEY_GFX_DST = 0,
  112. OMAP_DSS_COLOR_KEY_VID_SRC = 1,
  113. };
  114. enum omap_rfbi_te_mode {
  115. OMAP_DSS_RFBI_TE_MODE_1 = 1,
  116. OMAP_DSS_RFBI_TE_MODE_2 = 2,
  117. };
  118. enum omap_dss_signal_level {
  119. OMAPDSS_SIG_ACTIVE_LOW,
  120. OMAPDSS_SIG_ACTIVE_HIGH,
  121. };
  122. enum omap_dss_signal_edge {
  123. OMAPDSS_DRIVE_SIG_FALLING_EDGE,
  124. OMAPDSS_DRIVE_SIG_RISING_EDGE,
  125. };
  126. enum omap_dss_venc_type {
  127. OMAP_DSS_VENC_TYPE_COMPOSITE,
  128. OMAP_DSS_VENC_TYPE_SVIDEO,
  129. };
  130. enum omap_dss_dsi_pixel_format {
  131. OMAP_DSS_DSI_FMT_RGB888,
  132. OMAP_DSS_DSI_FMT_RGB666,
  133. OMAP_DSS_DSI_FMT_RGB666_PACKED,
  134. OMAP_DSS_DSI_FMT_RGB565,
  135. };
  136. enum omap_dss_dsi_mode {
  137. OMAP_DSS_DSI_CMD_MODE = 0,
  138. OMAP_DSS_DSI_VIDEO_MODE,
  139. };
  140. enum omap_display_caps {
  141. OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE = 1 << 0,
  142. OMAP_DSS_DISPLAY_CAP_TEAR_ELIM = 1 << 1,
  143. };
  144. enum omap_dss_display_state {
  145. OMAP_DSS_DISPLAY_DISABLED = 0,
  146. OMAP_DSS_DISPLAY_ACTIVE,
  147. };
  148. struct omap_dss_audio {
  149. struct snd_aes_iec958 *iec;
  150. struct snd_cea_861_aud_if *cea;
  151. };
  152. enum omap_dss_rotation_type {
  153. OMAP_DSS_ROT_DMA = 1 << 0,
  154. OMAP_DSS_ROT_VRFB = 1 << 1,
  155. OMAP_DSS_ROT_TILER = 1 << 2,
  156. };
  157. /* clockwise rotation angle */
  158. enum omap_dss_rotation_angle {
  159. OMAP_DSS_ROT_0 = 0,
  160. OMAP_DSS_ROT_90 = 1,
  161. OMAP_DSS_ROT_180 = 2,
  162. OMAP_DSS_ROT_270 = 3,
  163. };
  164. enum omap_overlay_caps {
  165. OMAP_DSS_OVL_CAP_SCALE = 1 << 0,
  166. OMAP_DSS_OVL_CAP_GLOBAL_ALPHA = 1 << 1,
  167. OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA = 1 << 2,
  168. OMAP_DSS_OVL_CAP_ZORDER = 1 << 3,
  169. OMAP_DSS_OVL_CAP_POS = 1 << 4,
  170. OMAP_DSS_OVL_CAP_REPLICATION = 1 << 5,
  171. };
  172. enum omap_overlay_manager_caps {
  173. OMAP_DSS_DUMMY_VALUE, /* add a dummy value to prevent compiler error */
  174. };
  175. enum omap_dss_clk_source {
  176. OMAP_DSS_CLK_SRC_FCK = 0, /* OMAP2/3: DSS1_ALWON_FCLK
  177. * OMAP4: DSS_FCLK */
  178. OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC, /* OMAP3: DSI1_PLL_FCLK
  179. * OMAP4: PLL1_CLK1 */
  180. OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI, /* OMAP3: DSI2_PLL_FCLK
  181. * OMAP4: PLL1_CLK2 */
  182. OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC, /* OMAP4: PLL2_CLK1 */
  183. OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI, /* OMAP4: PLL2_CLK2 */
  184. };
  185. enum omap_hdmi_flags {
  186. OMAP_HDMI_SDA_SCL_EXTERNAL_PULLUP = 1 << 0,
  187. };
  188. enum omap_dss_output_id {
  189. OMAP_DSS_OUTPUT_DPI = 1 << 0,
  190. OMAP_DSS_OUTPUT_DBI = 1 << 1,
  191. OMAP_DSS_OUTPUT_SDI = 1 << 2,
  192. OMAP_DSS_OUTPUT_DSI1 = 1 << 3,
  193. OMAP_DSS_OUTPUT_DSI2 = 1 << 4,
  194. OMAP_DSS_OUTPUT_VENC = 1 << 5,
  195. OMAP_DSS_OUTPUT_HDMI = 1 << 6,
  196. };
  197. /* RFBI */
  198. struct rfbi_timings {
  199. int cs_on_time;
  200. int cs_off_time;
  201. int we_on_time;
  202. int we_off_time;
  203. int re_on_time;
  204. int re_off_time;
  205. int we_cycle_time;
  206. int re_cycle_time;
  207. int cs_pulse_width;
  208. int access_time;
  209. int clk_div;
  210. u32 tim[5]; /* set by rfbi_convert_timings() */
  211. int converted;
  212. };
  213. /* DSI */
  214. enum omap_dss_dsi_trans_mode {
  215. /* Sync Pulses: both sync start and end packets sent */
  216. OMAP_DSS_DSI_PULSE_MODE,
  217. /* Sync Events: only sync start packets sent */
  218. OMAP_DSS_DSI_EVENT_MODE,
  219. /* Burst: only sync start packets sent, pixels are time compressed */
  220. OMAP_DSS_DSI_BURST_MODE,
  221. };
  222. struct omap_dss_dsi_videomode_timings {
  223. unsigned long hsclk;
  224. unsigned ndl;
  225. unsigned bitspp;
  226. /* pixels */
  227. u16 hact;
  228. /* lines */
  229. u16 vact;
  230. /* DSI video mode blanking data */
  231. /* Unit: byte clock cycles */
  232. u16 hss;
  233. u16 hsa;
  234. u16 hse;
  235. u16 hfp;
  236. u16 hbp;
  237. /* Unit: line clocks */
  238. u16 vsa;
  239. u16 vfp;
  240. u16 vbp;
  241. /* DSI blanking modes */
  242. int blanking_mode;
  243. int hsa_blanking_mode;
  244. int hbp_blanking_mode;
  245. int hfp_blanking_mode;
  246. enum omap_dss_dsi_trans_mode trans_mode;
  247. bool ddr_clk_always_on;
  248. int window_sync;
  249. };
  250. struct omap_dss_dsi_config {
  251. enum omap_dss_dsi_mode mode;
  252. enum omap_dss_dsi_pixel_format pixel_format;
  253. const struct omap_video_timings *timings;
  254. unsigned long hs_clk_min, hs_clk_max;
  255. unsigned long lp_clk_min, lp_clk_max;
  256. bool ddr_clk_always_on;
  257. enum omap_dss_dsi_trans_mode trans_mode;
  258. };
  259. enum omapdss_version {
  260. OMAPDSS_VER_UNKNOWN = 0,
  261. OMAPDSS_VER_OMAP24xx,
  262. OMAPDSS_VER_OMAP34xx_ES1, /* OMAP3430 ES1.0, 2.0 */
  263. OMAPDSS_VER_OMAP34xx_ES3, /* OMAP3430 ES3.0+ */
  264. OMAPDSS_VER_OMAP3630,
  265. OMAPDSS_VER_AM35xx,
  266. OMAPDSS_VER_OMAP4430_ES1, /* OMAP4430 ES1.0 */
  267. OMAPDSS_VER_OMAP4430_ES2, /* OMAP4430 ES2.0, 2.1, 2.2 */
  268. OMAPDSS_VER_OMAP4, /* All other OMAP4s */
  269. OMAPDSS_VER_OMAP5,
  270. OMAPDSS_VER_AM43xx,
  271. OMAPDSS_VER_DRA7xx,
  272. };
  273. /* Board specific data */
  274. struct omap_dss_board_info {
  275. int num_devices;
  276. struct omap_dss_device **devices;
  277. struct omap_dss_device *default_device;
  278. const char *default_display_name;
  279. int (*dsi_enable_pads)(int dsi_id, unsigned lane_mask);
  280. void (*dsi_disable_pads)(int dsi_id, unsigned lane_mask);
  281. int (*set_min_bus_tput)(struct device *dev, unsigned long r);
  282. enum omapdss_version version;
  283. };
  284. /* Init with the board info */
  285. extern int omap_display_init(struct omap_dss_board_info *board_data);
  286. /* HDMI mux init*/
  287. extern int omap_hdmi_init(enum omap_hdmi_flags flags);
  288. struct omap_video_timings {
  289. /* Unit: pixels */
  290. u16 x_res;
  291. /* Unit: pixels */
  292. u16 y_res;
  293. /* Unit: Hz */
  294. u32 pixelclock;
  295. /* Unit: pixel clocks */
  296. u16 hsw; /* Horizontal synchronization pulse width */
  297. /* Unit: pixel clocks */
  298. u16 hfp; /* Horizontal front porch */
  299. /* Unit: pixel clocks */
  300. u16 hbp; /* Horizontal back porch */
  301. /* Unit: line clocks */
  302. u16 vsw; /* Vertical synchronization pulse width */
  303. /* Unit: line clocks */
  304. u16 vfp; /* Vertical front porch */
  305. /* Unit: line clocks */
  306. u16 vbp; /* Vertical back porch */
  307. /* Vsync logic level */
  308. enum omap_dss_signal_level vsync_level;
  309. /* Hsync logic level */
  310. enum omap_dss_signal_level hsync_level;
  311. /* Interlaced or Progressive timings */
  312. bool interlace;
  313. /* Pixel clock edge to drive LCD data */
  314. enum omap_dss_signal_edge data_pclk_edge;
  315. /* Data enable logic level */
  316. enum omap_dss_signal_level de_level;
  317. /* Pixel clock edges to drive HSYNC and VSYNC signals */
  318. enum omap_dss_signal_edge sync_pclk_edge;
  319. };
  320. #ifdef CONFIG_OMAP2_DSS_VENC
  321. /* Hardcoded timings for tv modes. Venc only uses these to
  322. * identify the mode, and does not actually use the configs
  323. * itself. However, the configs should be something that
  324. * a normal monitor can also show */
  325. extern const struct omap_video_timings omap_dss_pal_timings;
  326. extern const struct omap_video_timings omap_dss_ntsc_timings;
  327. #endif
  328. struct omap_dss_cpr_coefs {
  329. s16 rr, rg, rb;
  330. s16 gr, gg, gb;
  331. s16 br, bg, bb;
  332. };
  333. struct omap_overlay_info {
  334. dma_addr_t paddr;
  335. dma_addr_t p_uv_addr; /* for NV12 format */
  336. u16 screen_width;
  337. u16 width;
  338. u16 height;
  339. enum omap_color_mode color_mode;
  340. u8 rotation;
  341. enum omap_dss_rotation_type rotation_type;
  342. bool mirror;
  343. u16 pos_x;
  344. u16 pos_y;
  345. u16 out_width; /* if 0, out_width == width */
  346. u16 out_height; /* if 0, out_height == height */
  347. u8 global_alpha;
  348. u8 pre_mult_alpha;
  349. u8 zorder;
  350. };
  351. struct omap_overlay {
  352. struct kobject kobj;
  353. struct list_head list;
  354. /* static fields */
  355. const char *name;
  356. enum omap_plane id;
  357. enum omap_color_mode supported_modes;
  358. enum omap_overlay_caps caps;
  359. /* dynamic fields */
  360. struct omap_overlay_manager *manager;
  361. /*
  362. * The following functions do not block:
  363. *
  364. * is_enabled
  365. * set_overlay_info
  366. * get_overlay_info
  367. *
  368. * The rest of the functions may block and cannot be called from
  369. * interrupt context
  370. */
  371. int (*enable)(struct omap_overlay *ovl);
  372. int (*disable)(struct omap_overlay *ovl);
  373. bool (*is_enabled)(struct omap_overlay *ovl);
  374. int (*set_manager)(struct omap_overlay *ovl,
  375. struct omap_overlay_manager *mgr);
  376. int (*unset_manager)(struct omap_overlay *ovl);
  377. int (*set_overlay_info)(struct omap_overlay *ovl,
  378. struct omap_overlay_info *info);
  379. void (*get_overlay_info)(struct omap_overlay *ovl,
  380. struct omap_overlay_info *info);
  381. int (*wait_for_go)(struct omap_overlay *ovl);
  382. struct omap_dss_device *(*get_device)(struct omap_overlay *ovl);
  383. };
  384. struct omap_overlay_manager_info {
  385. u32 default_color;
  386. enum omap_dss_trans_key_type trans_key_type;
  387. u32 trans_key;
  388. bool trans_enabled;
  389. bool partial_alpha_enabled;
  390. bool cpr_enable;
  391. struct omap_dss_cpr_coefs cpr_coefs;
  392. };
  393. struct omap_overlay_manager {
  394. struct kobject kobj;
  395. /* static fields */
  396. const char *name;
  397. enum omap_channel id;
  398. enum omap_overlay_manager_caps caps;
  399. struct list_head overlays;
  400. enum omap_display_type supported_displays;
  401. enum omap_dss_output_id supported_outputs;
  402. /* dynamic fields */
  403. struct omap_dss_device *output;
  404. /*
  405. * The following functions do not block:
  406. *
  407. * set_manager_info
  408. * get_manager_info
  409. * apply
  410. *
  411. * The rest of the functions may block and cannot be called from
  412. * interrupt context
  413. */
  414. int (*set_output)(struct omap_overlay_manager *mgr,
  415. struct omap_dss_device *output);
  416. int (*unset_output)(struct omap_overlay_manager *mgr);
  417. int (*set_manager_info)(struct omap_overlay_manager *mgr,
  418. struct omap_overlay_manager_info *info);
  419. void (*get_manager_info)(struct omap_overlay_manager *mgr,
  420. struct omap_overlay_manager_info *info);
  421. int (*apply)(struct omap_overlay_manager *mgr);
  422. int (*wait_for_go)(struct omap_overlay_manager *mgr);
  423. int (*wait_for_vsync)(struct omap_overlay_manager *mgr);
  424. struct omap_dss_device *(*get_device)(struct omap_overlay_manager *mgr);
  425. };
  426. /* 22 pins means 1 clk lane and 10 data lanes */
  427. #define OMAP_DSS_MAX_DSI_PINS 22
  428. struct omap_dsi_pin_config {
  429. int num_pins;
  430. /*
  431. * pin numbers in the following order:
  432. * clk+, clk-
  433. * data1+, data1-
  434. * data2+, data2-
  435. * ...
  436. */
  437. int pins[OMAP_DSS_MAX_DSI_PINS];
  438. };
  439. struct omap_dss_writeback_info {
  440. u32 paddr;
  441. u32 p_uv_addr;
  442. u16 buf_width;
  443. u16 width;
  444. u16 height;
  445. enum omap_color_mode color_mode;
  446. u8 rotation;
  447. enum omap_dss_rotation_type rotation_type;
  448. bool mirror;
  449. u8 pre_mult_alpha;
  450. };
  451. struct omapdss_dpi_ops {
  452. int (*connect)(struct omap_dss_device *dssdev,
  453. struct omap_dss_device *dst);
  454. void (*disconnect)(struct omap_dss_device *dssdev,
  455. struct omap_dss_device *dst);
  456. int (*enable)(struct omap_dss_device *dssdev);
  457. void (*disable)(struct omap_dss_device *dssdev);
  458. int (*check_timings)(struct omap_dss_device *dssdev,
  459. struct omap_video_timings *timings);
  460. void (*set_timings)(struct omap_dss_device *dssdev,
  461. struct omap_video_timings *timings);
  462. void (*get_timings)(struct omap_dss_device *dssdev,
  463. struct omap_video_timings *timings);
  464. void (*set_data_lines)(struct omap_dss_device *dssdev, int data_lines);
  465. };
  466. struct omapdss_sdi_ops {
  467. int (*connect)(struct omap_dss_device *dssdev,
  468. struct omap_dss_device *dst);
  469. void (*disconnect)(struct omap_dss_device *dssdev,
  470. struct omap_dss_device *dst);
  471. int (*enable)(struct omap_dss_device *dssdev);
  472. void (*disable)(struct omap_dss_device *dssdev);
  473. int (*check_timings)(struct omap_dss_device *dssdev,
  474. struct omap_video_timings *timings);
  475. void (*set_timings)(struct omap_dss_device *dssdev,
  476. struct omap_video_timings *timings);
  477. void (*get_timings)(struct omap_dss_device *dssdev,
  478. struct omap_video_timings *timings);
  479. void (*set_datapairs)(struct omap_dss_device *dssdev, int datapairs);
  480. };
  481. struct omapdss_dvi_ops {
  482. int (*connect)(struct omap_dss_device *dssdev,
  483. struct omap_dss_device *dst);
  484. void (*disconnect)(struct omap_dss_device *dssdev,
  485. struct omap_dss_device *dst);
  486. int (*enable)(struct omap_dss_device *dssdev);
  487. void (*disable)(struct omap_dss_device *dssdev);
  488. int (*check_timings)(struct omap_dss_device *dssdev,
  489. struct omap_video_timings *timings);
  490. void (*set_timings)(struct omap_dss_device *dssdev,
  491. struct omap_video_timings *timings);
  492. void (*get_timings)(struct omap_dss_device *dssdev,
  493. struct omap_video_timings *timings);
  494. };
  495. struct omapdss_atv_ops {
  496. int (*connect)(struct omap_dss_device *dssdev,
  497. struct omap_dss_device *dst);
  498. void (*disconnect)(struct omap_dss_device *dssdev,
  499. struct omap_dss_device *dst);
  500. int (*enable)(struct omap_dss_device *dssdev);
  501. void (*disable)(struct omap_dss_device *dssdev);
  502. int (*check_timings)(struct omap_dss_device *dssdev,
  503. struct omap_video_timings *timings);
  504. void (*set_timings)(struct omap_dss_device *dssdev,
  505. struct omap_video_timings *timings);
  506. void (*get_timings)(struct omap_dss_device *dssdev,
  507. struct omap_video_timings *timings);
  508. void (*set_type)(struct omap_dss_device *dssdev,
  509. enum omap_dss_venc_type type);
  510. void (*invert_vid_out_polarity)(struct omap_dss_device *dssdev,
  511. bool invert_polarity);
  512. int (*set_wss)(struct omap_dss_device *dssdev, u32 wss);
  513. u32 (*get_wss)(struct omap_dss_device *dssdev);
  514. };
  515. struct omapdss_hdmi_ops {
  516. int (*connect)(struct omap_dss_device *dssdev,
  517. struct omap_dss_device *dst);
  518. void (*disconnect)(struct omap_dss_device *dssdev,
  519. struct omap_dss_device *dst);
  520. int (*enable)(struct omap_dss_device *dssdev);
  521. void (*disable)(struct omap_dss_device *dssdev);
  522. int (*check_timings)(struct omap_dss_device *dssdev,
  523. struct omap_video_timings *timings);
  524. void (*set_timings)(struct omap_dss_device *dssdev,
  525. struct omap_video_timings *timings);
  526. void (*get_timings)(struct omap_dss_device *dssdev,
  527. struct omap_video_timings *timings);
  528. int (*read_edid)(struct omap_dss_device *dssdev, u8 *buf, int len);
  529. bool (*detect)(struct omap_dss_device *dssdev);
  530. int (*set_hdmi_mode)(struct omap_dss_device *dssdev, bool hdmi_mode);
  531. int (*set_infoframe)(struct omap_dss_device *dssdev,
  532. const struct hdmi_avi_infoframe *avi);
  533. };
  534. struct omapdss_dsi_ops {
  535. int (*connect)(struct omap_dss_device *dssdev,
  536. struct omap_dss_device *dst);
  537. void (*disconnect)(struct omap_dss_device *dssdev,
  538. struct omap_dss_device *dst);
  539. int (*enable)(struct omap_dss_device *dssdev);
  540. void (*disable)(struct omap_dss_device *dssdev, bool disconnect_lanes,
  541. bool enter_ulps);
  542. /* bus configuration */
  543. int (*set_config)(struct omap_dss_device *dssdev,
  544. const struct omap_dss_dsi_config *cfg);
  545. int (*configure_pins)(struct omap_dss_device *dssdev,
  546. const struct omap_dsi_pin_config *pin_cfg);
  547. void (*enable_hs)(struct omap_dss_device *dssdev, int channel,
  548. bool enable);
  549. int (*enable_te)(struct omap_dss_device *dssdev, bool enable);
  550. int (*update)(struct omap_dss_device *dssdev, int channel,
  551. void (*callback)(int, void *), void *data);
  552. void (*bus_lock)(struct omap_dss_device *dssdev);
  553. void (*bus_unlock)(struct omap_dss_device *dssdev);
  554. int (*enable_video_output)(struct omap_dss_device *dssdev, int channel);
  555. void (*disable_video_output)(struct omap_dss_device *dssdev,
  556. int channel);
  557. int (*request_vc)(struct omap_dss_device *dssdev, int *channel);
  558. int (*set_vc_id)(struct omap_dss_device *dssdev, int channel,
  559. int vc_id);
  560. void (*release_vc)(struct omap_dss_device *dssdev, int channel);
  561. /* data transfer */
  562. int (*dcs_write)(struct omap_dss_device *dssdev, int channel,
  563. u8 *data, int len);
  564. int (*dcs_write_nosync)(struct omap_dss_device *dssdev, int channel,
  565. u8 *data, int len);
  566. int (*dcs_read)(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
  567. u8 *data, int len);
  568. int (*gen_write)(struct omap_dss_device *dssdev, int channel,
  569. u8 *data, int len);
  570. int (*gen_write_nosync)(struct omap_dss_device *dssdev, int channel,
  571. u8 *data, int len);
  572. int (*gen_read)(struct omap_dss_device *dssdev, int channel,
  573. u8 *reqdata, int reqlen,
  574. u8 *data, int len);
  575. int (*bta_sync)(struct omap_dss_device *dssdev, int channel);
  576. int (*set_max_rx_packet_size)(struct omap_dss_device *dssdev,
  577. int channel, u16 plen);
  578. };
  579. struct omap_dss_device {
  580. struct kobject kobj;
  581. struct device *dev;
  582. struct module *owner;
  583. struct list_head panel_list;
  584. /* alias in the form of "display%d" */
  585. char alias[16];
  586. enum omap_display_type type;
  587. enum omap_display_type output_type;
  588. union {
  589. struct {
  590. u8 data_lines;
  591. } dpi;
  592. struct {
  593. u8 channel;
  594. u8 data_lines;
  595. } rfbi;
  596. struct {
  597. u8 datapairs;
  598. } sdi;
  599. struct {
  600. int module;
  601. } dsi;
  602. struct {
  603. enum omap_dss_venc_type type;
  604. bool invert_polarity;
  605. } venc;
  606. } phy;
  607. struct {
  608. struct omap_video_timings timings;
  609. enum omap_dss_dsi_pixel_format dsi_pix_fmt;
  610. enum omap_dss_dsi_mode dsi_mode;
  611. } panel;
  612. struct {
  613. u8 pixel_size;
  614. struct rfbi_timings rfbi_timings;
  615. } ctrl;
  616. const char *name;
  617. /* used to match device to driver */
  618. const char *driver_name;
  619. void *data;
  620. struct omap_dss_driver *driver;
  621. union {
  622. const struct omapdss_dpi_ops *dpi;
  623. const struct omapdss_sdi_ops *sdi;
  624. const struct omapdss_dvi_ops *dvi;
  625. const struct omapdss_hdmi_ops *hdmi;
  626. const struct omapdss_atv_ops *atv;
  627. const struct omapdss_dsi_ops *dsi;
  628. } ops;
  629. /* helper variable for driver suspend/resume */
  630. bool activate_after_resume;
  631. enum omap_display_caps caps;
  632. struct omap_dss_device *src;
  633. enum omap_dss_display_state state;
  634. /* OMAP DSS output specific fields */
  635. struct list_head list;
  636. /* DISPC channel for this output */
  637. enum omap_channel dispc_channel;
  638. /* output instance */
  639. enum omap_dss_output_id id;
  640. /* the port number in the DT node */
  641. int port_num;
  642. /* dynamic fields */
  643. struct omap_overlay_manager *manager;
  644. struct omap_dss_device *dst;
  645. };
  646. struct omap_dss_hdmi_data
  647. {
  648. int ct_cp_hpd_gpio;
  649. int ls_oe_gpio;
  650. int hpd_gpio;
  651. };
  652. struct omap_dss_driver {
  653. int (*probe)(struct omap_dss_device *);
  654. void (*remove)(struct omap_dss_device *);
  655. int (*connect)(struct omap_dss_device *dssdev);
  656. void (*disconnect)(struct omap_dss_device *dssdev);
  657. int (*enable)(struct omap_dss_device *display);
  658. void (*disable)(struct omap_dss_device *display);
  659. int (*run_test)(struct omap_dss_device *display, int test);
  660. int (*update)(struct omap_dss_device *dssdev,
  661. u16 x, u16 y, u16 w, u16 h);
  662. int (*sync)(struct omap_dss_device *dssdev);
  663. int (*enable_te)(struct omap_dss_device *dssdev, bool enable);
  664. int (*get_te)(struct omap_dss_device *dssdev);
  665. u8 (*get_rotate)(struct omap_dss_device *dssdev);
  666. int (*set_rotate)(struct omap_dss_device *dssdev, u8 rotate);
  667. bool (*get_mirror)(struct omap_dss_device *dssdev);
  668. int (*set_mirror)(struct omap_dss_device *dssdev, bool enable);
  669. int (*memory_read)(struct omap_dss_device *dssdev,
  670. void *buf, size_t size,
  671. u16 x, u16 y, u16 w, u16 h);
  672. void (*get_resolution)(struct omap_dss_device *dssdev,
  673. u16 *xres, u16 *yres);
  674. void (*get_dimensions)(struct omap_dss_device *dssdev,
  675. u32 *width, u32 *height);
  676. int (*get_recommended_bpp)(struct omap_dss_device *dssdev);
  677. int (*check_timings)(struct omap_dss_device *dssdev,
  678. struct omap_video_timings *timings);
  679. void (*set_timings)(struct omap_dss_device *dssdev,
  680. struct omap_video_timings *timings);
  681. void (*get_timings)(struct omap_dss_device *dssdev,
  682. struct omap_video_timings *timings);
  683. int (*set_wss)(struct omap_dss_device *dssdev, u32 wss);
  684. u32 (*get_wss)(struct omap_dss_device *dssdev);
  685. int (*read_edid)(struct omap_dss_device *dssdev, u8 *buf, int len);
  686. bool (*detect)(struct omap_dss_device *dssdev);
  687. int (*set_hdmi_mode)(struct omap_dss_device *dssdev, bool hdmi_mode);
  688. int (*set_hdmi_infoframe)(struct omap_dss_device *dssdev,
  689. const struct hdmi_avi_infoframe *avi);
  690. };
  691. enum omapdss_version omapdss_get_version(void);
  692. bool omapdss_is_initialized(void);
  693. int omap_dss_register_driver(struct omap_dss_driver *);
  694. void omap_dss_unregister_driver(struct omap_dss_driver *);
  695. int omapdss_register_display(struct omap_dss_device *dssdev);
  696. void omapdss_unregister_display(struct omap_dss_device *dssdev);
  697. struct omap_dss_device *omap_dss_get_device(struct omap_dss_device *dssdev);
  698. void omap_dss_put_device(struct omap_dss_device *dssdev);
  699. #define for_each_dss_dev(d) while ((d = omap_dss_get_next_device(d)) != NULL)
  700. struct omap_dss_device *omap_dss_get_next_device(struct omap_dss_device *from);
  701. struct omap_dss_device *omap_dss_find_device(void *data,
  702. int (*match)(struct omap_dss_device *dssdev, void *data));
  703. const char *omapdss_get_default_display_name(void);
  704. void videomode_to_omap_video_timings(const struct videomode *vm,
  705. struct omap_video_timings *ovt);
  706. void omap_video_timings_to_videomode(const struct omap_video_timings *ovt,
  707. struct videomode *vm);
  708. int dss_feat_get_num_mgrs(void);
  709. int dss_feat_get_num_ovls(void);
  710. enum omap_display_type dss_feat_get_supported_displays(enum omap_channel channel);
  711. enum omap_dss_output_id dss_feat_get_supported_outputs(enum omap_channel channel);
  712. enum omap_color_mode dss_feat_get_supported_color_modes(enum omap_plane plane);
  713. int omap_dss_get_num_overlay_managers(void);
  714. struct omap_overlay_manager *omap_dss_get_overlay_manager(int num);
  715. int omap_dss_get_num_overlays(void);
  716. struct omap_overlay *omap_dss_get_overlay(int num);
  717. int omapdss_register_output(struct omap_dss_device *output);
  718. void omapdss_unregister_output(struct omap_dss_device *output);
  719. struct omap_dss_device *omap_dss_get_output(enum omap_dss_output_id id);
  720. struct omap_dss_device *omap_dss_find_output(const char *name);
  721. struct omap_dss_device *omap_dss_find_output_by_port_node(struct device_node *port);
  722. int omapdss_output_set_device(struct omap_dss_device *out,
  723. struct omap_dss_device *dssdev);
  724. int omapdss_output_unset_device(struct omap_dss_device *out);
  725. struct omap_dss_device *omapdss_find_output_from_display(struct omap_dss_device *dssdev);
  726. struct omap_overlay_manager *omapdss_find_mgr_from_display(struct omap_dss_device *dssdev);
  727. void omapdss_default_get_resolution(struct omap_dss_device *dssdev,
  728. u16 *xres, u16 *yres);
  729. int omapdss_default_get_recommended_bpp(struct omap_dss_device *dssdev);
  730. void omapdss_default_get_timings(struct omap_dss_device *dssdev,
  731. struct omap_video_timings *timings);
  732. typedef void (*omap_dispc_isr_t) (void *arg, u32 mask);
  733. int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
  734. int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
  735. u32 dispc_read_irqstatus(void);
  736. void dispc_clear_irqstatus(u32 mask);
  737. u32 dispc_read_irqenable(void);
  738. void dispc_write_irqenable(u32 mask);
  739. int dispc_request_irq(irq_handler_t handler, void *dev_id);
  740. void dispc_free_irq(void *dev_id);
  741. int dispc_runtime_get(void);
  742. void dispc_runtime_put(void);
  743. void dispc_mgr_enable(enum omap_channel channel, bool enable);
  744. bool dispc_mgr_is_enabled(enum omap_channel channel);
  745. u32 dispc_mgr_get_vsync_irq(enum omap_channel channel);
  746. u32 dispc_mgr_get_framedone_irq(enum omap_channel channel);
  747. u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel);
  748. bool dispc_mgr_go_busy(enum omap_channel channel);
  749. void dispc_mgr_go(enum omap_channel channel);
  750. void dispc_mgr_set_lcd_config(enum omap_channel channel,
  751. const struct dss_lcd_mgr_config *config);
  752. void dispc_mgr_set_timings(enum omap_channel channel,
  753. const struct omap_video_timings *timings);
  754. void dispc_mgr_setup(enum omap_channel channel,
  755. const struct omap_overlay_manager_info *info);
  756. int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
  757. const struct omap_overlay_info *oi,
  758. const struct omap_video_timings *timings,
  759. int *x_predecim, int *y_predecim);
  760. int dispc_ovl_enable(enum omap_plane plane, bool enable);
  761. bool dispc_ovl_enabled(enum omap_plane plane);
  762. void dispc_ovl_set_channel_out(enum omap_plane plane,
  763. enum omap_channel channel);
  764. int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
  765. bool replication, const struct omap_video_timings *mgr_timings,
  766. bool mem_to_mem);
  767. int omapdss_compat_init(void);
  768. void omapdss_compat_uninit(void);
  769. struct dss_mgr_ops {
  770. int (*connect)(struct omap_overlay_manager *mgr,
  771. struct omap_dss_device *dst);
  772. void (*disconnect)(struct omap_overlay_manager *mgr,
  773. struct omap_dss_device *dst);
  774. void (*start_update)(struct omap_overlay_manager *mgr);
  775. int (*enable)(struct omap_overlay_manager *mgr);
  776. void (*disable)(struct omap_overlay_manager *mgr);
  777. void (*set_timings)(struct omap_overlay_manager *mgr,
  778. const struct omap_video_timings *timings);
  779. void (*set_lcd_config)(struct omap_overlay_manager *mgr,
  780. const struct dss_lcd_mgr_config *config);
  781. int (*register_framedone_handler)(struct omap_overlay_manager *mgr,
  782. void (*handler)(void *), void *data);
  783. void (*unregister_framedone_handler)(struct omap_overlay_manager *mgr,
  784. void (*handler)(void *), void *data);
  785. };
  786. int dss_install_mgr_ops(const struct dss_mgr_ops *mgr_ops);
  787. void dss_uninstall_mgr_ops(void);
  788. int dss_mgr_connect(struct omap_overlay_manager *mgr,
  789. struct omap_dss_device *dst);
  790. void dss_mgr_disconnect(struct omap_overlay_manager *mgr,
  791. struct omap_dss_device *dst);
  792. void dss_mgr_set_timings(struct omap_overlay_manager *mgr,
  793. const struct omap_video_timings *timings);
  794. void dss_mgr_set_lcd_config(struct omap_overlay_manager *mgr,
  795. const struct dss_lcd_mgr_config *config);
  796. int dss_mgr_enable(struct omap_overlay_manager *mgr);
  797. void dss_mgr_disable(struct omap_overlay_manager *mgr);
  798. void dss_mgr_start_update(struct omap_overlay_manager *mgr);
  799. int dss_mgr_register_framedone_handler(struct omap_overlay_manager *mgr,
  800. void (*handler)(void *), void *data);
  801. void dss_mgr_unregister_framedone_handler(struct omap_overlay_manager *mgr,
  802. void (*handler)(void *), void *data);
  803. static inline bool omapdss_device_is_connected(struct omap_dss_device *dssdev)
  804. {
  805. return dssdev->src;
  806. }
  807. static inline bool omapdss_device_is_enabled(struct omap_dss_device *dssdev)
  808. {
  809. return dssdev->state == OMAP_DSS_DISPLAY_ACTIVE;
  810. }
  811. struct device_node *
  812. omapdss_of_get_next_port(const struct device_node *parent,
  813. struct device_node *prev);
  814. struct device_node *
  815. omapdss_of_get_next_endpoint(const struct device_node *parent,
  816. struct device_node *prev);
  817. struct device_node *
  818. omapdss_of_get_first_endpoint(const struct device_node *parent);
  819. struct omap_dss_device *
  820. omapdss_of_find_source_for_first_ep(struct device_node *node);
  821. #endif