i915_drm.h 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113
  1. /*
  2. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the
  14. * next paragraph) shall be included in all copies or substantial portions
  15. * of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  18. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  20. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  21. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  22. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  23. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  24. *
  25. */
  26. #ifndef _UAPI_I915_DRM_H_
  27. #define _UAPI_I915_DRM_H_
  28. #include <drm/drm.h>
  29. /* Please note that modifications to all structs defined here are
  30. * subject to backwards-compatibility constraints.
  31. */
  32. /**
  33. * DOC: uevents generated by i915 on it's device node
  34. *
  35. * I915_L3_PARITY_UEVENT - Generated when the driver receives a parity mismatch
  36. * event from the gpu l3 cache. Additional information supplied is ROW,
  37. * BANK, SUBBANK, SLICE of the affected cacheline. Userspace should keep
  38. * track of these events and if a specific cache-line seems to have a
  39. * persistent error remap it with the l3 remapping tool supplied in
  40. * intel-gpu-tools. The value supplied with the event is always 1.
  41. *
  42. * I915_ERROR_UEVENT - Generated upon error detection, currently only via
  43. * hangcheck. The error detection event is a good indicator of when things
  44. * began to go badly. The value supplied with the event is a 1 upon error
  45. * detection, and a 0 upon reset completion, signifying no more error
  46. * exists. NOTE: Disabling hangcheck or reset via module parameter will
  47. * cause the related events to not be seen.
  48. *
  49. * I915_RESET_UEVENT - Event is generated just before an attempt to reset the
  50. * the GPU. The value supplied with the event is always 1. NOTE: Disable
  51. * reset via module parameter will cause this event to not be seen.
  52. */
  53. #define I915_L3_PARITY_UEVENT "L3_PARITY_ERROR"
  54. #define I915_ERROR_UEVENT "ERROR"
  55. #define I915_RESET_UEVENT "RESET"
  56. /* Each region is a minimum of 16k, and there are at most 255 of them.
  57. */
  58. #define I915_NR_TEX_REGIONS 255 /* table size 2k - maximum due to use
  59. * of chars for next/prev indices */
  60. #define I915_LOG_MIN_TEX_REGION_SIZE 14
  61. typedef struct _drm_i915_init {
  62. enum {
  63. I915_INIT_DMA = 0x01,
  64. I915_CLEANUP_DMA = 0x02,
  65. I915_RESUME_DMA = 0x03
  66. } func;
  67. unsigned int mmio_offset;
  68. int sarea_priv_offset;
  69. unsigned int ring_start;
  70. unsigned int ring_end;
  71. unsigned int ring_size;
  72. unsigned int front_offset;
  73. unsigned int back_offset;
  74. unsigned int depth_offset;
  75. unsigned int w;
  76. unsigned int h;
  77. unsigned int pitch;
  78. unsigned int pitch_bits;
  79. unsigned int back_pitch;
  80. unsigned int depth_pitch;
  81. unsigned int cpp;
  82. unsigned int chipset;
  83. } drm_i915_init_t;
  84. typedef struct _drm_i915_sarea {
  85. struct drm_tex_region texList[I915_NR_TEX_REGIONS + 1];
  86. int last_upload; /* last time texture was uploaded */
  87. int last_enqueue; /* last time a buffer was enqueued */
  88. int last_dispatch; /* age of the most recently dispatched buffer */
  89. int ctxOwner; /* last context to upload state */
  90. int texAge;
  91. int pf_enabled; /* is pageflipping allowed? */
  92. int pf_active;
  93. int pf_current_page; /* which buffer is being displayed? */
  94. int perf_boxes; /* performance boxes to be displayed */
  95. int width, height; /* screen size in pixels */
  96. drm_handle_t front_handle;
  97. int front_offset;
  98. int front_size;
  99. drm_handle_t back_handle;
  100. int back_offset;
  101. int back_size;
  102. drm_handle_t depth_handle;
  103. int depth_offset;
  104. int depth_size;
  105. drm_handle_t tex_handle;
  106. int tex_offset;
  107. int tex_size;
  108. int log_tex_granularity;
  109. int pitch;
  110. int rotation; /* 0, 90, 180 or 270 */
  111. int rotated_offset;
  112. int rotated_size;
  113. int rotated_pitch;
  114. int virtualX, virtualY;
  115. unsigned int front_tiled;
  116. unsigned int back_tiled;
  117. unsigned int depth_tiled;
  118. unsigned int rotated_tiled;
  119. unsigned int rotated2_tiled;
  120. int pipeA_x;
  121. int pipeA_y;
  122. int pipeA_w;
  123. int pipeA_h;
  124. int pipeB_x;
  125. int pipeB_y;
  126. int pipeB_w;
  127. int pipeB_h;
  128. /* fill out some space for old userspace triple buffer */
  129. drm_handle_t unused_handle;
  130. __u32 unused1, unused2, unused3;
  131. /* buffer object handles for static buffers. May change
  132. * over the lifetime of the client.
  133. */
  134. __u32 front_bo_handle;
  135. __u32 back_bo_handle;
  136. __u32 unused_bo_handle;
  137. __u32 depth_bo_handle;
  138. } drm_i915_sarea_t;
  139. /* due to userspace building against these headers we need some compat here */
  140. #define planeA_x pipeA_x
  141. #define planeA_y pipeA_y
  142. #define planeA_w pipeA_w
  143. #define planeA_h pipeA_h
  144. #define planeB_x pipeB_x
  145. #define planeB_y pipeB_y
  146. #define planeB_w pipeB_w
  147. #define planeB_h pipeB_h
  148. /* Flags for perf_boxes
  149. */
  150. #define I915_BOX_RING_EMPTY 0x1
  151. #define I915_BOX_FLIP 0x2
  152. #define I915_BOX_WAIT 0x4
  153. #define I915_BOX_TEXTURE_LOAD 0x8
  154. #define I915_BOX_LOST_CONTEXT 0x10
  155. /*
  156. * i915 specific ioctls.
  157. *
  158. * The device specific ioctl range is [DRM_COMMAND_BASE, DRM_COMMAND_END) ie
  159. * [0x40, 0xa0) (a0 is excluded). The numbers below are defined as offset
  160. * against DRM_COMMAND_BASE and should be between [0x0, 0x60).
  161. */
  162. #define DRM_I915_INIT 0x00
  163. #define DRM_I915_FLUSH 0x01
  164. #define DRM_I915_FLIP 0x02
  165. #define DRM_I915_BATCHBUFFER 0x03
  166. #define DRM_I915_IRQ_EMIT 0x04
  167. #define DRM_I915_IRQ_WAIT 0x05
  168. #define DRM_I915_GETPARAM 0x06
  169. #define DRM_I915_SETPARAM 0x07
  170. #define DRM_I915_ALLOC 0x08
  171. #define DRM_I915_FREE 0x09
  172. #define DRM_I915_INIT_HEAP 0x0a
  173. #define DRM_I915_CMDBUFFER 0x0b
  174. #define DRM_I915_DESTROY_HEAP 0x0c
  175. #define DRM_I915_SET_VBLANK_PIPE 0x0d
  176. #define DRM_I915_GET_VBLANK_PIPE 0x0e
  177. #define DRM_I915_VBLANK_SWAP 0x0f
  178. #define DRM_I915_HWS_ADDR 0x11
  179. #define DRM_I915_GEM_INIT 0x13
  180. #define DRM_I915_GEM_EXECBUFFER 0x14
  181. #define DRM_I915_GEM_PIN 0x15
  182. #define DRM_I915_GEM_UNPIN 0x16
  183. #define DRM_I915_GEM_BUSY 0x17
  184. #define DRM_I915_GEM_THROTTLE 0x18
  185. #define DRM_I915_GEM_ENTERVT 0x19
  186. #define DRM_I915_GEM_LEAVEVT 0x1a
  187. #define DRM_I915_GEM_CREATE 0x1b
  188. #define DRM_I915_GEM_PREAD 0x1c
  189. #define DRM_I915_GEM_PWRITE 0x1d
  190. #define DRM_I915_GEM_MMAP 0x1e
  191. #define DRM_I915_GEM_SET_DOMAIN 0x1f
  192. #define DRM_I915_GEM_SW_FINISH 0x20
  193. #define DRM_I915_GEM_SET_TILING 0x21
  194. #define DRM_I915_GEM_GET_TILING 0x22
  195. #define DRM_I915_GEM_GET_APERTURE 0x23
  196. #define DRM_I915_GEM_MMAP_GTT 0x24
  197. #define DRM_I915_GET_PIPE_FROM_CRTC_ID 0x25
  198. #define DRM_I915_GEM_MADVISE 0x26
  199. #define DRM_I915_OVERLAY_PUT_IMAGE 0x27
  200. #define DRM_I915_OVERLAY_ATTRS 0x28
  201. #define DRM_I915_GEM_EXECBUFFER2 0x29
  202. #define DRM_I915_GET_SPRITE_COLORKEY 0x2a
  203. #define DRM_I915_SET_SPRITE_COLORKEY 0x2b
  204. #define DRM_I915_GEM_WAIT 0x2c
  205. #define DRM_I915_GEM_CONTEXT_CREATE 0x2d
  206. #define DRM_I915_GEM_CONTEXT_DESTROY 0x2e
  207. #define DRM_I915_GEM_SET_CACHING 0x2f
  208. #define DRM_I915_GEM_GET_CACHING 0x30
  209. #define DRM_I915_REG_READ 0x31
  210. #define DRM_I915_GET_RESET_STATS 0x32
  211. #define DRM_I915_GEM_USERPTR 0x33
  212. #define DRM_I915_GEM_CONTEXT_GETPARAM 0x34
  213. #define DRM_I915_GEM_CONTEXT_SETPARAM 0x35
  214. #define DRM_IOCTL_I915_INIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT, drm_i915_init_t)
  215. #define DRM_IOCTL_I915_FLUSH DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLUSH)
  216. #define DRM_IOCTL_I915_FLIP DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLIP)
  217. #define DRM_IOCTL_I915_BATCHBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_BATCHBUFFER, drm_i915_batchbuffer_t)
  218. #define DRM_IOCTL_I915_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_IRQ_EMIT, drm_i915_irq_emit_t)
  219. #define DRM_IOCTL_I915_IRQ_WAIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_IRQ_WAIT, drm_i915_irq_wait_t)
  220. #define DRM_IOCTL_I915_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GETPARAM, drm_i915_getparam_t)
  221. #define DRM_IOCTL_I915_SETPARAM DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SETPARAM, drm_i915_setparam_t)
  222. #define DRM_IOCTL_I915_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_ALLOC, drm_i915_mem_alloc_t)
  223. #define DRM_IOCTL_I915_FREE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_FREE, drm_i915_mem_free_t)
  224. #define DRM_IOCTL_I915_INIT_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT_HEAP, drm_i915_mem_init_heap_t)
  225. #define DRM_IOCTL_I915_CMDBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_CMDBUFFER, drm_i915_cmdbuffer_t)
  226. #define DRM_IOCTL_I915_DESTROY_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_DESTROY_HEAP, drm_i915_mem_destroy_heap_t)
  227. #define DRM_IOCTL_I915_SET_VBLANK_PIPE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
  228. #define DRM_IOCTL_I915_GET_VBLANK_PIPE DRM_IOR( DRM_COMMAND_BASE + DRM_I915_GET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
  229. #define DRM_IOCTL_I915_VBLANK_SWAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_VBLANK_SWAP, drm_i915_vblank_swap_t)
  230. #define DRM_IOCTL_I915_HWS_ADDR DRM_IOW(DRM_COMMAND_BASE + DRM_I915_HWS_ADDR, struct drm_i915_gem_init)
  231. #define DRM_IOCTL_I915_GEM_INIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_INIT, struct drm_i915_gem_init)
  232. #define DRM_IOCTL_I915_GEM_EXECBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER, struct drm_i915_gem_execbuffer)
  233. #define DRM_IOCTL_I915_GEM_EXECBUFFER2 DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2, struct drm_i915_gem_execbuffer2)
  234. #define DRM_IOCTL_I915_GEM_PIN DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_PIN, struct drm_i915_gem_pin)
  235. #define DRM_IOCTL_I915_GEM_UNPIN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_UNPIN, struct drm_i915_gem_unpin)
  236. #define DRM_IOCTL_I915_GEM_BUSY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_BUSY, struct drm_i915_gem_busy)
  237. #define DRM_IOCTL_I915_GEM_SET_CACHING DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_SET_CACHING, struct drm_i915_gem_caching)
  238. #define DRM_IOCTL_I915_GEM_GET_CACHING DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_GET_CACHING, struct drm_i915_gem_caching)
  239. #define DRM_IOCTL_I915_GEM_THROTTLE DRM_IO ( DRM_COMMAND_BASE + DRM_I915_GEM_THROTTLE)
  240. #define DRM_IOCTL_I915_GEM_ENTERVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_ENTERVT)
  241. #define DRM_IOCTL_I915_GEM_LEAVEVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_LEAVEVT)
  242. #define DRM_IOCTL_I915_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CREATE, struct drm_i915_gem_create)
  243. #define DRM_IOCTL_I915_GEM_PREAD DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PREAD, struct drm_i915_gem_pread)
  244. #define DRM_IOCTL_I915_GEM_PWRITE DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PWRITE, struct drm_i915_gem_pwrite)
  245. #define DRM_IOCTL_I915_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP, struct drm_i915_gem_mmap)
  246. #define DRM_IOCTL_I915_GEM_MMAP_GTT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP_GTT, struct drm_i915_gem_mmap_gtt)
  247. #define DRM_IOCTL_I915_GEM_SET_DOMAIN DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SET_DOMAIN, struct drm_i915_gem_set_domain)
  248. #define DRM_IOCTL_I915_GEM_SW_FINISH DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SW_FINISH, struct drm_i915_gem_sw_finish)
  249. #define DRM_IOCTL_I915_GEM_SET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_SET_TILING, struct drm_i915_gem_set_tiling)
  250. #define DRM_IOCTL_I915_GEM_GET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_TILING, struct drm_i915_gem_get_tiling)
  251. #define DRM_IOCTL_I915_GEM_GET_APERTURE DRM_IOR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_APERTURE, struct drm_i915_gem_get_aperture)
  252. #define DRM_IOCTL_I915_GET_PIPE_FROM_CRTC_ID DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_PIPE_FROM_CRTC_ID, struct drm_i915_get_pipe_from_crtc_id)
  253. #define DRM_IOCTL_I915_GEM_MADVISE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MADVISE, struct drm_i915_gem_madvise)
  254. #define DRM_IOCTL_I915_OVERLAY_PUT_IMAGE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_OVERLAY_PUT_IMAGE, struct drm_intel_overlay_put_image)
  255. #define DRM_IOCTL_I915_OVERLAY_ATTRS DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_OVERLAY_ATTRS, struct drm_intel_overlay_attrs)
  256. #define DRM_IOCTL_I915_SET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_SET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
  257. #define DRM_IOCTL_I915_GET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
  258. #define DRM_IOCTL_I915_GEM_WAIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_WAIT, struct drm_i915_gem_wait)
  259. #define DRM_IOCTL_I915_GEM_CONTEXT_CREATE DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_CREATE, struct drm_i915_gem_context_create)
  260. #define DRM_IOCTL_I915_GEM_CONTEXT_DESTROY DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_DESTROY, struct drm_i915_gem_context_destroy)
  261. #define DRM_IOCTL_I915_REG_READ DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_REG_READ, struct drm_i915_reg_read)
  262. #define DRM_IOCTL_I915_GET_RESET_STATS DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GET_RESET_STATS, struct drm_i915_reset_stats)
  263. #define DRM_IOCTL_I915_GEM_USERPTR DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_USERPTR, struct drm_i915_gem_userptr)
  264. #define DRM_IOCTL_I915_GEM_CONTEXT_GETPARAM DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_GETPARAM, struct drm_i915_gem_context_param)
  265. #define DRM_IOCTL_I915_GEM_CONTEXT_SETPARAM DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_SETPARAM, struct drm_i915_gem_context_param)
  266. /* Allow drivers to submit batchbuffers directly to hardware, relying
  267. * on the security mechanisms provided by hardware.
  268. */
  269. typedef struct drm_i915_batchbuffer {
  270. int start; /* agp offset */
  271. int used; /* nr bytes in use */
  272. int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
  273. int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
  274. int num_cliprects; /* mulitpass with multiple cliprects? */
  275. struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
  276. } drm_i915_batchbuffer_t;
  277. /* As above, but pass a pointer to userspace buffer which can be
  278. * validated by the kernel prior to sending to hardware.
  279. */
  280. typedef struct _drm_i915_cmdbuffer {
  281. char __user *buf; /* pointer to userspace command buffer */
  282. int sz; /* nr bytes in buf */
  283. int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
  284. int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
  285. int num_cliprects; /* mulitpass with multiple cliprects? */
  286. struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
  287. } drm_i915_cmdbuffer_t;
  288. /* Userspace can request & wait on irq's:
  289. */
  290. typedef struct drm_i915_irq_emit {
  291. int __user *irq_seq;
  292. } drm_i915_irq_emit_t;
  293. typedef struct drm_i915_irq_wait {
  294. int irq_seq;
  295. } drm_i915_irq_wait_t;
  296. /* Ioctl to query kernel params:
  297. */
  298. #define I915_PARAM_IRQ_ACTIVE 1
  299. #define I915_PARAM_ALLOW_BATCHBUFFER 2
  300. #define I915_PARAM_LAST_DISPATCH 3
  301. #define I915_PARAM_CHIPSET_ID 4
  302. #define I915_PARAM_HAS_GEM 5
  303. #define I915_PARAM_NUM_FENCES_AVAIL 6
  304. #define I915_PARAM_HAS_OVERLAY 7
  305. #define I915_PARAM_HAS_PAGEFLIPPING 8
  306. #define I915_PARAM_HAS_EXECBUF2 9
  307. #define I915_PARAM_HAS_BSD 10
  308. #define I915_PARAM_HAS_BLT 11
  309. #define I915_PARAM_HAS_RELAXED_FENCING 12
  310. #define I915_PARAM_HAS_COHERENT_RINGS 13
  311. #define I915_PARAM_HAS_EXEC_CONSTANTS 14
  312. #define I915_PARAM_HAS_RELAXED_DELTA 15
  313. #define I915_PARAM_HAS_GEN7_SOL_RESET 16
  314. #define I915_PARAM_HAS_LLC 17
  315. #define I915_PARAM_HAS_ALIASING_PPGTT 18
  316. #define I915_PARAM_HAS_WAIT_TIMEOUT 19
  317. #define I915_PARAM_HAS_SEMAPHORES 20
  318. #define I915_PARAM_HAS_PRIME_VMAP_FLUSH 21
  319. #define I915_PARAM_HAS_VEBOX 22
  320. #define I915_PARAM_HAS_SECURE_BATCHES 23
  321. #define I915_PARAM_HAS_PINNED_BATCHES 24
  322. #define I915_PARAM_HAS_EXEC_NO_RELOC 25
  323. #define I915_PARAM_HAS_EXEC_HANDLE_LUT 26
  324. #define I915_PARAM_HAS_WT 27
  325. #define I915_PARAM_CMD_PARSER_VERSION 28
  326. #define I915_PARAM_HAS_COHERENT_PHYS_GTT 29
  327. #define I915_PARAM_MMAP_VERSION 30
  328. #define I915_PARAM_HAS_BSD2 31
  329. #define I915_PARAM_REVISION 32
  330. #define I915_PARAM_SUBSLICE_TOTAL 33
  331. #define I915_PARAM_EU_TOTAL 34
  332. typedef struct drm_i915_getparam {
  333. int param;
  334. int __user *value;
  335. } drm_i915_getparam_t;
  336. /* Ioctl to set kernel params:
  337. */
  338. #define I915_SETPARAM_USE_MI_BATCHBUFFER_START 1
  339. #define I915_SETPARAM_TEX_LRU_LOG_GRANULARITY 2
  340. #define I915_SETPARAM_ALLOW_BATCHBUFFER 3
  341. #define I915_SETPARAM_NUM_USED_FENCES 4
  342. typedef struct drm_i915_setparam {
  343. int param;
  344. int value;
  345. } drm_i915_setparam_t;
  346. /* A memory manager for regions of shared memory:
  347. */
  348. #define I915_MEM_REGION_AGP 1
  349. typedef struct drm_i915_mem_alloc {
  350. int region;
  351. int alignment;
  352. int size;
  353. int __user *region_offset; /* offset from start of fb or agp */
  354. } drm_i915_mem_alloc_t;
  355. typedef struct drm_i915_mem_free {
  356. int region;
  357. int region_offset;
  358. } drm_i915_mem_free_t;
  359. typedef struct drm_i915_mem_init_heap {
  360. int region;
  361. int size;
  362. int start;
  363. } drm_i915_mem_init_heap_t;
  364. /* Allow memory manager to be torn down and re-initialized (eg on
  365. * rotate):
  366. */
  367. typedef struct drm_i915_mem_destroy_heap {
  368. int region;
  369. } drm_i915_mem_destroy_heap_t;
  370. /* Allow X server to configure which pipes to monitor for vblank signals
  371. */
  372. #define DRM_I915_VBLANK_PIPE_A 1
  373. #define DRM_I915_VBLANK_PIPE_B 2
  374. typedef struct drm_i915_vblank_pipe {
  375. int pipe;
  376. } drm_i915_vblank_pipe_t;
  377. /* Schedule buffer swap at given vertical blank:
  378. */
  379. typedef struct drm_i915_vblank_swap {
  380. drm_drawable_t drawable;
  381. enum drm_vblank_seq_type seqtype;
  382. unsigned int sequence;
  383. } drm_i915_vblank_swap_t;
  384. typedef struct drm_i915_hws_addr {
  385. __u64 addr;
  386. } drm_i915_hws_addr_t;
  387. struct drm_i915_gem_init {
  388. /**
  389. * Beginning offset in the GTT to be managed by the DRM memory
  390. * manager.
  391. */
  392. __u64 gtt_start;
  393. /**
  394. * Ending offset in the GTT to be managed by the DRM memory
  395. * manager.
  396. */
  397. __u64 gtt_end;
  398. };
  399. struct drm_i915_gem_create {
  400. /**
  401. * Requested size for the object.
  402. *
  403. * The (page-aligned) allocated size for the object will be returned.
  404. */
  405. __u64 size;
  406. /**
  407. * Returned handle for the object.
  408. *
  409. * Object handles are nonzero.
  410. */
  411. __u32 handle;
  412. __u32 pad;
  413. };
  414. struct drm_i915_gem_pread {
  415. /** Handle for the object being read. */
  416. __u32 handle;
  417. __u32 pad;
  418. /** Offset into the object to read from */
  419. __u64 offset;
  420. /** Length of data to read */
  421. __u64 size;
  422. /**
  423. * Pointer to write the data into.
  424. *
  425. * This is a fixed-size type for 32/64 compatibility.
  426. */
  427. __u64 data_ptr;
  428. };
  429. struct drm_i915_gem_pwrite {
  430. /** Handle for the object being written to. */
  431. __u32 handle;
  432. __u32 pad;
  433. /** Offset into the object to write to */
  434. __u64 offset;
  435. /** Length of data to write */
  436. __u64 size;
  437. /**
  438. * Pointer to read the data from.
  439. *
  440. * This is a fixed-size type for 32/64 compatibility.
  441. */
  442. __u64 data_ptr;
  443. };
  444. struct drm_i915_gem_mmap {
  445. /** Handle for the object being mapped. */
  446. __u32 handle;
  447. __u32 pad;
  448. /** Offset in the object to map. */
  449. __u64 offset;
  450. /**
  451. * Length of data to map.
  452. *
  453. * The value will be page-aligned.
  454. */
  455. __u64 size;
  456. /**
  457. * Returned pointer the data was mapped at.
  458. *
  459. * This is a fixed-size type for 32/64 compatibility.
  460. */
  461. __u64 addr_ptr;
  462. /**
  463. * Flags for extended behaviour.
  464. *
  465. * Added in version 2.
  466. */
  467. __u64 flags;
  468. #define I915_MMAP_WC 0x1
  469. };
  470. struct drm_i915_gem_mmap_gtt {
  471. /** Handle for the object being mapped. */
  472. __u32 handle;
  473. __u32 pad;
  474. /**
  475. * Fake offset to use for subsequent mmap call
  476. *
  477. * This is a fixed-size type for 32/64 compatibility.
  478. */
  479. __u64 offset;
  480. };
  481. struct drm_i915_gem_set_domain {
  482. /** Handle for the object */
  483. __u32 handle;
  484. /** New read domains */
  485. __u32 read_domains;
  486. /** New write domain */
  487. __u32 write_domain;
  488. };
  489. struct drm_i915_gem_sw_finish {
  490. /** Handle for the object */
  491. __u32 handle;
  492. };
  493. struct drm_i915_gem_relocation_entry {
  494. /**
  495. * Handle of the buffer being pointed to by this relocation entry.
  496. *
  497. * It's appealing to make this be an index into the mm_validate_entry
  498. * list to refer to the buffer, but this allows the driver to create
  499. * a relocation list for state buffers and not re-write it per
  500. * exec using the buffer.
  501. */
  502. __u32 target_handle;
  503. /**
  504. * Value to be added to the offset of the target buffer to make up
  505. * the relocation entry.
  506. */
  507. __u32 delta;
  508. /** Offset in the buffer the relocation entry will be written into */
  509. __u64 offset;
  510. /**
  511. * Offset value of the target buffer that the relocation entry was last
  512. * written as.
  513. *
  514. * If the buffer has the same offset as last time, we can skip syncing
  515. * and writing the relocation. This value is written back out by
  516. * the execbuffer ioctl when the relocation is written.
  517. */
  518. __u64 presumed_offset;
  519. /**
  520. * Target memory domains read by this operation.
  521. */
  522. __u32 read_domains;
  523. /**
  524. * Target memory domains written by this operation.
  525. *
  526. * Note that only one domain may be written by the whole
  527. * execbuffer operation, so that where there are conflicts,
  528. * the application will get -EINVAL back.
  529. */
  530. __u32 write_domain;
  531. };
  532. /** @{
  533. * Intel memory domains
  534. *
  535. * Most of these just align with the various caches in
  536. * the system and are used to flush and invalidate as
  537. * objects end up cached in different domains.
  538. */
  539. /** CPU cache */
  540. #define I915_GEM_DOMAIN_CPU 0x00000001
  541. /** Render cache, used by 2D and 3D drawing */
  542. #define I915_GEM_DOMAIN_RENDER 0x00000002
  543. /** Sampler cache, used by texture engine */
  544. #define I915_GEM_DOMAIN_SAMPLER 0x00000004
  545. /** Command queue, used to load batch buffers */
  546. #define I915_GEM_DOMAIN_COMMAND 0x00000008
  547. /** Instruction cache, used by shader programs */
  548. #define I915_GEM_DOMAIN_INSTRUCTION 0x00000010
  549. /** Vertex address cache */
  550. #define I915_GEM_DOMAIN_VERTEX 0x00000020
  551. /** GTT domain - aperture and scanout */
  552. #define I915_GEM_DOMAIN_GTT 0x00000040
  553. /** @} */
  554. struct drm_i915_gem_exec_object {
  555. /**
  556. * User's handle for a buffer to be bound into the GTT for this
  557. * operation.
  558. */
  559. __u32 handle;
  560. /** Number of relocations to be performed on this buffer */
  561. __u32 relocation_count;
  562. /**
  563. * Pointer to array of struct drm_i915_gem_relocation_entry containing
  564. * the relocations to be performed in this buffer.
  565. */
  566. __u64 relocs_ptr;
  567. /** Required alignment in graphics aperture */
  568. __u64 alignment;
  569. /**
  570. * Returned value of the updated offset of the object, for future
  571. * presumed_offset writes.
  572. */
  573. __u64 offset;
  574. };
  575. struct drm_i915_gem_execbuffer {
  576. /**
  577. * List of buffers to be validated with their relocations to be
  578. * performend on them.
  579. *
  580. * This is a pointer to an array of struct drm_i915_gem_validate_entry.
  581. *
  582. * These buffers must be listed in an order such that all relocations
  583. * a buffer is performing refer to buffers that have already appeared
  584. * in the validate list.
  585. */
  586. __u64 buffers_ptr;
  587. __u32 buffer_count;
  588. /** Offset in the batchbuffer to start execution from. */
  589. __u32 batch_start_offset;
  590. /** Bytes used in batchbuffer from batch_start_offset */
  591. __u32 batch_len;
  592. __u32 DR1;
  593. __u32 DR4;
  594. __u32 num_cliprects;
  595. /** This is a struct drm_clip_rect *cliprects */
  596. __u64 cliprects_ptr;
  597. };
  598. struct drm_i915_gem_exec_object2 {
  599. /**
  600. * User's handle for a buffer to be bound into the GTT for this
  601. * operation.
  602. */
  603. __u32 handle;
  604. /** Number of relocations to be performed on this buffer */
  605. __u32 relocation_count;
  606. /**
  607. * Pointer to array of struct drm_i915_gem_relocation_entry containing
  608. * the relocations to be performed in this buffer.
  609. */
  610. __u64 relocs_ptr;
  611. /** Required alignment in graphics aperture */
  612. __u64 alignment;
  613. /**
  614. * Returned value of the updated offset of the object, for future
  615. * presumed_offset writes.
  616. */
  617. __u64 offset;
  618. #define EXEC_OBJECT_NEEDS_FENCE (1<<0)
  619. #define EXEC_OBJECT_NEEDS_GTT (1<<1)
  620. #define EXEC_OBJECT_WRITE (1<<2)
  621. #define __EXEC_OBJECT_UNKNOWN_FLAGS -(EXEC_OBJECT_WRITE<<1)
  622. __u64 flags;
  623. __u64 rsvd1;
  624. __u64 rsvd2;
  625. };
  626. struct drm_i915_gem_execbuffer2 {
  627. /**
  628. * List of gem_exec_object2 structs
  629. */
  630. __u64 buffers_ptr;
  631. __u32 buffer_count;
  632. /** Offset in the batchbuffer to start execution from. */
  633. __u32 batch_start_offset;
  634. /** Bytes used in batchbuffer from batch_start_offset */
  635. __u32 batch_len;
  636. __u32 DR1;
  637. __u32 DR4;
  638. __u32 num_cliprects;
  639. /** This is a struct drm_clip_rect *cliprects */
  640. __u64 cliprects_ptr;
  641. #define I915_EXEC_RING_MASK (7<<0)
  642. #define I915_EXEC_DEFAULT (0<<0)
  643. #define I915_EXEC_RENDER (1<<0)
  644. #define I915_EXEC_BSD (2<<0)
  645. #define I915_EXEC_BLT (3<<0)
  646. #define I915_EXEC_VEBOX (4<<0)
  647. /* Used for switching the constants addressing mode on gen4+ RENDER ring.
  648. * Gen6+ only supports relative addressing to dynamic state (default) and
  649. * absolute addressing.
  650. *
  651. * These flags are ignored for the BSD and BLT rings.
  652. */
  653. #define I915_EXEC_CONSTANTS_MASK (3<<6)
  654. #define I915_EXEC_CONSTANTS_REL_GENERAL (0<<6) /* default */
  655. #define I915_EXEC_CONSTANTS_ABSOLUTE (1<<6)
  656. #define I915_EXEC_CONSTANTS_REL_SURFACE (2<<6) /* gen4/5 only */
  657. __u64 flags;
  658. __u64 rsvd1; /* now used for context info */
  659. __u64 rsvd2;
  660. };
  661. /** Resets the SO write offset registers for transform feedback on gen7. */
  662. #define I915_EXEC_GEN7_SOL_RESET (1<<8)
  663. /** Request a privileged ("secure") batch buffer. Note only available for
  664. * DRM_ROOT_ONLY | DRM_MASTER processes.
  665. */
  666. #define I915_EXEC_SECURE (1<<9)
  667. /** Inform the kernel that the batch is and will always be pinned. This
  668. * negates the requirement for a workaround to be performed to avoid
  669. * an incoherent CS (such as can be found on 830/845). If this flag is
  670. * not passed, the kernel will endeavour to make sure the batch is
  671. * coherent with the CS before execution. If this flag is passed,
  672. * userspace assumes the responsibility for ensuring the same.
  673. */
  674. #define I915_EXEC_IS_PINNED (1<<10)
  675. /** Provide a hint to the kernel that the command stream and auxiliary
  676. * state buffers already holds the correct presumed addresses and so the
  677. * relocation process may be skipped if no buffers need to be moved in
  678. * preparation for the execbuffer.
  679. */
  680. #define I915_EXEC_NO_RELOC (1<<11)
  681. /** Use the reloc.handle as an index into the exec object array rather
  682. * than as the per-file handle.
  683. */
  684. #define I915_EXEC_HANDLE_LUT (1<<12)
  685. /** Used for switching BSD rings on the platforms with two BSD rings */
  686. #define I915_EXEC_BSD_MASK (3<<13)
  687. #define I915_EXEC_BSD_DEFAULT (0<<13) /* default ping-pong mode */
  688. #define I915_EXEC_BSD_RING1 (1<<13)
  689. #define I915_EXEC_BSD_RING2 (2<<13)
  690. #define __I915_EXEC_UNKNOWN_FLAGS -(1<<15)
  691. #define I915_EXEC_CONTEXT_ID_MASK (0xffffffff)
  692. #define i915_execbuffer2_set_context_id(eb2, context) \
  693. (eb2).rsvd1 = context & I915_EXEC_CONTEXT_ID_MASK
  694. #define i915_execbuffer2_get_context_id(eb2) \
  695. ((eb2).rsvd1 & I915_EXEC_CONTEXT_ID_MASK)
  696. struct drm_i915_gem_pin {
  697. /** Handle of the buffer to be pinned. */
  698. __u32 handle;
  699. __u32 pad;
  700. /** alignment required within the aperture */
  701. __u64 alignment;
  702. /** Returned GTT offset of the buffer. */
  703. __u64 offset;
  704. };
  705. struct drm_i915_gem_unpin {
  706. /** Handle of the buffer to be unpinned. */
  707. __u32 handle;
  708. __u32 pad;
  709. };
  710. struct drm_i915_gem_busy {
  711. /** Handle of the buffer to check for busy */
  712. __u32 handle;
  713. /** Return busy status (1 if busy, 0 if idle).
  714. * The high word is used to indicate on which rings the object
  715. * currently resides:
  716. * 16:31 - busy (r or r/w) rings (16 render, 17 bsd, 18 blt, etc)
  717. */
  718. __u32 busy;
  719. };
  720. /**
  721. * I915_CACHING_NONE
  722. *
  723. * GPU access is not coherent with cpu caches. Default for machines without an
  724. * LLC.
  725. */
  726. #define I915_CACHING_NONE 0
  727. /**
  728. * I915_CACHING_CACHED
  729. *
  730. * GPU access is coherent with cpu caches and furthermore the data is cached in
  731. * last-level caches shared between cpu cores and the gpu GT. Default on
  732. * machines with HAS_LLC.
  733. */
  734. #define I915_CACHING_CACHED 1
  735. /**
  736. * I915_CACHING_DISPLAY
  737. *
  738. * Special GPU caching mode which is coherent with the scanout engines.
  739. * Transparently falls back to I915_CACHING_NONE on platforms where no special
  740. * cache mode (like write-through or gfdt flushing) is available. The kernel
  741. * automatically sets this mode when using a buffer as a scanout target.
  742. * Userspace can manually set this mode to avoid a costly stall and clflush in
  743. * the hotpath of drawing the first frame.
  744. */
  745. #define I915_CACHING_DISPLAY 2
  746. struct drm_i915_gem_caching {
  747. /**
  748. * Handle of the buffer to set/get the caching level of. */
  749. __u32 handle;
  750. /**
  751. * Cacheing level to apply or return value
  752. *
  753. * bits0-15 are for generic caching control (i.e. the above defined
  754. * values). bits16-31 are reserved for platform-specific variations
  755. * (e.g. l3$ caching on gen7). */
  756. __u32 caching;
  757. };
  758. #define I915_TILING_NONE 0
  759. #define I915_TILING_X 1
  760. #define I915_TILING_Y 2
  761. #define I915_BIT_6_SWIZZLE_NONE 0
  762. #define I915_BIT_6_SWIZZLE_9 1
  763. #define I915_BIT_6_SWIZZLE_9_10 2
  764. #define I915_BIT_6_SWIZZLE_9_11 3
  765. #define I915_BIT_6_SWIZZLE_9_10_11 4
  766. /* Not seen by userland */
  767. #define I915_BIT_6_SWIZZLE_UNKNOWN 5
  768. /* Seen by userland. */
  769. #define I915_BIT_6_SWIZZLE_9_17 6
  770. #define I915_BIT_6_SWIZZLE_9_10_17 7
  771. struct drm_i915_gem_set_tiling {
  772. /** Handle of the buffer to have its tiling state updated */
  773. __u32 handle;
  774. /**
  775. * Tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
  776. * I915_TILING_Y).
  777. *
  778. * This value is to be set on request, and will be updated by the
  779. * kernel on successful return with the actual chosen tiling layout.
  780. *
  781. * The tiling mode may be demoted to I915_TILING_NONE when the system
  782. * has bit 6 swizzling that can't be managed correctly by GEM.
  783. *
  784. * Buffer contents become undefined when changing tiling_mode.
  785. */
  786. __u32 tiling_mode;
  787. /**
  788. * Stride in bytes for the object when in I915_TILING_X or
  789. * I915_TILING_Y.
  790. */
  791. __u32 stride;
  792. /**
  793. * Returned address bit 6 swizzling required for CPU access through
  794. * mmap mapping.
  795. */
  796. __u32 swizzle_mode;
  797. };
  798. struct drm_i915_gem_get_tiling {
  799. /** Handle of the buffer to get tiling state for. */
  800. __u32 handle;
  801. /**
  802. * Current tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
  803. * I915_TILING_Y).
  804. */
  805. __u32 tiling_mode;
  806. /**
  807. * Returned address bit 6 swizzling required for CPU access through
  808. * mmap mapping.
  809. */
  810. __u32 swizzle_mode;
  811. /**
  812. * Returned address bit 6 swizzling required for CPU access through
  813. * mmap mapping whilst bound.
  814. */
  815. __u32 phys_swizzle_mode;
  816. };
  817. struct drm_i915_gem_get_aperture {
  818. /** Total size of the aperture used by i915_gem_execbuffer, in bytes */
  819. __u64 aper_size;
  820. /**
  821. * Available space in the aperture used by i915_gem_execbuffer, in
  822. * bytes
  823. */
  824. __u64 aper_available_size;
  825. };
  826. struct drm_i915_get_pipe_from_crtc_id {
  827. /** ID of CRTC being requested **/
  828. __u32 crtc_id;
  829. /** pipe of requested CRTC **/
  830. __u32 pipe;
  831. };
  832. #define I915_MADV_WILLNEED 0
  833. #define I915_MADV_DONTNEED 1
  834. #define __I915_MADV_PURGED 2 /* internal state */
  835. struct drm_i915_gem_madvise {
  836. /** Handle of the buffer to change the backing store advice */
  837. __u32 handle;
  838. /* Advice: either the buffer will be needed again in the near future,
  839. * or wont be and could be discarded under memory pressure.
  840. */
  841. __u32 madv;
  842. /** Whether the backing store still exists. */
  843. __u32 retained;
  844. };
  845. /* flags */
  846. #define I915_OVERLAY_TYPE_MASK 0xff
  847. #define I915_OVERLAY_YUV_PLANAR 0x01
  848. #define I915_OVERLAY_YUV_PACKED 0x02
  849. #define I915_OVERLAY_RGB 0x03
  850. #define I915_OVERLAY_DEPTH_MASK 0xff00
  851. #define I915_OVERLAY_RGB24 0x1000
  852. #define I915_OVERLAY_RGB16 0x2000
  853. #define I915_OVERLAY_RGB15 0x3000
  854. #define I915_OVERLAY_YUV422 0x0100
  855. #define I915_OVERLAY_YUV411 0x0200
  856. #define I915_OVERLAY_YUV420 0x0300
  857. #define I915_OVERLAY_YUV410 0x0400
  858. #define I915_OVERLAY_SWAP_MASK 0xff0000
  859. #define I915_OVERLAY_NO_SWAP 0x000000
  860. #define I915_OVERLAY_UV_SWAP 0x010000
  861. #define I915_OVERLAY_Y_SWAP 0x020000
  862. #define I915_OVERLAY_Y_AND_UV_SWAP 0x030000
  863. #define I915_OVERLAY_FLAGS_MASK 0xff000000
  864. #define I915_OVERLAY_ENABLE 0x01000000
  865. struct drm_intel_overlay_put_image {
  866. /* various flags and src format description */
  867. __u32 flags;
  868. /* source picture description */
  869. __u32 bo_handle;
  870. /* stride values and offsets are in bytes, buffer relative */
  871. __u16 stride_Y; /* stride for packed formats */
  872. __u16 stride_UV;
  873. __u32 offset_Y; /* offset for packet formats */
  874. __u32 offset_U;
  875. __u32 offset_V;
  876. /* in pixels */
  877. __u16 src_width;
  878. __u16 src_height;
  879. /* to compensate the scaling factors for partially covered surfaces */
  880. __u16 src_scan_width;
  881. __u16 src_scan_height;
  882. /* output crtc description */
  883. __u32 crtc_id;
  884. __u16 dst_x;
  885. __u16 dst_y;
  886. __u16 dst_width;
  887. __u16 dst_height;
  888. };
  889. /* flags */
  890. #define I915_OVERLAY_UPDATE_ATTRS (1<<0)
  891. #define I915_OVERLAY_UPDATE_GAMMA (1<<1)
  892. #define I915_OVERLAY_DISABLE_DEST_COLORKEY (1<<2)
  893. struct drm_intel_overlay_attrs {
  894. __u32 flags;
  895. __u32 color_key;
  896. __s32 brightness;
  897. __u32 contrast;
  898. __u32 saturation;
  899. __u32 gamma0;
  900. __u32 gamma1;
  901. __u32 gamma2;
  902. __u32 gamma3;
  903. __u32 gamma4;
  904. __u32 gamma5;
  905. };
  906. /*
  907. * Intel sprite handling
  908. *
  909. * Color keying works with a min/mask/max tuple. Both source and destination
  910. * color keying is allowed.
  911. *
  912. * Source keying:
  913. * Sprite pixels within the min & max values, masked against the color channels
  914. * specified in the mask field, will be transparent. All other pixels will
  915. * be displayed on top of the primary plane. For RGB surfaces, only the min
  916. * and mask fields will be used; ranged compares are not allowed.
  917. *
  918. * Destination keying:
  919. * Primary plane pixels that match the min value, masked against the color
  920. * channels specified in the mask field, will be replaced by corresponding
  921. * pixels from the sprite plane.
  922. *
  923. * Note that source & destination keying are exclusive; only one can be
  924. * active on a given plane.
  925. */
  926. #define I915_SET_COLORKEY_NONE (1<<0) /* disable color key matching */
  927. #define I915_SET_COLORKEY_DESTINATION (1<<1)
  928. #define I915_SET_COLORKEY_SOURCE (1<<2)
  929. struct drm_intel_sprite_colorkey {
  930. __u32 plane_id;
  931. __u32 min_value;
  932. __u32 channel_mask;
  933. __u32 max_value;
  934. __u32 flags;
  935. };
  936. struct drm_i915_gem_wait {
  937. /** Handle of BO we shall wait on */
  938. __u32 bo_handle;
  939. __u32 flags;
  940. /** Number of nanoseconds to wait, Returns time remaining. */
  941. __s64 timeout_ns;
  942. };
  943. struct drm_i915_gem_context_create {
  944. /* output: id of new context*/
  945. __u32 ctx_id;
  946. __u32 pad;
  947. };
  948. struct drm_i915_gem_context_destroy {
  949. __u32 ctx_id;
  950. __u32 pad;
  951. };
  952. struct drm_i915_reg_read {
  953. __u64 offset;
  954. __u64 val; /* Return value */
  955. };
  956. struct drm_i915_reset_stats {
  957. __u32 ctx_id;
  958. __u32 flags;
  959. /* All resets since boot/module reload, for all contexts */
  960. __u32 reset_count;
  961. /* Number of batches lost when active in GPU, for this context */
  962. __u32 batch_active;
  963. /* Number of batches lost pending for execution, for this context */
  964. __u32 batch_pending;
  965. __u32 pad;
  966. };
  967. struct drm_i915_gem_userptr {
  968. __u64 user_ptr;
  969. __u64 user_size;
  970. __u32 flags;
  971. #define I915_USERPTR_READ_ONLY 0x1
  972. #define I915_USERPTR_UNSYNCHRONIZED 0x80000000
  973. /**
  974. * Returned handle for the object.
  975. *
  976. * Object handles are nonzero.
  977. */
  978. __u32 handle;
  979. };
  980. struct drm_i915_gem_context_param {
  981. __u32 ctx_id;
  982. __u32 size;
  983. __u64 param;
  984. #define I915_CONTEXT_PARAM_BAN_PERIOD 0x1
  985. __u64 value;
  986. };
  987. #endif /* _UAPI_I915_DRM_H_ */