mx3fb.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707
  1. /*
  2. * Copyright (C) 2008
  3. * Guennadi Liakhovetski, DENX Software Engineering, <lg@denx.de>
  4. *
  5. * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/kernel.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/sched.h>
  15. #include <linux/errno.h>
  16. #include <linux/string.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/slab.h>
  19. #include <linux/fb.h>
  20. #include <linux/delay.h>
  21. #include <linux/init.h>
  22. #include <linux/ioport.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/dmaengine.h>
  25. #include <linux/console.h>
  26. #include <linux/clk.h>
  27. #include <linux/mutex.h>
  28. #include <linux/dma/ipu-dma.h>
  29. #include <linux/backlight.h>
  30. #include <linux/platform_data/dma-imx.h>
  31. #include <linux/platform_data/video-mx3fb.h>
  32. #include <asm/io.h>
  33. #include <asm/uaccess.h>
  34. #define MX3FB_NAME "mx3_sdc_fb"
  35. #define MX3FB_REG_OFFSET 0xB4
  36. /* SDC Registers */
  37. #define SDC_COM_CONF (0xB4 - MX3FB_REG_OFFSET)
  38. #define SDC_GW_CTRL (0xB8 - MX3FB_REG_OFFSET)
  39. #define SDC_FG_POS (0xBC - MX3FB_REG_OFFSET)
  40. #define SDC_BG_POS (0xC0 - MX3FB_REG_OFFSET)
  41. #define SDC_CUR_POS (0xC4 - MX3FB_REG_OFFSET)
  42. #define SDC_PWM_CTRL (0xC8 - MX3FB_REG_OFFSET)
  43. #define SDC_CUR_MAP (0xCC - MX3FB_REG_OFFSET)
  44. #define SDC_HOR_CONF (0xD0 - MX3FB_REG_OFFSET)
  45. #define SDC_VER_CONF (0xD4 - MX3FB_REG_OFFSET)
  46. #define SDC_SHARP_CONF_1 (0xD8 - MX3FB_REG_OFFSET)
  47. #define SDC_SHARP_CONF_2 (0xDC - MX3FB_REG_OFFSET)
  48. /* Register bits */
  49. #define SDC_COM_TFT_COLOR 0x00000001UL
  50. #define SDC_COM_FG_EN 0x00000010UL
  51. #define SDC_COM_GWSEL 0x00000020UL
  52. #define SDC_COM_GLB_A 0x00000040UL
  53. #define SDC_COM_KEY_COLOR_G 0x00000080UL
  54. #define SDC_COM_BG_EN 0x00000200UL
  55. #define SDC_COM_SHARP 0x00001000UL
  56. #define SDC_V_SYNC_WIDTH_L 0x00000001UL
  57. /* Display Interface registers */
  58. #define DI_DISP_IF_CONF (0x0124 - MX3FB_REG_OFFSET)
  59. #define DI_DISP_SIG_POL (0x0128 - MX3FB_REG_OFFSET)
  60. #define DI_SER_DISP1_CONF (0x012C - MX3FB_REG_OFFSET)
  61. #define DI_SER_DISP2_CONF (0x0130 - MX3FB_REG_OFFSET)
  62. #define DI_HSP_CLK_PER (0x0134 - MX3FB_REG_OFFSET)
  63. #define DI_DISP0_TIME_CONF_1 (0x0138 - MX3FB_REG_OFFSET)
  64. #define DI_DISP0_TIME_CONF_2 (0x013C - MX3FB_REG_OFFSET)
  65. #define DI_DISP0_TIME_CONF_3 (0x0140 - MX3FB_REG_OFFSET)
  66. #define DI_DISP1_TIME_CONF_1 (0x0144 - MX3FB_REG_OFFSET)
  67. #define DI_DISP1_TIME_CONF_2 (0x0148 - MX3FB_REG_OFFSET)
  68. #define DI_DISP1_TIME_CONF_3 (0x014C - MX3FB_REG_OFFSET)
  69. #define DI_DISP2_TIME_CONF_1 (0x0150 - MX3FB_REG_OFFSET)
  70. #define DI_DISP2_TIME_CONF_2 (0x0154 - MX3FB_REG_OFFSET)
  71. #define DI_DISP2_TIME_CONF_3 (0x0158 - MX3FB_REG_OFFSET)
  72. #define DI_DISP3_TIME_CONF (0x015C - MX3FB_REG_OFFSET)
  73. #define DI_DISP0_DB0_MAP (0x0160 - MX3FB_REG_OFFSET)
  74. #define DI_DISP0_DB1_MAP (0x0164 - MX3FB_REG_OFFSET)
  75. #define DI_DISP0_DB2_MAP (0x0168 - MX3FB_REG_OFFSET)
  76. #define DI_DISP0_CB0_MAP (0x016C - MX3FB_REG_OFFSET)
  77. #define DI_DISP0_CB1_MAP (0x0170 - MX3FB_REG_OFFSET)
  78. #define DI_DISP0_CB2_MAP (0x0174 - MX3FB_REG_OFFSET)
  79. #define DI_DISP1_DB0_MAP (0x0178 - MX3FB_REG_OFFSET)
  80. #define DI_DISP1_DB1_MAP (0x017C - MX3FB_REG_OFFSET)
  81. #define DI_DISP1_DB2_MAP (0x0180 - MX3FB_REG_OFFSET)
  82. #define DI_DISP1_CB0_MAP (0x0184 - MX3FB_REG_OFFSET)
  83. #define DI_DISP1_CB1_MAP (0x0188 - MX3FB_REG_OFFSET)
  84. #define DI_DISP1_CB2_MAP (0x018C - MX3FB_REG_OFFSET)
  85. #define DI_DISP2_DB0_MAP (0x0190 - MX3FB_REG_OFFSET)
  86. #define DI_DISP2_DB1_MAP (0x0194 - MX3FB_REG_OFFSET)
  87. #define DI_DISP2_DB2_MAP (0x0198 - MX3FB_REG_OFFSET)
  88. #define DI_DISP2_CB0_MAP (0x019C - MX3FB_REG_OFFSET)
  89. #define DI_DISP2_CB1_MAP (0x01A0 - MX3FB_REG_OFFSET)
  90. #define DI_DISP2_CB2_MAP (0x01A4 - MX3FB_REG_OFFSET)
  91. #define DI_DISP3_B0_MAP (0x01A8 - MX3FB_REG_OFFSET)
  92. #define DI_DISP3_B1_MAP (0x01AC - MX3FB_REG_OFFSET)
  93. #define DI_DISP3_B2_MAP (0x01B0 - MX3FB_REG_OFFSET)
  94. #define DI_DISP_ACC_CC (0x01B4 - MX3FB_REG_OFFSET)
  95. #define DI_DISP_LLA_CONF (0x01B8 - MX3FB_REG_OFFSET)
  96. #define DI_DISP_LLA_DATA (0x01BC - MX3FB_REG_OFFSET)
  97. /* DI_DISP_SIG_POL bits */
  98. #define DI_D3_VSYNC_POL_SHIFT 28
  99. #define DI_D3_HSYNC_POL_SHIFT 27
  100. #define DI_D3_DRDY_SHARP_POL_SHIFT 26
  101. #define DI_D3_CLK_POL_SHIFT 25
  102. #define DI_D3_DATA_POL_SHIFT 24
  103. /* DI_DISP_IF_CONF bits */
  104. #define DI_D3_CLK_IDLE_SHIFT 26
  105. #define DI_D3_CLK_SEL_SHIFT 25
  106. #define DI_D3_DATAMSK_SHIFT 24
  107. enum ipu_panel {
  108. IPU_PANEL_SHARP_TFT,
  109. IPU_PANEL_TFT,
  110. };
  111. struct ipu_di_signal_cfg {
  112. unsigned datamask_en:1;
  113. unsigned clksel_en:1;
  114. unsigned clkidle_en:1;
  115. unsigned data_pol:1; /* true = inverted */
  116. unsigned clk_pol:1; /* true = rising edge */
  117. unsigned enable_pol:1;
  118. unsigned Hsync_pol:1; /* true = active high */
  119. unsigned Vsync_pol:1;
  120. };
  121. static const struct fb_videomode mx3fb_modedb[] = {
  122. {
  123. /* 240x320 @ 60 Hz */
  124. .name = "Sharp-QVGA",
  125. .refresh = 60,
  126. .xres = 240,
  127. .yres = 320,
  128. .pixclock = 185925,
  129. .left_margin = 9,
  130. .right_margin = 16,
  131. .upper_margin = 7,
  132. .lower_margin = 9,
  133. .hsync_len = 1,
  134. .vsync_len = 1,
  135. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_SHARP_MODE |
  136. FB_SYNC_CLK_INVERT | FB_SYNC_DATA_INVERT |
  137. FB_SYNC_CLK_IDLE_EN,
  138. .vmode = FB_VMODE_NONINTERLACED,
  139. .flag = 0,
  140. }, {
  141. /* 240x33 @ 60 Hz */
  142. .name = "Sharp-CLI",
  143. .refresh = 60,
  144. .xres = 240,
  145. .yres = 33,
  146. .pixclock = 185925,
  147. .left_margin = 9,
  148. .right_margin = 16,
  149. .upper_margin = 7,
  150. .lower_margin = 9 + 287,
  151. .hsync_len = 1,
  152. .vsync_len = 1,
  153. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_SHARP_MODE |
  154. FB_SYNC_CLK_INVERT | FB_SYNC_DATA_INVERT |
  155. FB_SYNC_CLK_IDLE_EN,
  156. .vmode = FB_VMODE_NONINTERLACED,
  157. .flag = 0,
  158. }, {
  159. /* 640x480 @ 60 Hz */
  160. .name = "NEC-VGA",
  161. .refresh = 60,
  162. .xres = 640,
  163. .yres = 480,
  164. .pixclock = 38255,
  165. .left_margin = 144,
  166. .right_margin = 0,
  167. .upper_margin = 34,
  168. .lower_margin = 40,
  169. .hsync_len = 1,
  170. .vsync_len = 1,
  171. .sync = FB_SYNC_VERT_HIGH_ACT | FB_SYNC_OE_ACT_HIGH,
  172. .vmode = FB_VMODE_NONINTERLACED,
  173. .flag = 0,
  174. }, {
  175. /* NTSC TV output */
  176. .name = "TV-NTSC",
  177. .refresh = 60,
  178. .xres = 640,
  179. .yres = 480,
  180. .pixclock = 37538,
  181. .left_margin = 38,
  182. .right_margin = 858 - 640 - 38 - 3,
  183. .upper_margin = 36,
  184. .lower_margin = 518 - 480 - 36 - 1,
  185. .hsync_len = 3,
  186. .vsync_len = 1,
  187. .sync = 0,
  188. .vmode = FB_VMODE_NONINTERLACED,
  189. .flag = 0,
  190. }, {
  191. /* PAL TV output */
  192. .name = "TV-PAL",
  193. .refresh = 50,
  194. .xres = 640,
  195. .yres = 480,
  196. .pixclock = 37538,
  197. .left_margin = 38,
  198. .right_margin = 960 - 640 - 38 - 32,
  199. .upper_margin = 32,
  200. .lower_margin = 555 - 480 - 32 - 3,
  201. .hsync_len = 32,
  202. .vsync_len = 3,
  203. .sync = 0,
  204. .vmode = FB_VMODE_NONINTERLACED,
  205. .flag = 0,
  206. }, {
  207. /* TV output VGA mode, 640x480 @ 65 Hz */
  208. .name = "TV-VGA",
  209. .refresh = 60,
  210. .xres = 640,
  211. .yres = 480,
  212. .pixclock = 40574,
  213. .left_margin = 35,
  214. .right_margin = 45,
  215. .upper_margin = 9,
  216. .lower_margin = 1,
  217. .hsync_len = 46,
  218. .vsync_len = 5,
  219. .sync = 0,
  220. .vmode = FB_VMODE_NONINTERLACED,
  221. .flag = 0,
  222. },
  223. };
  224. struct mx3fb_data {
  225. struct fb_info *fbi;
  226. int backlight_level;
  227. void __iomem *reg_base;
  228. spinlock_t lock;
  229. struct device *dev;
  230. struct backlight_device *bl;
  231. uint32_t h_start_width;
  232. uint32_t v_start_width;
  233. enum disp_data_mapping disp_data_fmt;
  234. };
  235. struct dma_chan_request {
  236. struct mx3fb_data *mx3fb;
  237. enum ipu_channel id;
  238. };
  239. /* MX3 specific framebuffer information. */
  240. struct mx3fb_info {
  241. int blank;
  242. enum ipu_channel ipu_ch;
  243. uint32_t cur_ipu_buf;
  244. u32 pseudo_palette[16];
  245. struct completion flip_cmpl;
  246. struct mutex mutex; /* Protects fb-ops */
  247. struct mx3fb_data *mx3fb;
  248. struct idmac_channel *idmac_channel;
  249. struct dma_async_tx_descriptor *txd;
  250. dma_cookie_t cookie;
  251. struct scatterlist sg[2];
  252. struct fb_var_screeninfo cur_var; /* current var info */
  253. };
  254. static void sdc_set_brightness(struct mx3fb_data *mx3fb, uint8_t value);
  255. static u32 sdc_get_brightness(struct mx3fb_data *mx3fb);
  256. static int mx3fb_bl_get_brightness(struct backlight_device *bl)
  257. {
  258. struct mx3fb_data *fbd = bl_get_data(bl);
  259. return sdc_get_brightness(fbd);
  260. }
  261. static int mx3fb_bl_update_status(struct backlight_device *bl)
  262. {
  263. struct mx3fb_data *fbd = bl_get_data(bl);
  264. int brightness = bl->props.brightness;
  265. if (bl->props.power != FB_BLANK_UNBLANK)
  266. brightness = 0;
  267. if (bl->props.fb_blank != FB_BLANK_UNBLANK)
  268. brightness = 0;
  269. fbd->backlight_level = (fbd->backlight_level & ~0xFF) | brightness;
  270. sdc_set_brightness(fbd, fbd->backlight_level);
  271. return 0;
  272. }
  273. static const struct backlight_ops mx3fb_lcdc_bl_ops = {
  274. .update_status = mx3fb_bl_update_status,
  275. .get_brightness = mx3fb_bl_get_brightness,
  276. };
  277. static void mx3fb_init_backlight(struct mx3fb_data *fbd)
  278. {
  279. struct backlight_properties props;
  280. struct backlight_device *bl;
  281. if (fbd->bl)
  282. return;
  283. memset(&props, 0, sizeof(struct backlight_properties));
  284. props.max_brightness = 0xff;
  285. props.type = BACKLIGHT_RAW;
  286. sdc_set_brightness(fbd, fbd->backlight_level);
  287. bl = backlight_device_register("mx3fb-bl", fbd->dev, fbd,
  288. &mx3fb_lcdc_bl_ops, &props);
  289. if (IS_ERR(bl)) {
  290. dev_err(fbd->dev, "error %ld on backlight register\n",
  291. PTR_ERR(bl));
  292. return;
  293. }
  294. fbd->bl = bl;
  295. bl->props.power = FB_BLANK_UNBLANK;
  296. bl->props.fb_blank = FB_BLANK_UNBLANK;
  297. bl->props.brightness = mx3fb_bl_get_brightness(bl);
  298. }
  299. static void mx3fb_exit_backlight(struct mx3fb_data *fbd)
  300. {
  301. backlight_device_unregister(fbd->bl);
  302. }
  303. static void mx3fb_dma_done(void *);
  304. /* Used fb-mode and bpp. Can be set on kernel command line, therefore file-static. */
  305. static const char *fb_mode;
  306. static unsigned long default_bpp = 16;
  307. static u32 mx3fb_read_reg(struct mx3fb_data *mx3fb, unsigned long reg)
  308. {
  309. return __raw_readl(mx3fb->reg_base + reg);
  310. }
  311. static void mx3fb_write_reg(struct mx3fb_data *mx3fb, u32 value, unsigned long reg)
  312. {
  313. __raw_writel(value, mx3fb->reg_base + reg);
  314. }
  315. struct di_mapping {
  316. uint32_t b0, b1, b2;
  317. };
  318. static const struct di_mapping di_mappings[] = {
  319. [IPU_DISP_DATA_MAPPING_RGB666] = { 0x0005000f, 0x000b000f, 0x0011000f },
  320. [IPU_DISP_DATA_MAPPING_RGB565] = { 0x0004003f, 0x000a000f, 0x000f003f },
  321. [IPU_DISP_DATA_MAPPING_RGB888] = { 0x00070000, 0x000f0000, 0x00170000 },
  322. };
  323. static void sdc_fb_init(struct mx3fb_info *fbi)
  324. {
  325. struct mx3fb_data *mx3fb = fbi->mx3fb;
  326. uint32_t reg;
  327. reg = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  328. mx3fb_write_reg(mx3fb, reg | SDC_COM_BG_EN, SDC_COM_CONF);
  329. }
  330. /* Returns enabled flag before uninit */
  331. static uint32_t sdc_fb_uninit(struct mx3fb_info *fbi)
  332. {
  333. struct mx3fb_data *mx3fb = fbi->mx3fb;
  334. uint32_t reg;
  335. reg = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  336. mx3fb_write_reg(mx3fb, reg & ~SDC_COM_BG_EN, SDC_COM_CONF);
  337. return reg & SDC_COM_BG_EN;
  338. }
  339. static void sdc_enable_channel(struct mx3fb_info *mx3_fbi)
  340. {
  341. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  342. struct idmac_channel *ichan = mx3_fbi->idmac_channel;
  343. struct dma_chan *dma_chan = &ichan->dma_chan;
  344. unsigned long flags;
  345. dma_cookie_t cookie;
  346. if (mx3_fbi->txd)
  347. dev_dbg(mx3fb->dev, "mx3fbi %p, desc %p, sg %p\n", mx3_fbi,
  348. to_tx_desc(mx3_fbi->txd), to_tx_desc(mx3_fbi->txd)->sg);
  349. else
  350. dev_dbg(mx3fb->dev, "mx3fbi %p, txd = NULL\n", mx3_fbi);
  351. /* This enables the channel */
  352. if (mx3_fbi->cookie < 0) {
  353. mx3_fbi->txd = dmaengine_prep_slave_sg(dma_chan,
  354. &mx3_fbi->sg[0], 1, DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
  355. if (!mx3_fbi->txd) {
  356. dev_err(mx3fb->dev, "Cannot allocate descriptor on %d\n",
  357. dma_chan->chan_id);
  358. return;
  359. }
  360. mx3_fbi->txd->callback_param = mx3_fbi->txd;
  361. mx3_fbi->txd->callback = mx3fb_dma_done;
  362. cookie = mx3_fbi->txd->tx_submit(mx3_fbi->txd);
  363. dev_dbg(mx3fb->dev, "%d: Submit %p #%d [%c]\n", __LINE__,
  364. mx3_fbi->txd, cookie, list_empty(&ichan->queue) ? '-' : '+');
  365. } else {
  366. if (!mx3_fbi->txd || !mx3_fbi->txd->tx_submit) {
  367. dev_err(mx3fb->dev, "Cannot enable channel %d\n",
  368. dma_chan->chan_id);
  369. return;
  370. }
  371. /* Just re-activate the same buffer */
  372. dma_async_issue_pending(dma_chan);
  373. cookie = mx3_fbi->cookie;
  374. dev_dbg(mx3fb->dev, "%d: Re-submit %p #%d [%c]\n", __LINE__,
  375. mx3_fbi->txd, cookie, list_empty(&ichan->queue) ? '-' : '+');
  376. }
  377. if (cookie >= 0) {
  378. spin_lock_irqsave(&mx3fb->lock, flags);
  379. sdc_fb_init(mx3_fbi);
  380. mx3_fbi->cookie = cookie;
  381. spin_unlock_irqrestore(&mx3fb->lock, flags);
  382. }
  383. /*
  384. * Attention! Without this msleep the channel keeps generating
  385. * interrupts. Next sdc_set_brightness() is going to be called
  386. * from mx3fb_blank().
  387. */
  388. msleep(2);
  389. }
  390. static void sdc_disable_channel(struct mx3fb_info *mx3_fbi)
  391. {
  392. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  393. uint32_t enabled;
  394. unsigned long flags;
  395. if (mx3_fbi->txd == NULL)
  396. return;
  397. spin_lock_irqsave(&mx3fb->lock, flags);
  398. enabled = sdc_fb_uninit(mx3_fbi);
  399. spin_unlock_irqrestore(&mx3fb->lock, flags);
  400. dmaengine_terminate_all(mx3_fbi->txd->chan);
  401. mx3_fbi->txd = NULL;
  402. mx3_fbi->cookie = -EINVAL;
  403. }
  404. /**
  405. * sdc_set_window_pos() - set window position of the respective plane.
  406. * @mx3fb: mx3fb context.
  407. * @channel: IPU DMAC channel ID.
  408. * @x_pos: X coordinate relative to the top left corner to place window at.
  409. * @y_pos: Y coordinate relative to the top left corner to place window at.
  410. * @return: 0 on success or negative error code on failure.
  411. */
  412. static int sdc_set_window_pos(struct mx3fb_data *mx3fb, enum ipu_channel channel,
  413. int16_t x_pos, int16_t y_pos)
  414. {
  415. if (channel != IDMAC_SDC_0)
  416. return -EINVAL;
  417. x_pos += mx3fb->h_start_width;
  418. y_pos += mx3fb->v_start_width;
  419. mx3fb_write_reg(mx3fb, (x_pos << 16) | y_pos, SDC_BG_POS);
  420. return 0;
  421. }
  422. /**
  423. * sdc_init_panel() - initialize a synchronous LCD panel.
  424. * @mx3fb: mx3fb context.
  425. * @panel: panel type.
  426. * @pixel_clk: desired pixel clock frequency in Hz.
  427. * @width: width of panel in pixels.
  428. * @height: height of panel in pixels.
  429. * @h_start_width: number of pixel clocks between the HSYNC signal pulse
  430. * and the start of valid data.
  431. * @h_sync_width: width of the HSYNC signal in units of pixel clocks.
  432. * @h_end_width: number of pixel clocks between the end of valid data
  433. * and the HSYNC signal for next line.
  434. * @v_start_width: number of lines between the VSYNC signal pulse and the
  435. * start of valid data.
  436. * @v_sync_width: width of the VSYNC signal in units of lines
  437. * @v_end_width: number of lines between the end of valid data and the
  438. * VSYNC signal for next frame.
  439. * @sig: bitfield of signal polarities for LCD interface.
  440. * @return: 0 on success or negative error code on failure.
  441. */
  442. static int sdc_init_panel(struct mx3fb_data *mx3fb, enum ipu_panel panel,
  443. uint32_t pixel_clk,
  444. uint16_t width, uint16_t height,
  445. uint16_t h_start_width, uint16_t h_sync_width,
  446. uint16_t h_end_width, uint16_t v_start_width,
  447. uint16_t v_sync_width, uint16_t v_end_width,
  448. struct ipu_di_signal_cfg sig)
  449. {
  450. unsigned long lock_flags;
  451. uint32_t reg;
  452. uint32_t old_conf;
  453. uint32_t div;
  454. struct clk *ipu_clk;
  455. const struct di_mapping *map;
  456. dev_dbg(mx3fb->dev, "panel size = %d x %d", width, height);
  457. if (v_sync_width == 0 || h_sync_width == 0)
  458. return -EINVAL;
  459. /* Init panel size and blanking periods */
  460. reg = ((uint32_t) (h_sync_width - 1) << 26) |
  461. ((uint32_t) (width + h_start_width + h_end_width - 1) << 16);
  462. mx3fb_write_reg(mx3fb, reg, SDC_HOR_CONF);
  463. #ifdef DEBUG
  464. printk(KERN_CONT " hor_conf %x,", reg);
  465. #endif
  466. reg = ((uint32_t) (v_sync_width - 1) << 26) | SDC_V_SYNC_WIDTH_L |
  467. ((uint32_t) (height + v_start_width + v_end_width - 1) << 16);
  468. mx3fb_write_reg(mx3fb, reg, SDC_VER_CONF);
  469. #ifdef DEBUG
  470. printk(KERN_CONT " ver_conf %x\n", reg);
  471. #endif
  472. mx3fb->h_start_width = h_start_width;
  473. mx3fb->v_start_width = v_start_width;
  474. switch (panel) {
  475. case IPU_PANEL_SHARP_TFT:
  476. mx3fb_write_reg(mx3fb, 0x00FD0102L, SDC_SHARP_CONF_1);
  477. mx3fb_write_reg(mx3fb, 0x00F500F4L, SDC_SHARP_CONF_2);
  478. mx3fb_write_reg(mx3fb, SDC_COM_SHARP | SDC_COM_TFT_COLOR, SDC_COM_CONF);
  479. break;
  480. case IPU_PANEL_TFT:
  481. mx3fb_write_reg(mx3fb, SDC_COM_TFT_COLOR, SDC_COM_CONF);
  482. break;
  483. default:
  484. return -EINVAL;
  485. }
  486. /* Init clocking */
  487. /*
  488. * Calculate divider: fractional part is 4 bits so simply multiple by
  489. * 2^4 to get fractional part, as long as we stay under ~250MHz and on
  490. * i.MX31 it (HSP_CLK) is <= 178MHz. Currently 128.267MHz
  491. */
  492. ipu_clk = clk_get(mx3fb->dev, NULL);
  493. if (!IS_ERR(ipu_clk)) {
  494. div = clk_get_rate(ipu_clk) * 16 / pixel_clk;
  495. clk_put(ipu_clk);
  496. } else {
  497. div = 0;
  498. }
  499. if (div < 0x40) { /* Divider less than 4 */
  500. dev_dbg(mx3fb->dev,
  501. "InitPanel() - Pixel clock divider less than 4\n");
  502. div = 0x40;
  503. }
  504. dev_dbg(mx3fb->dev, "pixel clk = %u, divider %u.%u\n",
  505. pixel_clk, div >> 4, (div & 7) * 125);
  506. spin_lock_irqsave(&mx3fb->lock, lock_flags);
  507. /*
  508. * DISP3_IF_CLK_DOWN_WR is half the divider value and 2 fraction bits
  509. * fewer. Subtract 1 extra from DISP3_IF_CLK_DOWN_WR based on timing
  510. * debug. DISP3_IF_CLK_UP_WR is 0
  511. */
  512. mx3fb_write_reg(mx3fb, (((div / 8) - 1) << 22) | div, DI_DISP3_TIME_CONF);
  513. /* DI settings */
  514. old_conf = mx3fb_read_reg(mx3fb, DI_DISP_IF_CONF) & 0x78FFFFFF;
  515. old_conf |= sig.datamask_en << DI_D3_DATAMSK_SHIFT |
  516. sig.clksel_en << DI_D3_CLK_SEL_SHIFT |
  517. sig.clkidle_en << DI_D3_CLK_IDLE_SHIFT;
  518. mx3fb_write_reg(mx3fb, old_conf, DI_DISP_IF_CONF);
  519. old_conf = mx3fb_read_reg(mx3fb, DI_DISP_SIG_POL) & 0xE0FFFFFF;
  520. old_conf |= sig.data_pol << DI_D3_DATA_POL_SHIFT |
  521. sig.clk_pol << DI_D3_CLK_POL_SHIFT |
  522. sig.enable_pol << DI_D3_DRDY_SHARP_POL_SHIFT |
  523. sig.Hsync_pol << DI_D3_HSYNC_POL_SHIFT |
  524. sig.Vsync_pol << DI_D3_VSYNC_POL_SHIFT;
  525. mx3fb_write_reg(mx3fb, old_conf, DI_DISP_SIG_POL);
  526. map = &di_mappings[mx3fb->disp_data_fmt];
  527. mx3fb_write_reg(mx3fb, map->b0, DI_DISP3_B0_MAP);
  528. mx3fb_write_reg(mx3fb, map->b1, DI_DISP3_B1_MAP);
  529. mx3fb_write_reg(mx3fb, map->b2, DI_DISP3_B2_MAP);
  530. spin_unlock_irqrestore(&mx3fb->lock, lock_flags);
  531. dev_dbg(mx3fb->dev, "DI_DISP_IF_CONF = 0x%08X\n",
  532. mx3fb_read_reg(mx3fb, DI_DISP_IF_CONF));
  533. dev_dbg(mx3fb->dev, "DI_DISP_SIG_POL = 0x%08X\n",
  534. mx3fb_read_reg(mx3fb, DI_DISP_SIG_POL));
  535. dev_dbg(mx3fb->dev, "DI_DISP3_TIME_CONF = 0x%08X\n",
  536. mx3fb_read_reg(mx3fb, DI_DISP3_TIME_CONF));
  537. return 0;
  538. }
  539. /**
  540. * sdc_set_color_key() - set the transparent color key for SDC graphic plane.
  541. * @mx3fb: mx3fb context.
  542. * @channel: IPU DMAC channel ID.
  543. * @enable: boolean to enable or disable color keyl.
  544. * @color_key: 24-bit RGB color to use as transparent color key.
  545. * @return: 0 on success or negative error code on failure.
  546. */
  547. static int sdc_set_color_key(struct mx3fb_data *mx3fb, enum ipu_channel channel,
  548. bool enable, uint32_t color_key)
  549. {
  550. uint32_t reg, sdc_conf;
  551. unsigned long lock_flags;
  552. spin_lock_irqsave(&mx3fb->lock, lock_flags);
  553. sdc_conf = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  554. if (channel == IDMAC_SDC_0)
  555. sdc_conf &= ~SDC_COM_GWSEL;
  556. else
  557. sdc_conf |= SDC_COM_GWSEL;
  558. if (enable) {
  559. reg = mx3fb_read_reg(mx3fb, SDC_GW_CTRL) & 0xFF000000L;
  560. mx3fb_write_reg(mx3fb, reg | (color_key & 0x00FFFFFFL),
  561. SDC_GW_CTRL);
  562. sdc_conf |= SDC_COM_KEY_COLOR_G;
  563. } else {
  564. sdc_conf &= ~SDC_COM_KEY_COLOR_G;
  565. }
  566. mx3fb_write_reg(mx3fb, sdc_conf, SDC_COM_CONF);
  567. spin_unlock_irqrestore(&mx3fb->lock, lock_flags);
  568. return 0;
  569. }
  570. /**
  571. * sdc_set_global_alpha() - set global alpha blending modes.
  572. * @mx3fb: mx3fb context.
  573. * @enable: boolean to enable or disable global alpha blending. If disabled,
  574. * per pixel blending is used.
  575. * @alpha: global alpha value.
  576. * @return: 0 on success or negative error code on failure.
  577. */
  578. static int sdc_set_global_alpha(struct mx3fb_data *mx3fb, bool enable, uint8_t alpha)
  579. {
  580. uint32_t reg;
  581. unsigned long lock_flags;
  582. spin_lock_irqsave(&mx3fb->lock, lock_flags);
  583. if (enable) {
  584. reg = mx3fb_read_reg(mx3fb, SDC_GW_CTRL) & 0x00FFFFFFL;
  585. mx3fb_write_reg(mx3fb, reg | ((uint32_t) alpha << 24), SDC_GW_CTRL);
  586. reg = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  587. mx3fb_write_reg(mx3fb, reg | SDC_COM_GLB_A, SDC_COM_CONF);
  588. } else {
  589. reg = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  590. mx3fb_write_reg(mx3fb, reg & ~SDC_COM_GLB_A, SDC_COM_CONF);
  591. }
  592. spin_unlock_irqrestore(&mx3fb->lock, lock_flags);
  593. return 0;
  594. }
  595. static u32 sdc_get_brightness(struct mx3fb_data *mx3fb)
  596. {
  597. u32 brightness;
  598. brightness = mx3fb_read_reg(mx3fb, SDC_PWM_CTRL);
  599. brightness = (brightness >> 16) & 0xFF;
  600. return brightness;
  601. }
  602. static void sdc_set_brightness(struct mx3fb_data *mx3fb, uint8_t value)
  603. {
  604. dev_dbg(mx3fb->dev, "%s: value = %d\n", __func__, value);
  605. /* This might be board-specific */
  606. mx3fb_write_reg(mx3fb, 0x03000000UL | value << 16, SDC_PWM_CTRL);
  607. return;
  608. }
  609. static uint32_t bpp_to_pixfmt(int bpp)
  610. {
  611. uint32_t pixfmt = 0;
  612. switch (bpp) {
  613. case 24:
  614. pixfmt = IPU_PIX_FMT_BGR24;
  615. break;
  616. case 32:
  617. pixfmt = IPU_PIX_FMT_BGR32;
  618. break;
  619. case 16:
  620. pixfmt = IPU_PIX_FMT_RGB565;
  621. break;
  622. }
  623. return pixfmt;
  624. }
  625. static int mx3fb_blank(int blank, struct fb_info *fbi);
  626. static int mx3fb_map_video_memory(struct fb_info *fbi, unsigned int mem_len,
  627. bool lock);
  628. static int mx3fb_unmap_video_memory(struct fb_info *fbi);
  629. /**
  630. * mx3fb_set_fix() - set fixed framebuffer parameters from variable settings.
  631. * @info: framebuffer information pointer
  632. * @return: 0 on success or negative error code on failure.
  633. */
  634. static int mx3fb_set_fix(struct fb_info *fbi)
  635. {
  636. struct fb_fix_screeninfo *fix = &fbi->fix;
  637. struct fb_var_screeninfo *var = &fbi->var;
  638. strncpy(fix->id, "DISP3 BG", 8);
  639. fix->line_length = var->xres_virtual * var->bits_per_pixel / 8;
  640. fix->type = FB_TYPE_PACKED_PIXELS;
  641. fix->accel = FB_ACCEL_NONE;
  642. fix->visual = FB_VISUAL_TRUECOLOR;
  643. fix->xpanstep = 1;
  644. fix->ypanstep = 1;
  645. return 0;
  646. }
  647. static void mx3fb_dma_done(void *arg)
  648. {
  649. struct idmac_tx_desc *tx_desc = to_tx_desc(arg);
  650. struct dma_chan *chan = tx_desc->txd.chan;
  651. struct idmac_channel *ichannel = to_idmac_chan(chan);
  652. struct mx3fb_data *mx3fb = ichannel->client;
  653. struct mx3fb_info *mx3_fbi = mx3fb->fbi->par;
  654. dev_dbg(mx3fb->dev, "irq %d callback\n", ichannel->eof_irq);
  655. /* We only need one interrupt, it will be re-enabled as needed */
  656. disable_irq_nosync(ichannel->eof_irq);
  657. complete(&mx3_fbi->flip_cmpl);
  658. }
  659. static bool mx3fb_must_set_par(struct fb_info *fbi)
  660. {
  661. struct mx3fb_info *mx3_fbi = fbi->par;
  662. struct fb_var_screeninfo old_var = mx3_fbi->cur_var;
  663. struct fb_var_screeninfo new_var = fbi->var;
  664. if ((fbi->var.activate & FB_ACTIVATE_FORCE) &&
  665. (fbi->var.activate & FB_ACTIVATE_MASK) == FB_ACTIVATE_NOW)
  666. return true;
  667. /*
  668. * Ignore xoffset and yoffset update,
  669. * because pan display handles this case.
  670. */
  671. old_var.xoffset = new_var.xoffset;
  672. old_var.yoffset = new_var.yoffset;
  673. return !!memcmp(&old_var, &new_var, sizeof(struct fb_var_screeninfo));
  674. }
  675. static int __set_par(struct fb_info *fbi, bool lock)
  676. {
  677. u32 mem_len, cur_xoffset, cur_yoffset;
  678. struct ipu_di_signal_cfg sig_cfg;
  679. enum ipu_panel mode = IPU_PANEL_TFT;
  680. struct mx3fb_info *mx3_fbi = fbi->par;
  681. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  682. struct idmac_channel *ichan = mx3_fbi->idmac_channel;
  683. struct idmac_video_param *video = &ichan->params.video;
  684. struct scatterlist *sg = mx3_fbi->sg;
  685. /* Total cleanup */
  686. if (mx3_fbi->txd)
  687. sdc_disable_channel(mx3_fbi);
  688. mx3fb_set_fix(fbi);
  689. mem_len = fbi->var.yres_virtual * fbi->fix.line_length;
  690. if (mem_len > fbi->fix.smem_len) {
  691. if (fbi->fix.smem_start)
  692. mx3fb_unmap_video_memory(fbi);
  693. if (mx3fb_map_video_memory(fbi, mem_len, lock) < 0)
  694. return -ENOMEM;
  695. }
  696. sg_init_table(&sg[0], 1);
  697. sg_init_table(&sg[1], 1);
  698. sg_dma_address(&sg[0]) = fbi->fix.smem_start;
  699. sg_set_page(&sg[0], virt_to_page(fbi->screen_base),
  700. fbi->fix.smem_len,
  701. offset_in_page(fbi->screen_base));
  702. if (mx3_fbi->ipu_ch == IDMAC_SDC_0) {
  703. memset(&sig_cfg, 0, sizeof(sig_cfg));
  704. if (fbi->var.sync & FB_SYNC_HOR_HIGH_ACT)
  705. sig_cfg.Hsync_pol = true;
  706. if (fbi->var.sync & FB_SYNC_VERT_HIGH_ACT)
  707. sig_cfg.Vsync_pol = true;
  708. if (fbi->var.sync & FB_SYNC_CLK_INVERT)
  709. sig_cfg.clk_pol = true;
  710. if (fbi->var.sync & FB_SYNC_DATA_INVERT)
  711. sig_cfg.data_pol = true;
  712. if (fbi->var.sync & FB_SYNC_OE_ACT_HIGH)
  713. sig_cfg.enable_pol = true;
  714. if (fbi->var.sync & FB_SYNC_CLK_IDLE_EN)
  715. sig_cfg.clkidle_en = true;
  716. if (fbi->var.sync & FB_SYNC_CLK_SEL_EN)
  717. sig_cfg.clksel_en = true;
  718. if (fbi->var.sync & FB_SYNC_SHARP_MODE)
  719. mode = IPU_PANEL_SHARP_TFT;
  720. dev_dbg(fbi->device, "pixclock = %ul Hz\n",
  721. (u32) (PICOS2KHZ(fbi->var.pixclock) * 1000UL));
  722. if (sdc_init_panel(mx3fb, mode,
  723. (PICOS2KHZ(fbi->var.pixclock)) * 1000UL,
  724. fbi->var.xres, fbi->var.yres,
  725. fbi->var.left_margin,
  726. fbi->var.hsync_len,
  727. fbi->var.right_margin +
  728. fbi->var.hsync_len,
  729. fbi->var.upper_margin,
  730. fbi->var.vsync_len,
  731. fbi->var.lower_margin +
  732. fbi->var.vsync_len, sig_cfg) != 0) {
  733. dev_err(fbi->device,
  734. "mx3fb: Error initializing panel.\n");
  735. return -EINVAL;
  736. }
  737. }
  738. sdc_set_window_pos(mx3fb, mx3_fbi->ipu_ch, 0, 0);
  739. mx3_fbi->cur_ipu_buf = 0;
  740. video->out_pixel_fmt = bpp_to_pixfmt(fbi->var.bits_per_pixel);
  741. video->out_width = fbi->var.xres;
  742. video->out_height = fbi->var.yres;
  743. video->out_stride = fbi->var.xres_virtual;
  744. if (mx3_fbi->blank == FB_BLANK_UNBLANK) {
  745. sdc_enable_channel(mx3_fbi);
  746. /*
  747. * sg[0] points to fb smem_start address
  748. * and is actually active in controller.
  749. */
  750. mx3_fbi->cur_var.xoffset = 0;
  751. mx3_fbi->cur_var.yoffset = 0;
  752. }
  753. /*
  754. * Preserve xoffset and yoffest in case they are
  755. * inactive in controller as fb is blanked.
  756. */
  757. cur_xoffset = mx3_fbi->cur_var.xoffset;
  758. cur_yoffset = mx3_fbi->cur_var.yoffset;
  759. mx3_fbi->cur_var = fbi->var;
  760. mx3_fbi->cur_var.xoffset = cur_xoffset;
  761. mx3_fbi->cur_var.yoffset = cur_yoffset;
  762. return 0;
  763. }
  764. /**
  765. * mx3fb_set_par() - set framebuffer parameters and change the operating mode.
  766. * @fbi: framebuffer information pointer.
  767. * @return: 0 on success or negative error code on failure.
  768. */
  769. static int mx3fb_set_par(struct fb_info *fbi)
  770. {
  771. struct mx3fb_info *mx3_fbi = fbi->par;
  772. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  773. struct idmac_channel *ichan = mx3_fbi->idmac_channel;
  774. int ret;
  775. dev_dbg(mx3fb->dev, "%s [%c]\n", __func__, list_empty(&ichan->queue) ? '-' : '+');
  776. mutex_lock(&mx3_fbi->mutex);
  777. ret = mx3fb_must_set_par(fbi) ? __set_par(fbi, true) : 0;
  778. mutex_unlock(&mx3_fbi->mutex);
  779. return ret;
  780. }
  781. /**
  782. * mx3fb_check_var() - check and adjust framebuffer variable parameters.
  783. * @var: framebuffer variable parameters
  784. * @fbi: framebuffer information pointer
  785. */
  786. static int mx3fb_check_var(struct fb_var_screeninfo *var, struct fb_info *fbi)
  787. {
  788. struct mx3fb_info *mx3_fbi = fbi->par;
  789. u32 vtotal;
  790. u32 htotal;
  791. dev_dbg(fbi->device, "%s\n", __func__);
  792. if (var->xres_virtual < var->xres)
  793. var->xres_virtual = var->xres;
  794. if (var->yres_virtual < var->yres)
  795. var->yres_virtual = var->yres;
  796. if ((var->bits_per_pixel != 32) && (var->bits_per_pixel != 24) &&
  797. (var->bits_per_pixel != 16))
  798. var->bits_per_pixel = default_bpp;
  799. switch (var->bits_per_pixel) {
  800. case 16:
  801. var->red.length = 5;
  802. var->red.offset = 11;
  803. var->red.msb_right = 0;
  804. var->green.length = 6;
  805. var->green.offset = 5;
  806. var->green.msb_right = 0;
  807. var->blue.length = 5;
  808. var->blue.offset = 0;
  809. var->blue.msb_right = 0;
  810. var->transp.length = 0;
  811. var->transp.offset = 0;
  812. var->transp.msb_right = 0;
  813. break;
  814. case 24:
  815. var->red.length = 8;
  816. var->red.offset = 16;
  817. var->red.msb_right = 0;
  818. var->green.length = 8;
  819. var->green.offset = 8;
  820. var->green.msb_right = 0;
  821. var->blue.length = 8;
  822. var->blue.offset = 0;
  823. var->blue.msb_right = 0;
  824. var->transp.length = 0;
  825. var->transp.offset = 0;
  826. var->transp.msb_right = 0;
  827. break;
  828. case 32:
  829. var->red.length = 8;
  830. var->red.offset = 16;
  831. var->red.msb_right = 0;
  832. var->green.length = 8;
  833. var->green.offset = 8;
  834. var->green.msb_right = 0;
  835. var->blue.length = 8;
  836. var->blue.offset = 0;
  837. var->blue.msb_right = 0;
  838. var->transp.length = 8;
  839. var->transp.offset = 24;
  840. var->transp.msb_right = 0;
  841. break;
  842. }
  843. if (var->pixclock < 1000) {
  844. htotal = var->xres + var->right_margin + var->hsync_len +
  845. var->left_margin;
  846. vtotal = var->yres + var->lower_margin + var->vsync_len +
  847. var->upper_margin;
  848. var->pixclock = (vtotal * htotal * 6UL) / 100UL;
  849. var->pixclock = KHZ2PICOS(var->pixclock);
  850. dev_dbg(fbi->device, "pixclock set for 60Hz refresh = %u ps\n",
  851. var->pixclock);
  852. }
  853. var->height = -1;
  854. var->width = -1;
  855. var->grayscale = 0;
  856. /* Preserve sync flags */
  857. var->sync |= mx3_fbi->cur_var.sync;
  858. mx3_fbi->cur_var.sync |= var->sync;
  859. return 0;
  860. }
  861. static u32 chan_to_field(unsigned int chan, struct fb_bitfield *bf)
  862. {
  863. chan &= 0xffff;
  864. chan >>= 16 - bf->length;
  865. return chan << bf->offset;
  866. }
  867. static int mx3fb_setcolreg(unsigned int regno, unsigned int red,
  868. unsigned int green, unsigned int blue,
  869. unsigned int trans, struct fb_info *fbi)
  870. {
  871. struct mx3fb_info *mx3_fbi = fbi->par;
  872. u32 val;
  873. int ret = 1;
  874. dev_dbg(fbi->device, "%s, regno = %u\n", __func__, regno);
  875. mutex_lock(&mx3_fbi->mutex);
  876. /*
  877. * If greyscale is true, then we convert the RGB value
  878. * to greyscale no matter what visual we are using.
  879. */
  880. if (fbi->var.grayscale)
  881. red = green = blue = (19595 * red + 38470 * green +
  882. 7471 * blue) >> 16;
  883. switch (fbi->fix.visual) {
  884. case FB_VISUAL_TRUECOLOR:
  885. /*
  886. * 16-bit True Colour. We encode the RGB value
  887. * according to the RGB bitfield information.
  888. */
  889. if (regno < 16) {
  890. u32 *pal = fbi->pseudo_palette;
  891. val = chan_to_field(red, &fbi->var.red);
  892. val |= chan_to_field(green, &fbi->var.green);
  893. val |= chan_to_field(blue, &fbi->var.blue);
  894. pal[regno] = val;
  895. ret = 0;
  896. }
  897. break;
  898. case FB_VISUAL_STATIC_PSEUDOCOLOR:
  899. case FB_VISUAL_PSEUDOCOLOR:
  900. break;
  901. }
  902. mutex_unlock(&mx3_fbi->mutex);
  903. return ret;
  904. }
  905. static void __blank(int blank, struct fb_info *fbi)
  906. {
  907. struct mx3fb_info *mx3_fbi = fbi->par;
  908. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  909. int was_blank = mx3_fbi->blank;
  910. mx3_fbi->blank = blank;
  911. /* Attention!
  912. * Do not call sdc_disable_channel() for a channel that is disabled
  913. * already! This will result in a kernel NULL pointer dereference
  914. * (mx3_fbi->txd is NULL). Hide the fact, that all blank modes are
  915. * handled equally by this driver.
  916. */
  917. if (blank > FB_BLANK_UNBLANK && was_blank > FB_BLANK_UNBLANK)
  918. return;
  919. switch (blank) {
  920. case FB_BLANK_POWERDOWN:
  921. case FB_BLANK_VSYNC_SUSPEND:
  922. case FB_BLANK_HSYNC_SUSPEND:
  923. case FB_BLANK_NORMAL:
  924. sdc_set_brightness(mx3fb, 0);
  925. memset((char *)fbi->screen_base, 0, fbi->fix.smem_len);
  926. /* Give LCD time to update - enough for 50 and 60 Hz */
  927. msleep(25);
  928. sdc_disable_channel(mx3_fbi);
  929. break;
  930. case FB_BLANK_UNBLANK:
  931. sdc_enable_channel(mx3_fbi);
  932. sdc_set_brightness(mx3fb, mx3fb->backlight_level);
  933. break;
  934. }
  935. }
  936. /**
  937. * mx3fb_blank() - blank the display.
  938. */
  939. static int mx3fb_blank(int blank, struct fb_info *fbi)
  940. {
  941. struct mx3fb_info *mx3_fbi = fbi->par;
  942. dev_dbg(fbi->device, "%s, blank = %d, base %p, len %u\n", __func__,
  943. blank, fbi->screen_base, fbi->fix.smem_len);
  944. if (mx3_fbi->blank == blank)
  945. return 0;
  946. mutex_lock(&mx3_fbi->mutex);
  947. __blank(blank, fbi);
  948. mutex_unlock(&mx3_fbi->mutex);
  949. return 0;
  950. }
  951. /**
  952. * mx3fb_pan_display() - pan or wrap the display
  953. * @var: variable screen buffer information.
  954. * @info: framebuffer information pointer.
  955. *
  956. * We look only at xoffset, yoffset and the FB_VMODE_YWRAP flag
  957. */
  958. static int mx3fb_pan_display(struct fb_var_screeninfo *var,
  959. struct fb_info *fbi)
  960. {
  961. struct mx3fb_info *mx3_fbi = fbi->par;
  962. u32 y_bottom;
  963. unsigned long base;
  964. off_t offset;
  965. dma_cookie_t cookie;
  966. struct scatterlist *sg = mx3_fbi->sg;
  967. struct dma_chan *dma_chan = &mx3_fbi->idmac_channel->dma_chan;
  968. struct dma_async_tx_descriptor *txd;
  969. int ret;
  970. dev_dbg(fbi->device, "%s [%c]\n", __func__,
  971. list_empty(&mx3_fbi->idmac_channel->queue) ? '-' : '+');
  972. if (var->xoffset > 0) {
  973. dev_dbg(fbi->device, "x panning not supported\n");
  974. return -EINVAL;
  975. }
  976. if (mx3_fbi->cur_var.xoffset == var->xoffset &&
  977. mx3_fbi->cur_var.yoffset == var->yoffset)
  978. return 0; /* No change, do nothing */
  979. y_bottom = var->yoffset;
  980. if (!(var->vmode & FB_VMODE_YWRAP))
  981. y_bottom += fbi->var.yres;
  982. if (y_bottom > fbi->var.yres_virtual)
  983. return -EINVAL;
  984. mutex_lock(&mx3_fbi->mutex);
  985. offset = var->yoffset * fbi->fix.line_length
  986. + var->xoffset * (fbi->var.bits_per_pixel / 8);
  987. base = fbi->fix.smem_start + offset;
  988. dev_dbg(fbi->device, "Updating SDC BG buf %d address=0x%08lX\n",
  989. mx3_fbi->cur_ipu_buf, base);
  990. /*
  991. * We enable the End of Frame interrupt, which will free a tx-descriptor,
  992. * which we will need for the next dmaengine_prep_slave_sg(). The
  993. * IRQ-handler will disable the IRQ again.
  994. */
  995. init_completion(&mx3_fbi->flip_cmpl);
  996. enable_irq(mx3_fbi->idmac_channel->eof_irq);
  997. ret = wait_for_completion_timeout(&mx3_fbi->flip_cmpl, HZ / 10);
  998. if (ret <= 0) {
  999. mutex_unlock(&mx3_fbi->mutex);
  1000. dev_info(fbi->device, "Panning failed due to %s\n", ret < 0 ?
  1001. "user interrupt" : "timeout");
  1002. disable_irq(mx3_fbi->idmac_channel->eof_irq);
  1003. return ret ? : -ETIMEDOUT;
  1004. }
  1005. mx3_fbi->cur_ipu_buf = !mx3_fbi->cur_ipu_buf;
  1006. sg_dma_address(&sg[mx3_fbi->cur_ipu_buf]) = base;
  1007. sg_set_page(&sg[mx3_fbi->cur_ipu_buf],
  1008. virt_to_page(fbi->screen_base + offset), fbi->fix.smem_len,
  1009. offset_in_page(fbi->screen_base + offset));
  1010. if (mx3_fbi->txd)
  1011. async_tx_ack(mx3_fbi->txd);
  1012. txd = dmaengine_prep_slave_sg(dma_chan, sg +
  1013. mx3_fbi->cur_ipu_buf, 1, DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
  1014. if (!txd) {
  1015. dev_err(fbi->device,
  1016. "Error preparing a DMA transaction descriptor.\n");
  1017. mutex_unlock(&mx3_fbi->mutex);
  1018. return -EIO;
  1019. }
  1020. txd->callback_param = txd;
  1021. txd->callback = mx3fb_dma_done;
  1022. /*
  1023. * Emulate original mx3fb behaviour: each new call to idmac_tx_submit()
  1024. * should switch to another buffer
  1025. */
  1026. cookie = txd->tx_submit(txd);
  1027. dev_dbg(fbi->device, "%d: Submit %p #%d\n", __LINE__, txd, cookie);
  1028. if (cookie < 0) {
  1029. dev_err(fbi->device,
  1030. "Error updating SDC buf %d to address=0x%08lX\n",
  1031. mx3_fbi->cur_ipu_buf, base);
  1032. mutex_unlock(&mx3_fbi->mutex);
  1033. return -EIO;
  1034. }
  1035. mx3_fbi->txd = txd;
  1036. fbi->var.xoffset = var->xoffset;
  1037. fbi->var.yoffset = var->yoffset;
  1038. if (var->vmode & FB_VMODE_YWRAP)
  1039. fbi->var.vmode |= FB_VMODE_YWRAP;
  1040. else
  1041. fbi->var.vmode &= ~FB_VMODE_YWRAP;
  1042. mx3_fbi->cur_var = fbi->var;
  1043. mutex_unlock(&mx3_fbi->mutex);
  1044. dev_dbg(fbi->device, "Update complete\n");
  1045. return 0;
  1046. }
  1047. /*
  1048. * This structure contains the pointers to the control functions that are
  1049. * invoked by the core framebuffer driver to perform operations like
  1050. * blitting, rectangle filling, copy regions and cursor definition.
  1051. */
  1052. static struct fb_ops mx3fb_ops = {
  1053. .owner = THIS_MODULE,
  1054. .fb_set_par = mx3fb_set_par,
  1055. .fb_check_var = mx3fb_check_var,
  1056. .fb_setcolreg = mx3fb_setcolreg,
  1057. .fb_pan_display = mx3fb_pan_display,
  1058. .fb_fillrect = cfb_fillrect,
  1059. .fb_copyarea = cfb_copyarea,
  1060. .fb_imageblit = cfb_imageblit,
  1061. .fb_blank = mx3fb_blank,
  1062. };
  1063. #ifdef CONFIG_PM
  1064. /*
  1065. * Power management hooks. Note that we won't be called from IRQ context,
  1066. * unlike the blank functions above, so we may sleep.
  1067. */
  1068. /*
  1069. * Suspends the framebuffer and blanks the screen. Power management support
  1070. */
  1071. static int mx3fb_suspend(struct platform_device *pdev, pm_message_t state)
  1072. {
  1073. struct mx3fb_data *mx3fb = platform_get_drvdata(pdev);
  1074. struct mx3fb_info *mx3_fbi = mx3fb->fbi->par;
  1075. console_lock();
  1076. fb_set_suspend(mx3fb->fbi, 1);
  1077. console_unlock();
  1078. if (mx3_fbi->blank == FB_BLANK_UNBLANK) {
  1079. sdc_disable_channel(mx3_fbi);
  1080. sdc_set_brightness(mx3fb, 0);
  1081. }
  1082. return 0;
  1083. }
  1084. /*
  1085. * Resumes the framebuffer and unblanks the screen. Power management support
  1086. */
  1087. static int mx3fb_resume(struct platform_device *pdev)
  1088. {
  1089. struct mx3fb_data *mx3fb = platform_get_drvdata(pdev);
  1090. struct mx3fb_info *mx3_fbi = mx3fb->fbi->par;
  1091. if (mx3_fbi->blank == FB_BLANK_UNBLANK) {
  1092. sdc_enable_channel(mx3_fbi);
  1093. sdc_set_brightness(mx3fb, mx3fb->backlight_level);
  1094. }
  1095. console_lock();
  1096. fb_set_suspend(mx3fb->fbi, 0);
  1097. console_unlock();
  1098. return 0;
  1099. }
  1100. #else
  1101. #define mx3fb_suspend NULL
  1102. #define mx3fb_resume NULL
  1103. #endif
  1104. /*
  1105. * Main framebuffer functions
  1106. */
  1107. /**
  1108. * mx3fb_map_video_memory() - allocates the DRAM memory for the frame buffer.
  1109. * @fbi: framebuffer information pointer
  1110. * @mem_len: length of mapped memory
  1111. * @lock: do not lock during initialisation
  1112. * @return: Error code indicating success or failure
  1113. *
  1114. * This buffer is remapped into a non-cached, non-buffered, memory region to
  1115. * allow palette and pixel writes to occur without flushing the cache. Once this
  1116. * area is remapped, all virtual memory access to the video memory should occur
  1117. * at the new region.
  1118. */
  1119. static int mx3fb_map_video_memory(struct fb_info *fbi, unsigned int mem_len,
  1120. bool lock)
  1121. {
  1122. int retval = 0;
  1123. dma_addr_t addr;
  1124. fbi->screen_base = dma_alloc_writecombine(fbi->device,
  1125. mem_len,
  1126. &addr, GFP_DMA | GFP_KERNEL);
  1127. if (!fbi->screen_base) {
  1128. dev_err(fbi->device, "Cannot allocate %u bytes framebuffer memory\n",
  1129. mem_len);
  1130. retval = -EBUSY;
  1131. goto err0;
  1132. }
  1133. if (lock)
  1134. mutex_lock(&fbi->mm_lock);
  1135. fbi->fix.smem_start = addr;
  1136. fbi->fix.smem_len = mem_len;
  1137. if (lock)
  1138. mutex_unlock(&fbi->mm_lock);
  1139. dev_dbg(fbi->device, "allocated fb @ p=0x%08x, v=0x%p, size=%d.\n",
  1140. (uint32_t) fbi->fix.smem_start, fbi->screen_base, fbi->fix.smem_len);
  1141. fbi->screen_size = fbi->fix.smem_len;
  1142. /* Clear the screen */
  1143. memset((char *)fbi->screen_base, 0, fbi->fix.smem_len);
  1144. return 0;
  1145. err0:
  1146. fbi->fix.smem_len = 0;
  1147. fbi->fix.smem_start = 0;
  1148. fbi->screen_base = NULL;
  1149. return retval;
  1150. }
  1151. /**
  1152. * mx3fb_unmap_video_memory() - de-allocate frame buffer memory.
  1153. * @fbi: framebuffer information pointer
  1154. * @return: error code indicating success or failure
  1155. */
  1156. static int mx3fb_unmap_video_memory(struct fb_info *fbi)
  1157. {
  1158. dma_free_writecombine(fbi->device, fbi->fix.smem_len,
  1159. fbi->screen_base, fbi->fix.smem_start);
  1160. fbi->screen_base = NULL;
  1161. mutex_lock(&fbi->mm_lock);
  1162. fbi->fix.smem_start = 0;
  1163. fbi->fix.smem_len = 0;
  1164. mutex_unlock(&fbi->mm_lock);
  1165. return 0;
  1166. }
  1167. /**
  1168. * mx3fb_init_fbinfo() - initialize framebuffer information object.
  1169. * @return: initialized framebuffer structure.
  1170. */
  1171. static struct fb_info *mx3fb_init_fbinfo(struct device *dev, struct fb_ops *ops)
  1172. {
  1173. struct fb_info *fbi;
  1174. struct mx3fb_info *mx3fbi;
  1175. int ret;
  1176. /* Allocate sufficient memory for the fb structure */
  1177. fbi = framebuffer_alloc(sizeof(struct mx3fb_info), dev);
  1178. if (!fbi)
  1179. return NULL;
  1180. mx3fbi = fbi->par;
  1181. mx3fbi->cookie = -EINVAL;
  1182. mx3fbi->cur_ipu_buf = 0;
  1183. fbi->var.activate = FB_ACTIVATE_NOW;
  1184. fbi->fbops = ops;
  1185. fbi->flags = FBINFO_FLAG_DEFAULT;
  1186. fbi->pseudo_palette = mx3fbi->pseudo_palette;
  1187. mutex_init(&mx3fbi->mutex);
  1188. /* Allocate colormap */
  1189. ret = fb_alloc_cmap(&fbi->cmap, 16, 0);
  1190. if (ret < 0) {
  1191. framebuffer_release(fbi);
  1192. return NULL;
  1193. }
  1194. return fbi;
  1195. }
  1196. static int init_fb_chan(struct mx3fb_data *mx3fb, struct idmac_channel *ichan)
  1197. {
  1198. struct device *dev = mx3fb->dev;
  1199. struct mx3fb_platform_data *mx3fb_pdata = dev_get_platdata(dev);
  1200. const char *name = mx3fb_pdata->name;
  1201. unsigned int irq;
  1202. struct fb_info *fbi;
  1203. struct mx3fb_info *mx3fbi;
  1204. const struct fb_videomode *mode;
  1205. int ret, num_modes;
  1206. if (mx3fb_pdata->disp_data_fmt >= ARRAY_SIZE(di_mappings)) {
  1207. dev_err(dev, "Illegal display data format %d\n",
  1208. mx3fb_pdata->disp_data_fmt);
  1209. return -EINVAL;
  1210. }
  1211. ichan->client = mx3fb;
  1212. irq = ichan->eof_irq;
  1213. if (ichan->dma_chan.chan_id != IDMAC_SDC_0)
  1214. return -EINVAL;
  1215. fbi = mx3fb_init_fbinfo(dev, &mx3fb_ops);
  1216. if (!fbi)
  1217. return -ENOMEM;
  1218. if (!fb_mode)
  1219. fb_mode = name;
  1220. if (!fb_mode) {
  1221. ret = -EINVAL;
  1222. goto emode;
  1223. }
  1224. if (mx3fb_pdata->mode && mx3fb_pdata->num_modes) {
  1225. mode = mx3fb_pdata->mode;
  1226. num_modes = mx3fb_pdata->num_modes;
  1227. } else {
  1228. mode = mx3fb_modedb;
  1229. num_modes = ARRAY_SIZE(mx3fb_modedb);
  1230. }
  1231. if (!fb_find_mode(&fbi->var, fbi, fb_mode, mode,
  1232. num_modes, NULL, default_bpp)) {
  1233. ret = -EBUSY;
  1234. goto emode;
  1235. }
  1236. fb_videomode_to_modelist(mode, num_modes, &fbi->modelist);
  1237. /* Default Y virtual size is 2x panel size */
  1238. fbi->var.yres_virtual = fbi->var.yres * 2;
  1239. mx3fb->fbi = fbi;
  1240. /* set Display Interface clock period */
  1241. mx3fb_write_reg(mx3fb, 0x00100010L, DI_HSP_CLK_PER);
  1242. /* Might need to trigger HSP clock change - see 44.3.3.8.5 */
  1243. sdc_set_brightness(mx3fb, 255);
  1244. sdc_set_global_alpha(mx3fb, true, 0xFF);
  1245. sdc_set_color_key(mx3fb, IDMAC_SDC_0, false, 0);
  1246. mx3fbi = fbi->par;
  1247. mx3fbi->idmac_channel = ichan;
  1248. mx3fbi->ipu_ch = ichan->dma_chan.chan_id;
  1249. mx3fbi->mx3fb = mx3fb;
  1250. mx3fbi->blank = FB_BLANK_NORMAL;
  1251. mx3fb->disp_data_fmt = mx3fb_pdata->disp_data_fmt;
  1252. init_completion(&mx3fbi->flip_cmpl);
  1253. disable_irq(ichan->eof_irq);
  1254. dev_dbg(mx3fb->dev, "disabling irq %d\n", ichan->eof_irq);
  1255. ret = __set_par(fbi, false);
  1256. if (ret < 0)
  1257. goto esetpar;
  1258. __blank(FB_BLANK_UNBLANK, fbi);
  1259. dev_info(dev, "registered, using mode %s\n", fb_mode);
  1260. ret = register_framebuffer(fbi);
  1261. if (ret < 0)
  1262. goto erfb;
  1263. return 0;
  1264. erfb:
  1265. esetpar:
  1266. emode:
  1267. fb_dealloc_cmap(&fbi->cmap);
  1268. framebuffer_release(fbi);
  1269. return ret;
  1270. }
  1271. static bool chan_filter(struct dma_chan *chan, void *arg)
  1272. {
  1273. struct dma_chan_request *rq = arg;
  1274. struct device *dev;
  1275. struct mx3fb_platform_data *mx3fb_pdata;
  1276. if (!imx_dma_is_ipu(chan))
  1277. return false;
  1278. if (!rq)
  1279. return false;
  1280. dev = rq->mx3fb->dev;
  1281. mx3fb_pdata = dev_get_platdata(dev);
  1282. return rq->id == chan->chan_id &&
  1283. mx3fb_pdata->dma_dev == chan->device->dev;
  1284. }
  1285. static void release_fbi(struct fb_info *fbi)
  1286. {
  1287. mx3fb_unmap_video_memory(fbi);
  1288. fb_dealloc_cmap(&fbi->cmap);
  1289. unregister_framebuffer(fbi);
  1290. framebuffer_release(fbi);
  1291. }
  1292. static int mx3fb_probe(struct platform_device *pdev)
  1293. {
  1294. struct device *dev = &pdev->dev;
  1295. int ret;
  1296. struct resource *sdc_reg;
  1297. struct mx3fb_data *mx3fb;
  1298. dma_cap_mask_t mask;
  1299. struct dma_chan *chan;
  1300. struct dma_chan_request rq;
  1301. /*
  1302. * Display Interface (DI) and Synchronous Display Controller (SDC)
  1303. * registers
  1304. */
  1305. sdc_reg = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1306. if (!sdc_reg)
  1307. return -EINVAL;
  1308. mx3fb = devm_kzalloc(&pdev->dev, sizeof(*mx3fb), GFP_KERNEL);
  1309. if (!mx3fb)
  1310. return -ENOMEM;
  1311. spin_lock_init(&mx3fb->lock);
  1312. mx3fb->reg_base = ioremap(sdc_reg->start, resource_size(sdc_reg));
  1313. if (!mx3fb->reg_base) {
  1314. ret = -ENOMEM;
  1315. goto eremap;
  1316. }
  1317. pr_debug("Remapped %pR at %p\n", sdc_reg, mx3fb->reg_base);
  1318. /* IDMAC interface */
  1319. dmaengine_get();
  1320. mx3fb->dev = dev;
  1321. platform_set_drvdata(pdev, mx3fb);
  1322. rq.mx3fb = mx3fb;
  1323. dma_cap_zero(mask);
  1324. dma_cap_set(DMA_SLAVE, mask);
  1325. dma_cap_set(DMA_PRIVATE, mask);
  1326. rq.id = IDMAC_SDC_0;
  1327. chan = dma_request_channel(mask, chan_filter, &rq);
  1328. if (!chan) {
  1329. ret = -EBUSY;
  1330. goto ersdc0;
  1331. }
  1332. mx3fb->backlight_level = 255;
  1333. ret = init_fb_chan(mx3fb, to_idmac_chan(chan));
  1334. if (ret < 0)
  1335. goto eisdc0;
  1336. mx3fb_init_backlight(mx3fb);
  1337. return 0;
  1338. eisdc0:
  1339. dma_release_channel(chan);
  1340. ersdc0:
  1341. dmaengine_put();
  1342. iounmap(mx3fb->reg_base);
  1343. eremap:
  1344. dev_err(dev, "mx3fb: failed to register fb\n");
  1345. return ret;
  1346. }
  1347. static int mx3fb_remove(struct platform_device *dev)
  1348. {
  1349. struct mx3fb_data *mx3fb = platform_get_drvdata(dev);
  1350. struct fb_info *fbi = mx3fb->fbi;
  1351. struct mx3fb_info *mx3_fbi = fbi->par;
  1352. struct dma_chan *chan;
  1353. chan = &mx3_fbi->idmac_channel->dma_chan;
  1354. release_fbi(fbi);
  1355. mx3fb_exit_backlight(mx3fb);
  1356. dma_release_channel(chan);
  1357. dmaengine_put();
  1358. iounmap(mx3fb->reg_base);
  1359. return 0;
  1360. }
  1361. static struct platform_driver mx3fb_driver = {
  1362. .driver = {
  1363. .name = MX3FB_NAME,
  1364. },
  1365. .probe = mx3fb_probe,
  1366. .remove = mx3fb_remove,
  1367. .suspend = mx3fb_suspend,
  1368. .resume = mx3fb_resume,
  1369. };
  1370. /*
  1371. * Parse user specified options (`video=mx3fb:')
  1372. * example:
  1373. * video=mx3fb:bpp=16
  1374. */
  1375. static int __init mx3fb_setup(void)
  1376. {
  1377. #ifndef MODULE
  1378. char *opt, *options = NULL;
  1379. if (fb_get_options("mx3fb", &options))
  1380. return -ENODEV;
  1381. if (!options || !*options)
  1382. return 0;
  1383. while ((opt = strsep(&options, ",")) != NULL) {
  1384. if (!*opt)
  1385. continue;
  1386. if (!strncmp(opt, "bpp=", 4))
  1387. default_bpp = simple_strtoul(opt + 4, NULL, 0);
  1388. else
  1389. fb_mode = opt;
  1390. }
  1391. #endif
  1392. return 0;
  1393. }
  1394. static int __init mx3fb_init(void)
  1395. {
  1396. int ret = mx3fb_setup();
  1397. if (ret < 0)
  1398. return ret;
  1399. ret = platform_driver_register(&mx3fb_driver);
  1400. return ret;
  1401. }
  1402. static void __exit mx3fb_exit(void)
  1403. {
  1404. platform_driver_unregister(&mx3fb_driver);
  1405. }
  1406. module_init(mx3fb_init);
  1407. module_exit(mx3fb_exit);
  1408. MODULE_AUTHOR("Freescale Semiconductor, Inc.");
  1409. MODULE_DESCRIPTION("MX3 framebuffer driver");
  1410. MODULE_ALIAS("platform:" MX3FB_NAME);
  1411. MODULE_LICENSE("GPL v2");