da8xx-fb.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670
  1. /*
  2. * Copyright (C) 2008-2009 MontaVista Software Inc.
  3. * Copyright (C) 2008-2009 Texas Instruments Inc
  4. *
  5. * Based on the LCD driver for TI Avalanche processors written by
  6. * Ajay Singh and Shalom Hai.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option)any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/module.h>
  23. #include <linux/kernel.h>
  24. #include <linux/fb.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/uaccess.h>
  29. #include <linux/pm_runtime.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/wait.h>
  32. #include <linux/clk.h>
  33. #include <linux/cpufreq.h>
  34. #include <linux/console.h>
  35. #include <linux/spinlock.h>
  36. #include <linux/slab.h>
  37. #include <linux/delay.h>
  38. #include <linux/lcm.h>
  39. #include <video/da8xx-fb.h>
  40. #include <asm/div64.h>
  41. #define DRIVER_NAME "da8xx_lcdc"
  42. #define LCD_VERSION_1 1
  43. #define LCD_VERSION_2 2
  44. /* LCD Status Register */
  45. #define LCD_END_OF_FRAME1 BIT(9)
  46. #define LCD_END_OF_FRAME0 BIT(8)
  47. #define LCD_PL_LOAD_DONE BIT(6)
  48. #define LCD_FIFO_UNDERFLOW BIT(5)
  49. #define LCD_SYNC_LOST BIT(2)
  50. #define LCD_FRAME_DONE BIT(0)
  51. /* LCD DMA Control Register */
  52. #define LCD_DMA_BURST_SIZE(x) ((x) << 4)
  53. #define LCD_DMA_BURST_1 0x0
  54. #define LCD_DMA_BURST_2 0x1
  55. #define LCD_DMA_BURST_4 0x2
  56. #define LCD_DMA_BURST_8 0x3
  57. #define LCD_DMA_BURST_16 0x4
  58. #define LCD_V1_END_OF_FRAME_INT_ENA BIT(2)
  59. #define LCD_V2_END_OF_FRAME0_INT_ENA BIT(8)
  60. #define LCD_V2_END_OF_FRAME1_INT_ENA BIT(9)
  61. #define LCD_DUAL_FRAME_BUFFER_ENABLE BIT(0)
  62. /* LCD Control Register */
  63. #define LCD_CLK_DIVISOR(x) ((x) << 8)
  64. #define LCD_RASTER_MODE 0x01
  65. /* LCD Raster Control Register */
  66. #define LCD_PALETTE_LOAD_MODE(x) ((x) << 20)
  67. #define PALETTE_AND_DATA 0x00
  68. #define PALETTE_ONLY 0x01
  69. #define DATA_ONLY 0x02
  70. #define LCD_MONO_8BIT_MODE BIT(9)
  71. #define LCD_RASTER_ORDER BIT(8)
  72. #define LCD_TFT_MODE BIT(7)
  73. #define LCD_V1_UNDERFLOW_INT_ENA BIT(6)
  74. #define LCD_V2_UNDERFLOW_INT_ENA BIT(5)
  75. #define LCD_V1_PL_INT_ENA BIT(4)
  76. #define LCD_V2_PL_INT_ENA BIT(6)
  77. #define LCD_MONOCHROME_MODE BIT(1)
  78. #define LCD_RASTER_ENABLE BIT(0)
  79. #define LCD_TFT_ALT_ENABLE BIT(23)
  80. #define LCD_STN_565_ENABLE BIT(24)
  81. #define LCD_V2_DMA_CLK_EN BIT(2)
  82. #define LCD_V2_LIDD_CLK_EN BIT(1)
  83. #define LCD_V2_CORE_CLK_EN BIT(0)
  84. #define LCD_V2_LPP_B10 26
  85. #define LCD_V2_TFT_24BPP_MODE BIT(25)
  86. #define LCD_V2_TFT_24BPP_UNPACK BIT(26)
  87. /* LCD Raster Timing 2 Register */
  88. #define LCD_AC_BIAS_TRANSITIONS_PER_INT(x) ((x) << 16)
  89. #define LCD_AC_BIAS_FREQUENCY(x) ((x) << 8)
  90. #define LCD_SYNC_CTRL BIT(25)
  91. #define LCD_SYNC_EDGE BIT(24)
  92. #define LCD_INVERT_PIXEL_CLOCK BIT(22)
  93. #define LCD_INVERT_LINE_CLOCK BIT(21)
  94. #define LCD_INVERT_FRAME_CLOCK BIT(20)
  95. /* LCD Block */
  96. #define LCD_PID_REG 0x0
  97. #define LCD_CTRL_REG 0x4
  98. #define LCD_STAT_REG 0x8
  99. #define LCD_RASTER_CTRL_REG 0x28
  100. #define LCD_RASTER_TIMING_0_REG 0x2C
  101. #define LCD_RASTER_TIMING_1_REG 0x30
  102. #define LCD_RASTER_TIMING_2_REG 0x34
  103. #define LCD_DMA_CTRL_REG 0x40
  104. #define LCD_DMA_FRM_BUF_BASE_ADDR_0_REG 0x44
  105. #define LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG 0x48
  106. #define LCD_DMA_FRM_BUF_BASE_ADDR_1_REG 0x4C
  107. #define LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG 0x50
  108. /* Interrupt Registers available only in Version 2 */
  109. #define LCD_RAW_STAT_REG 0x58
  110. #define LCD_MASKED_STAT_REG 0x5c
  111. #define LCD_INT_ENABLE_SET_REG 0x60
  112. #define LCD_INT_ENABLE_CLR_REG 0x64
  113. #define LCD_END_OF_INT_IND_REG 0x68
  114. /* Clock registers available only on Version 2 */
  115. #define LCD_CLK_ENABLE_REG 0x6c
  116. #define LCD_CLK_RESET_REG 0x70
  117. #define LCD_CLK_MAIN_RESET BIT(3)
  118. #define LCD_NUM_BUFFERS 2
  119. #define PALETTE_SIZE 256
  120. #define CLK_MIN_DIV 2
  121. #define CLK_MAX_DIV 255
  122. static void __iomem *da8xx_fb_reg_base;
  123. static unsigned int lcd_revision;
  124. static irq_handler_t lcdc_irq_handler;
  125. static wait_queue_head_t frame_done_wq;
  126. static int frame_done_flag;
  127. static unsigned int lcdc_read(unsigned int addr)
  128. {
  129. return (unsigned int)__raw_readl(da8xx_fb_reg_base + (addr));
  130. }
  131. static void lcdc_write(unsigned int val, unsigned int addr)
  132. {
  133. __raw_writel(val, da8xx_fb_reg_base + (addr));
  134. }
  135. struct da8xx_fb_par {
  136. struct device *dev;
  137. resource_size_t p_palette_base;
  138. unsigned char *v_palette_base;
  139. dma_addr_t vram_phys;
  140. unsigned long vram_size;
  141. void *vram_virt;
  142. unsigned int dma_start;
  143. unsigned int dma_end;
  144. struct clk *lcdc_clk;
  145. int irq;
  146. unsigned int palette_sz;
  147. int blank;
  148. wait_queue_head_t vsync_wait;
  149. int vsync_flag;
  150. int vsync_timeout;
  151. spinlock_t lock_for_chan_update;
  152. /*
  153. * LCDC has 2 ping pong DMA channels, channel 0
  154. * and channel 1.
  155. */
  156. unsigned int which_dma_channel_done;
  157. #ifdef CONFIG_CPU_FREQ
  158. struct notifier_block freq_transition;
  159. #endif
  160. unsigned int lcdc_clk_rate;
  161. void (*panel_power_ctrl)(int);
  162. u32 pseudo_palette[16];
  163. struct fb_videomode mode;
  164. struct lcd_ctrl_config cfg;
  165. };
  166. static struct fb_var_screeninfo da8xx_fb_var;
  167. static struct fb_fix_screeninfo da8xx_fb_fix = {
  168. .id = "DA8xx FB Drv",
  169. .type = FB_TYPE_PACKED_PIXELS,
  170. .type_aux = 0,
  171. .visual = FB_VISUAL_PSEUDOCOLOR,
  172. .xpanstep = 0,
  173. .ypanstep = 1,
  174. .ywrapstep = 0,
  175. .accel = FB_ACCEL_NONE
  176. };
  177. static struct fb_videomode known_lcd_panels[] = {
  178. /* Sharp LCD035Q3DG01 */
  179. [0] = {
  180. .name = "Sharp_LCD035Q3DG01",
  181. .xres = 320,
  182. .yres = 240,
  183. .pixclock = KHZ2PICOS(4607),
  184. .left_margin = 6,
  185. .right_margin = 8,
  186. .upper_margin = 2,
  187. .lower_margin = 2,
  188. .hsync_len = 0,
  189. .vsync_len = 0,
  190. .sync = FB_SYNC_CLK_INVERT |
  191. FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  192. },
  193. /* Sharp LK043T1DG01 */
  194. [1] = {
  195. .name = "Sharp_LK043T1DG01",
  196. .xres = 480,
  197. .yres = 272,
  198. .pixclock = KHZ2PICOS(7833),
  199. .left_margin = 2,
  200. .right_margin = 2,
  201. .upper_margin = 2,
  202. .lower_margin = 2,
  203. .hsync_len = 41,
  204. .vsync_len = 10,
  205. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  206. .flag = 0,
  207. },
  208. [2] = {
  209. /* Hitachi SP10Q010 */
  210. .name = "SP10Q010",
  211. .xres = 320,
  212. .yres = 240,
  213. .pixclock = KHZ2PICOS(7833),
  214. .left_margin = 10,
  215. .right_margin = 10,
  216. .upper_margin = 10,
  217. .lower_margin = 10,
  218. .hsync_len = 10,
  219. .vsync_len = 10,
  220. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  221. .flag = 0,
  222. },
  223. [3] = {
  224. /* Densitron 84-0023-001T */
  225. .name = "Densitron_84-0023-001T",
  226. .xres = 320,
  227. .yres = 240,
  228. .pixclock = KHZ2PICOS(6400),
  229. .left_margin = 0,
  230. .right_margin = 0,
  231. .upper_margin = 0,
  232. .lower_margin = 0,
  233. .hsync_len = 30,
  234. .vsync_len = 3,
  235. .sync = 0,
  236. },
  237. };
  238. static bool da8xx_fb_is_raster_enabled(void)
  239. {
  240. return !!(lcdc_read(LCD_RASTER_CTRL_REG) & LCD_RASTER_ENABLE);
  241. }
  242. /* Enable the Raster Engine of the LCD Controller */
  243. static void lcd_enable_raster(void)
  244. {
  245. u32 reg;
  246. /* Put LCDC in reset for several cycles */
  247. if (lcd_revision == LCD_VERSION_2)
  248. /* Write 1 to reset LCDC */
  249. lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
  250. mdelay(1);
  251. /* Bring LCDC out of reset */
  252. if (lcd_revision == LCD_VERSION_2)
  253. lcdc_write(0, LCD_CLK_RESET_REG);
  254. mdelay(1);
  255. /* Above reset sequence doesnot reset register context */
  256. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  257. if (!(reg & LCD_RASTER_ENABLE))
  258. lcdc_write(reg | LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  259. }
  260. /* Disable the Raster Engine of the LCD Controller */
  261. static void lcd_disable_raster(enum da8xx_frame_complete wait_for_frame_done)
  262. {
  263. u32 reg;
  264. int ret;
  265. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  266. if (reg & LCD_RASTER_ENABLE)
  267. lcdc_write(reg & ~LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  268. else
  269. /* return if already disabled */
  270. return;
  271. if ((wait_for_frame_done == DA8XX_FRAME_WAIT) &&
  272. (lcd_revision == LCD_VERSION_2)) {
  273. frame_done_flag = 0;
  274. ret = wait_event_interruptible_timeout(frame_done_wq,
  275. frame_done_flag != 0,
  276. msecs_to_jiffies(50));
  277. if (ret == 0)
  278. pr_err("LCD Controller timed out\n");
  279. }
  280. }
  281. static void lcd_blit(int load_mode, struct da8xx_fb_par *par)
  282. {
  283. u32 start;
  284. u32 end;
  285. u32 reg_ras;
  286. u32 reg_dma;
  287. u32 reg_int;
  288. /* init reg to clear PLM (loading mode) fields */
  289. reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
  290. reg_ras &= ~(3 << 20);
  291. reg_dma = lcdc_read(LCD_DMA_CTRL_REG);
  292. if (load_mode == LOAD_DATA) {
  293. start = par->dma_start;
  294. end = par->dma_end;
  295. reg_ras |= LCD_PALETTE_LOAD_MODE(DATA_ONLY);
  296. if (lcd_revision == LCD_VERSION_1) {
  297. reg_dma |= LCD_V1_END_OF_FRAME_INT_ENA;
  298. } else {
  299. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  300. LCD_V2_END_OF_FRAME0_INT_ENA |
  301. LCD_V2_END_OF_FRAME1_INT_ENA |
  302. LCD_FRAME_DONE | LCD_SYNC_LOST;
  303. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  304. }
  305. reg_dma |= LCD_DUAL_FRAME_BUFFER_ENABLE;
  306. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  307. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  308. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  309. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  310. } else if (load_mode == LOAD_PALETTE) {
  311. start = par->p_palette_base;
  312. end = start + par->palette_sz - 1;
  313. reg_ras |= LCD_PALETTE_LOAD_MODE(PALETTE_ONLY);
  314. if (lcd_revision == LCD_VERSION_1) {
  315. reg_ras |= LCD_V1_PL_INT_ENA;
  316. } else {
  317. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  318. LCD_V2_PL_INT_ENA;
  319. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  320. }
  321. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  322. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  323. }
  324. lcdc_write(reg_dma, LCD_DMA_CTRL_REG);
  325. lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
  326. /*
  327. * The Raster enable bit must be set after all other control fields are
  328. * set.
  329. */
  330. lcd_enable_raster();
  331. }
  332. /* Configure the Burst Size and fifo threhold of DMA */
  333. static int lcd_cfg_dma(int burst_size, int fifo_th)
  334. {
  335. u32 reg;
  336. reg = lcdc_read(LCD_DMA_CTRL_REG) & 0x00000001;
  337. switch (burst_size) {
  338. case 1:
  339. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_1);
  340. break;
  341. case 2:
  342. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_2);
  343. break;
  344. case 4:
  345. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_4);
  346. break;
  347. case 8:
  348. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_8);
  349. break;
  350. case 16:
  351. default:
  352. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_16);
  353. break;
  354. }
  355. reg |= (fifo_th << 8);
  356. lcdc_write(reg, LCD_DMA_CTRL_REG);
  357. return 0;
  358. }
  359. static void lcd_cfg_ac_bias(int period, int transitions_per_int)
  360. {
  361. u32 reg;
  362. /* Set the AC Bias Period and Number of Transisitons per Interrupt */
  363. reg = lcdc_read(LCD_RASTER_TIMING_2_REG) & 0xFFF00000;
  364. reg |= LCD_AC_BIAS_FREQUENCY(period) |
  365. LCD_AC_BIAS_TRANSITIONS_PER_INT(transitions_per_int);
  366. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  367. }
  368. static void lcd_cfg_horizontal_sync(int back_porch, int pulse_width,
  369. int front_porch)
  370. {
  371. u32 reg;
  372. reg = lcdc_read(LCD_RASTER_TIMING_0_REG) & 0x3ff;
  373. reg |= (((back_porch-1) & 0xff) << 24)
  374. | (((front_porch-1) & 0xff) << 16)
  375. | (((pulse_width-1) & 0x3f) << 10);
  376. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  377. /*
  378. * LCDC Version 2 adds some extra bits that increase the allowable
  379. * size of the horizontal timing registers.
  380. * remember that the registers use 0 to represent 1 so all values
  381. * that get set into register need to be decremented by 1
  382. */
  383. if (lcd_revision == LCD_VERSION_2) {
  384. /* Mask off the bits we want to change */
  385. reg = lcdc_read(LCD_RASTER_TIMING_2_REG) & ~0x780000ff;
  386. reg |= ((front_porch-1) & 0x300) >> 8;
  387. reg |= ((back_porch-1) & 0x300) >> 4;
  388. reg |= ((pulse_width-1) & 0x3c0) << 21;
  389. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  390. }
  391. }
  392. static void lcd_cfg_vertical_sync(int back_porch, int pulse_width,
  393. int front_porch)
  394. {
  395. u32 reg;
  396. reg = lcdc_read(LCD_RASTER_TIMING_1_REG) & 0x3ff;
  397. reg |= ((back_porch & 0xff) << 24)
  398. | ((front_porch & 0xff) << 16)
  399. | (((pulse_width-1) & 0x3f) << 10);
  400. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  401. }
  402. static int lcd_cfg_display(const struct lcd_ctrl_config *cfg,
  403. struct fb_videomode *panel)
  404. {
  405. u32 reg;
  406. u32 reg_int;
  407. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(LCD_TFT_MODE |
  408. LCD_MONO_8BIT_MODE |
  409. LCD_MONOCHROME_MODE);
  410. switch (cfg->panel_shade) {
  411. case MONOCHROME:
  412. reg |= LCD_MONOCHROME_MODE;
  413. if (cfg->mono_8bit_mode)
  414. reg |= LCD_MONO_8BIT_MODE;
  415. break;
  416. case COLOR_ACTIVE:
  417. reg |= LCD_TFT_MODE;
  418. if (cfg->tft_alt_mode)
  419. reg |= LCD_TFT_ALT_ENABLE;
  420. break;
  421. case COLOR_PASSIVE:
  422. /* AC bias applicable only for Pasive panels */
  423. lcd_cfg_ac_bias(cfg->ac_bias, cfg->ac_bias_intrpt);
  424. if (cfg->bpp == 12 && cfg->stn_565_mode)
  425. reg |= LCD_STN_565_ENABLE;
  426. break;
  427. default:
  428. return -EINVAL;
  429. }
  430. /* enable additional interrupts here */
  431. if (lcd_revision == LCD_VERSION_1) {
  432. reg |= LCD_V1_UNDERFLOW_INT_ENA;
  433. } else {
  434. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  435. LCD_V2_UNDERFLOW_INT_ENA;
  436. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  437. }
  438. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  439. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  440. reg |= LCD_SYNC_CTRL;
  441. if (cfg->sync_edge)
  442. reg |= LCD_SYNC_EDGE;
  443. else
  444. reg &= ~LCD_SYNC_EDGE;
  445. if ((panel->sync & FB_SYNC_HOR_HIGH_ACT) == 0)
  446. reg |= LCD_INVERT_LINE_CLOCK;
  447. else
  448. reg &= ~LCD_INVERT_LINE_CLOCK;
  449. if ((panel->sync & FB_SYNC_VERT_HIGH_ACT) == 0)
  450. reg |= LCD_INVERT_FRAME_CLOCK;
  451. else
  452. reg &= ~LCD_INVERT_FRAME_CLOCK;
  453. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  454. return 0;
  455. }
  456. static int lcd_cfg_frame_buffer(struct da8xx_fb_par *par, u32 width, u32 height,
  457. u32 bpp, u32 raster_order)
  458. {
  459. u32 reg;
  460. if (bpp > 16 && lcd_revision == LCD_VERSION_1)
  461. return -EINVAL;
  462. /* Set the Panel Width */
  463. /* Pixels per line = (PPL + 1)*16 */
  464. if (lcd_revision == LCD_VERSION_1) {
  465. /*
  466. * 0x3F in bits 4..9 gives max horizontal resolution = 1024
  467. * pixels.
  468. */
  469. width &= 0x3f0;
  470. } else {
  471. /*
  472. * 0x7F in bits 4..10 gives max horizontal resolution = 2048
  473. * pixels.
  474. */
  475. width &= 0x7f0;
  476. }
  477. reg = lcdc_read(LCD_RASTER_TIMING_0_REG);
  478. reg &= 0xfffffc00;
  479. if (lcd_revision == LCD_VERSION_1) {
  480. reg |= ((width >> 4) - 1) << 4;
  481. } else {
  482. width = (width >> 4) - 1;
  483. reg |= ((width & 0x3f) << 4) | ((width & 0x40) >> 3);
  484. }
  485. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  486. /* Set the Panel Height */
  487. /* Set bits 9:0 of Lines Per Pixel */
  488. reg = lcdc_read(LCD_RASTER_TIMING_1_REG);
  489. reg = ((height - 1) & 0x3ff) | (reg & 0xfffffc00);
  490. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  491. /* Set bit 10 of Lines Per Pixel */
  492. if (lcd_revision == LCD_VERSION_2) {
  493. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  494. reg |= ((height - 1) & 0x400) << 16;
  495. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  496. }
  497. /* Set the Raster Order of the Frame Buffer */
  498. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(1 << 8);
  499. if (raster_order)
  500. reg |= LCD_RASTER_ORDER;
  501. par->palette_sz = 16 * 2;
  502. switch (bpp) {
  503. case 1:
  504. case 2:
  505. case 4:
  506. case 16:
  507. break;
  508. case 24:
  509. reg |= LCD_V2_TFT_24BPP_MODE;
  510. break;
  511. case 32:
  512. reg |= LCD_V2_TFT_24BPP_MODE;
  513. reg |= LCD_V2_TFT_24BPP_UNPACK;
  514. break;
  515. case 8:
  516. par->palette_sz = 256 * 2;
  517. break;
  518. default:
  519. return -EINVAL;
  520. }
  521. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  522. return 0;
  523. }
  524. #define CNVT_TOHW(val, width) ((((val) << (width)) + 0x7FFF - (val)) >> 16)
  525. static int fb_setcolreg(unsigned regno, unsigned red, unsigned green,
  526. unsigned blue, unsigned transp,
  527. struct fb_info *info)
  528. {
  529. struct da8xx_fb_par *par = info->par;
  530. unsigned short *palette = (unsigned short *) par->v_palette_base;
  531. u_short pal;
  532. int update_hw = 0;
  533. if (regno > 255)
  534. return 1;
  535. if (info->fix.visual == FB_VISUAL_DIRECTCOLOR)
  536. return 1;
  537. if (info->var.bits_per_pixel > 16 && lcd_revision == LCD_VERSION_1)
  538. return -EINVAL;
  539. switch (info->fix.visual) {
  540. case FB_VISUAL_TRUECOLOR:
  541. red = CNVT_TOHW(red, info->var.red.length);
  542. green = CNVT_TOHW(green, info->var.green.length);
  543. blue = CNVT_TOHW(blue, info->var.blue.length);
  544. break;
  545. case FB_VISUAL_PSEUDOCOLOR:
  546. switch (info->var.bits_per_pixel) {
  547. case 4:
  548. if (regno > 15)
  549. return -EINVAL;
  550. if (info->var.grayscale) {
  551. pal = regno;
  552. } else {
  553. red >>= 4;
  554. green >>= 8;
  555. blue >>= 12;
  556. pal = red & 0x0f00;
  557. pal |= green & 0x00f0;
  558. pal |= blue & 0x000f;
  559. }
  560. if (regno == 0)
  561. pal |= 0x2000;
  562. palette[regno] = pal;
  563. break;
  564. case 8:
  565. red >>= 4;
  566. green >>= 8;
  567. blue >>= 12;
  568. pal = (red & 0x0f00);
  569. pal |= (green & 0x00f0);
  570. pal |= (blue & 0x000f);
  571. if (palette[regno] != pal) {
  572. update_hw = 1;
  573. palette[regno] = pal;
  574. }
  575. break;
  576. }
  577. break;
  578. }
  579. /* Truecolor has hardware independent palette */
  580. if (info->fix.visual == FB_VISUAL_TRUECOLOR) {
  581. u32 v;
  582. if (regno > 15)
  583. return -EINVAL;
  584. v = (red << info->var.red.offset) |
  585. (green << info->var.green.offset) |
  586. (blue << info->var.blue.offset);
  587. ((u32 *) (info->pseudo_palette))[regno] = v;
  588. if (palette[0] != 0x4000) {
  589. update_hw = 1;
  590. palette[0] = 0x4000;
  591. }
  592. }
  593. /* Update the palette in the h/w as needed. */
  594. if (update_hw)
  595. lcd_blit(LOAD_PALETTE, par);
  596. return 0;
  597. }
  598. #undef CNVT_TOHW
  599. static void da8xx_fb_lcd_reset(void)
  600. {
  601. /* DMA has to be disabled */
  602. lcdc_write(0, LCD_DMA_CTRL_REG);
  603. lcdc_write(0, LCD_RASTER_CTRL_REG);
  604. if (lcd_revision == LCD_VERSION_2) {
  605. lcdc_write(0, LCD_INT_ENABLE_SET_REG);
  606. /* Write 1 to reset */
  607. lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
  608. lcdc_write(0, LCD_CLK_RESET_REG);
  609. }
  610. }
  611. static int da8xx_fb_config_clk_divider(struct da8xx_fb_par *par,
  612. unsigned lcdc_clk_div,
  613. unsigned lcdc_clk_rate)
  614. {
  615. int ret;
  616. if (par->lcdc_clk_rate != lcdc_clk_rate) {
  617. ret = clk_set_rate(par->lcdc_clk, lcdc_clk_rate);
  618. if (IS_ERR_VALUE(ret)) {
  619. dev_err(par->dev,
  620. "unable to set clock rate at %u\n",
  621. lcdc_clk_rate);
  622. return ret;
  623. }
  624. par->lcdc_clk_rate = clk_get_rate(par->lcdc_clk);
  625. }
  626. /* Configure the LCD clock divisor. */
  627. lcdc_write(LCD_CLK_DIVISOR(lcdc_clk_div) |
  628. (LCD_RASTER_MODE & 0x1), LCD_CTRL_REG);
  629. if (lcd_revision == LCD_VERSION_2)
  630. lcdc_write(LCD_V2_DMA_CLK_EN | LCD_V2_LIDD_CLK_EN |
  631. LCD_V2_CORE_CLK_EN, LCD_CLK_ENABLE_REG);
  632. return 0;
  633. }
  634. static unsigned int da8xx_fb_calc_clk_divider(struct da8xx_fb_par *par,
  635. unsigned pixclock,
  636. unsigned *lcdc_clk_rate)
  637. {
  638. unsigned lcdc_clk_div;
  639. pixclock = PICOS2KHZ(pixclock) * 1000;
  640. *lcdc_clk_rate = par->lcdc_clk_rate;
  641. if (pixclock < (*lcdc_clk_rate / CLK_MAX_DIV)) {
  642. *lcdc_clk_rate = clk_round_rate(par->lcdc_clk,
  643. pixclock * CLK_MAX_DIV);
  644. lcdc_clk_div = CLK_MAX_DIV;
  645. } else if (pixclock > (*lcdc_clk_rate / CLK_MIN_DIV)) {
  646. *lcdc_clk_rate = clk_round_rate(par->lcdc_clk,
  647. pixclock * CLK_MIN_DIV);
  648. lcdc_clk_div = CLK_MIN_DIV;
  649. } else {
  650. lcdc_clk_div = *lcdc_clk_rate / pixclock;
  651. }
  652. return lcdc_clk_div;
  653. }
  654. static int da8xx_fb_calc_config_clk_divider(struct da8xx_fb_par *par,
  655. struct fb_videomode *mode)
  656. {
  657. unsigned lcdc_clk_rate;
  658. unsigned lcdc_clk_div = da8xx_fb_calc_clk_divider(par, mode->pixclock,
  659. &lcdc_clk_rate);
  660. return da8xx_fb_config_clk_divider(par, lcdc_clk_div, lcdc_clk_rate);
  661. }
  662. static unsigned da8xx_fb_round_clk(struct da8xx_fb_par *par,
  663. unsigned pixclock)
  664. {
  665. unsigned lcdc_clk_div, lcdc_clk_rate;
  666. lcdc_clk_div = da8xx_fb_calc_clk_divider(par, pixclock, &lcdc_clk_rate);
  667. return KHZ2PICOS(lcdc_clk_rate / (1000 * lcdc_clk_div));
  668. }
  669. static int lcd_init(struct da8xx_fb_par *par, const struct lcd_ctrl_config *cfg,
  670. struct fb_videomode *panel)
  671. {
  672. u32 bpp;
  673. int ret = 0;
  674. ret = da8xx_fb_calc_config_clk_divider(par, panel);
  675. if (IS_ERR_VALUE(ret)) {
  676. dev_err(par->dev, "unable to configure clock\n");
  677. return ret;
  678. }
  679. if (panel->sync & FB_SYNC_CLK_INVERT)
  680. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) |
  681. LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  682. else
  683. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) &
  684. ~LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  685. /* Configure the DMA burst size and fifo threshold. */
  686. ret = lcd_cfg_dma(cfg->dma_burst_sz, cfg->fifo_th);
  687. if (ret < 0)
  688. return ret;
  689. /* Configure the vertical and horizontal sync properties. */
  690. lcd_cfg_vertical_sync(panel->upper_margin, panel->vsync_len,
  691. panel->lower_margin);
  692. lcd_cfg_horizontal_sync(panel->left_margin, panel->hsync_len,
  693. panel->right_margin);
  694. /* Configure for disply */
  695. ret = lcd_cfg_display(cfg, panel);
  696. if (ret < 0)
  697. return ret;
  698. bpp = cfg->bpp;
  699. if (bpp == 12)
  700. bpp = 16;
  701. ret = lcd_cfg_frame_buffer(par, (unsigned int)panel->xres,
  702. (unsigned int)panel->yres, bpp,
  703. cfg->raster_order);
  704. if (ret < 0)
  705. return ret;
  706. /* Configure FDD */
  707. lcdc_write((lcdc_read(LCD_RASTER_CTRL_REG) & 0xfff00fff) |
  708. (cfg->fdd << 12), LCD_RASTER_CTRL_REG);
  709. return 0;
  710. }
  711. /* IRQ handler for version 2 of LCDC */
  712. static irqreturn_t lcdc_irq_handler_rev02(int irq, void *arg)
  713. {
  714. struct da8xx_fb_par *par = arg;
  715. u32 stat = lcdc_read(LCD_MASKED_STAT_REG);
  716. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  717. lcd_disable_raster(DA8XX_FRAME_NOWAIT);
  718. lcdc_write(stat, LCD_MASKED_STAT_REG);
  719. lcd_enable_raster();
  720. } else if (stat & LCD_PL_LOAD_DONE) {
  721. /*
  722. * Must disable raster before changing state of any control bit.
  723. * And also must be disabled before clearing the PL loading
  724. * interrupt via the following write to the status register. If
  725. * this is done after then one gets multiple PL done interrupts.
  726. */
  727. lcd_disable_raster(DA8XX_FRAME_NOWAIT);
  728. lcdc_write(stat, LCD_MASKED_STAT_REG);
  729. /* Disable PL completion interrupt */
  730. lcdc_write(LCD_V2_PL_INT_ENA, LCD_INT_ENABLE_CLR_REG);
  731. /* Setup and start data loading mode */
  732. lcd_blit(LOAD_DATA, par);
  733. } else {
  734. lcdc_write(stat, LCD_MASKED_STAT_REG);
  735. if (stat & LCD_END_OF_FRAME0) {
  736. par->which_dma_channel_done = 0;
  737. lcdc_write(par->dma_start,
  738. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  739. lcdc_write(par->dma_end,
  740. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  741. par->vsync_flag = 1;
  742. wake_up_interruptible(&par->vsync_wait);
  743. }
  744. if (stat & LCD_END_OF_FRAME1) {
  745. par->which_dma_channel_done = 1;
  746. lcdc_write(par->dma_start,
  747. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  748. lcdc_write(par->dma_end,
  749. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  750. par->vsync_flag = 1;
  751. wake_up_interruptible(&par->vsync_wait);
  752. }
  753. /* Set only when controller is disabled and at the end of
  754. * active frame
  755. */
  756. if (stat & BIT(0)) {
  757. frame_done_flag = 1;
  758. wake_up_interruptible(&frame_done_wq);
  759. }
  760. }
  761. lcdc_write(0, LCD_END_OF_INT_IND_REG);
  762. return IRQ_HANDLED;
  763. }
  764. /* IRQ handler for version 1 LCDC */
  765. static irqreturn_t lcdc_irq_handler_rev01(int irq, void *arg)
  766. {
  767. struct da8xx_fb_par *par = arg;
  768. u32 stat = lcdc_read(LCD_STAT_REG);
  769. u32 reg_ras;
  770. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  771. lcd_disable_raster(DA8XX_FRAME_NOWAIT);
  772. lcdc_write(stat, LCD_STAT_REG);
  773. lcd_enable_raster();
  774. } else if (stat & LCD_PL_LOAD_DONE) {
  775. /*
  776. * Must disable raster before changing state of any control bit.
  777. * And also must be disabled before clearing the PL loading
  778. * interrupt via the following write to the status register. If
  779. * this is done after then one gets multiple PL done interrupts.
  780. */
  781. lcd_disable_raster(DA8XX_FRAME_NOWAIT);
  782. lcdc_write(stat, LCD_STAT_REG);
  783. /* Disable PL completion inerrupt */
  784. reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
  785. reg_ras &= ~LCD_V1_PL_INT_ENA;
  786. lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
  787. /* Setup and start data loading mode */
  788. lcd_blit(LOAD_DATA, par);
  789. } else {
  790. lcdc_write(stat, LCD_STAT_REG);
  791. if (stat & LCD_END_OF_FRAME0) {
  792. par->which_dma_channel_done = 0;
  793. lcdc_write(par->dma_start,
  794. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  795. lcdc_write(par->dma_end,
  796. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  797. par->vsync_flag = 1;
  798. wake_up_interruptible(&par->vsync_wait);
  799. }
  800. if (stat & LCD_END_OF_FRAME1) {
  801. par->which_dma_channel_done = 1;
  802. lcdc_write(par->dma_start,
  803. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  804. lcdc_write(par->dma_end,
  805. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  806. par->vsync_flag = 1;
  807. wake_up_interruptible(&par->vsync_wait);
  808. }
  809. }
  810. return IRQ_HANDLED;
  811. }
  812. static int fb_check_var(struct fb_var_screeninfo *var,
  813. struct fb_info *info)
  814. {
  815. int err = 0;
  816. struct da8xx_fb_par *par = info->par;
  817. int bpp = var->bits_per_pixel >> 3;
  818. unsigned long line_size = var->xres_virtual * bpp;
  819. if (var->bits_per_pixel > 16 && lcd_revision == LCD_VERSION_1)
  820. return -EINVAL;
  821. switch (var->bits_per_pixel) {
  822. case 1:
  823. case 8:
  824. var->red.offset = 0;
  825. var->red.length = 8;
  826. var->green.offset = 0;
  827. var->green.length = 8;
  828. var->blue.offset = 0;
  829. var->blue.length = 8;
  830. var->transp.offset = 0;
  831. var->transp.length = 0;
  832. var->nonstd = 0;
  833. break;
  834. case 4:
  835. var->red.offset = 0;
  836. var->red.length = 4;
  837. var->green.offset = 0;
  838. var->green.length = 4;
  839. var->blue.offset = 0;
  840. var->blue.length = 4;
  841. var->transp.offset = 0;
  842. var->transp.length = 0;
  843. var->nonstd = FB_NONSTD_REV_PIX_IN_B;
  844. break;
  845. case 16: /* RGB 565 */
  846. var->red.offset = 11;
  847. var->red.length = 5;
  848. var->green.offset = 5;
  849. var->green.length = 6;
  850. var->blue.offset = 0;
  851. var->blue.length = 5;
  852. var->transp.offset = 0;
  853. var->transp.length = 0;
  854. var->nonstd = 0;
  855. break;
  856. case 24:
  857. var->red.offset = 16;
  858. var->red.length = 8;
  859. var->green.offset = 8;
  860. var->green.length = 8;
  861. var->blue.offset = 0;
  862. var->blue.length = 8;
  863. var->nonstd = 0;
  864. break;
  865. case 32:
  866. var->transp.offset = 24;
  867. var->transp.length = 8;
  868. var->red.offset = 16;
  869. var->red.length = 8;
  870. var->green.offset = 8;
  871. var->green.length = 8;
  872. var->blue.offset = 0;
  873. var->blue.length = 8;
  874. var->nonstd = 0;
  875. break;
  876. default:
  877. err = -EINVAL;
  878. }
  879. var->red.msb_right = 0;
  880. var->green.msb_right = 0;
  881. var->blue.msb_right = 0;
  882. var->transp.msb_right = 0;
  883. if (line_size * var->yres_virtual > par->vram_size)
  884. var->yres_virtual = par->vram_size / line_size;
  885. if (var->yres > var->yres_virtual)
  886. var->yres = var->yres_virtual;
  887. if (var->xres > var->xres_virtual)
  888. var->xres = var->xres_virtual;
  889. if (var->xres + var->xoffset > var->xres_virtual)
  890. var->xoffset = var->xres_virtual - var->xres;
  891. if (var->yres + var->yoffset > var->yres_virtual)
  892. var->yoffset = var->yres_virtual - var->yres;
  893. var->pixclock = da8xx_fb_round_clk(par, var->pixclock);
  894. return err;
  895. }
  896. #ifdef CONFIG_CPU_FREQ
  897. static int lcd_da8xx_cpufreq_transition(struct notifier_block *nb,
  898. unsigned long val, void *data)
  899. {
  900. struct da8xx_fb_par *par;
  901. par = container_of(nb, struct da8xx_fb_par, freq_transition);
  902. if (val == CPUFREQ_POSTCHANGE) {
  903. if (par->lcdc_clk_rate != clk_get_rate(par->lcdc_clk)) {
  904. par->lcdc_clk_rate = clk_get_rate(par->lcdc_clk);
  905. lcd_disable_raster(DA8XX_FRAME_WAIT);
  906. da8xx_fb_calc_config_clk_divider(par, &par->mode);
  907. if (par->blank == FB_BLANK_UNBLANK)
  908. lcd_enable_raster();
  909. }
  910. }
  911. return 0;
  912. }
  913. static int lcd_da8xx_cpufreq_register(struct da8xx_fb_par *par)
  914. {
  915. par->freq_transition.notifier_call = lcd_da8xx_cpufreq_transition;
  916. return cpufreq_register_notifier(&par->freq_transition,
  917. CPUFREQ_TRANSITION_NOTIFIER);
  918. }
  919. static void lcd_da8xx_cpufreq_deregister(struct da8xx_fb_par *par)
  920. {
  921. cpufreq_unregister_notifier(&par->freq_transition,
  922. CPUFREQ_TRANSITION_NOTIFIER);
  923. }
  924. #endif
  925. static int fb_remove(struct platform_device *dev)
  926. {
  927. struct fb_info *info = dev_get_drvdata(&dev->dev);
  928. if (info) {
  929. struct da8xx_fb_par *par = info->par;
  930. #ifdef CONFIG_CPU_FREQ
  931. lcd_da8xx_cpufreq_deregister(par);
  932. #endif
  933. if (par->panel_power_ctrl)
  934. par->panel_power_ctrl(0);
  935. lcd_disable_raster(DA8XX_FRAME_WAIT);
  936. lcdc_write(0, LCD_RASTER_CTRL_REG);
  937. /* disable DMA */
  938. lcdc_write(0, LCD_DMA_CTRL_REG);
  939. unregister_framebuffer(info);
  940. fb_dealloc_cmap(&info->cmap);
  941. dma_free_coherent(NULL, PALETTE_SIZE, par->v_palette_base,
  942. par->p_palette_base);
  943. dma_free_coherent(NULL, par->vram_size, par->vram_virt,
  944. par->vram_phys);
  945. pm_runtime_put_sync(&dev->dev);
  946. pm_runtime_disable(&dev->dev);
  947. framebuffer_release(info);
  948. }
  949. return 0;
  950. }
  951. /*
  952. * Function to wait for vertical sync which for this LCD peripheral
  953. * translates into waiting for the current raster frame to complete.
  954. */
  955. static int fb_wait_for_vsync(struct fb_info *info)
  956. {
  957. struct da8xx_fb_par *par = info->par;
  958. int ret;
  959. /*
  960. * Set flag to 0 and wait for isr to set to 1. It would seem there is a
  961. * race condition here where the ISR could have occurred just before or
  962. * just after this set. But since we are just coarsely waiting for
  963. * a frame to complete then that's OK. i.e. if the frame completed
  964. * just before this code executed then we have to wait another full
  965. * frame time but there is no way to avoid such a situation. On the
  966. * other hand if the frame completed just after then we don't need
  967. * to wait long at all. Either way we are guaranteed to return to the
  968. * user immediately after a frame completion which is all that is
  969. * required.
  970. */
  971. par->vsync_flag = 0;
  972. ret = wait_event_interruptible_timeout(par->vsync_wait,
  973. par->vsync_flag != 0,
  974. par->vsync_timeout);
  975. if (ret < 0)
  976. return ret;
  977. if (ret == 0)
  978. return -ETIMEDOUT;
  979. return 0;
  980. }
  981. static int fb_ioctl(struct fb_info *info, unsigned int cmd,
  982. unsigned long arg)
  983. {
  984. struct lcd_sync_arg sync_arg;
  985. switch (cmd) {
  986. case FBIOGET_CONTRAST:
  987. case FBIOPUT_CONTRAST:
  988. case FBIGET_BRIGHTNESS:
  989. case FBIPUT_BRIGHTNESS:
  990. case FBIGET_COLOR:
  991. case FBIPUT_COLOR:
  992. return -ENOTTY;
  993. case FBIPUT_HSYNC:
  994. if (copy_from_user(&sync_arg, (char *)arg,
  995. sizeof(struct lcd_sync_arg)))
  996. return -EFAULT;
  997. lcd_cfg_horizontal_sync(sync_arg.back_porch,
  998. sync_arg.pulse_width,
  999. sync_arg.front_porch);
  1000. break;
  1001. case FBIPUT_VSYNC:
  1002. if (copy_from_user(&sync_arg, (char *)arg,
  1003. sizeof(struct lcd_sync_arg)))
  1004. return -EFAULT;
  1005. lcd_cfg_vertical_sync(sync_arg.back_porch,
  1006. sync_arg.pulse_width,
  1007. sync_arg.front_porch);
  1008. break;
  1009. case FBIO_WAITFORVSYNC:
  1010. return fb_wait_for_vsync(info);
  1011. default:
  1012. return -EINVAL;
  1013. }
  1014. return 0;
  1015. }
  1016. static int cfb_blank(int blank, struct fb_info *info)
  1017. {
  1018. struct da8xx_fb_par *par = info->par;
  1019. int ret = 0;
  1020. if (par->blank == blank)
  1021. return 0;
  1022. par->blank = blank;
  1023. switch (blank) {
  1024. case FB_BLANK_UNBLANK:
  1025. lcd_enable_raster();
  1026. if (par->panel_power_ctrl)
  1027. par->panel_power_ctrl(1);
  1028. break;
  1029. case FB_BLANK_NORMAL:
  1030. case FB_BLANK_VSYNC_SUSPEND:
  1031. case FB_BLANK_HSYNC_SUSPEND:
  1032. case FB_BLANK_POWERDOWN:
  1033. if (par->panel_power_ctrl)
  1034. par->panel_power_ctrl(0);
  1035. lcd_disable_raster(DA8XX_FRAME_WAIT);
  1036. break;
  1037. default:
  1038. ret = -EINVAL;
  1039. }
  1040. return ret;
  1041. }
  1042. /*
  1043. * Set new x,y offsets in the virtual display for the visible area and switch
  1044. * to the new mode.
  1045. */
  1046. static int da8xx_pan_display(struct fb_var_screeninfo *var,
  1047. struct fb_info *fbi)
  1048. {
  1049. int ret = 0;
  1050. struct fb_var_screeninfo new_var;
  1051. struct da8xx_fb_par *par = fbi->par;
  1052. struct fb_fix_screeninfo *fix = &fbi->fix;
  1053. unsigned int end;
  1054. unsigned int start;
  1055. unsigned long irq_flags;
  1056. if (var->xoffset != fbi->var.xoffset ||
  1057. var->yoffset != fbi->var.yoffset) {
  1058. memcpy(&new_var, &fbi->var, sizeof(new_var));
  1059. new_var.xoffset = var->xoffset;
  1060. new_var.yoffset = var->yoffset;
  1061. if (fb_check_var(&new_var, fbi))
  1062. ret = -EINVAL;
  1063. else {
  1064. memcpy(&fbi->var, &new_var, sizeof(new_var));
  1065. start = fix->smem_start +
  1066. new_var.yoffset * fix->line_length +
  1067. new_var.xoffset * fbi->var.bits_per_pixel / 8;
  1068. end = start + fbi->var.yres * fix->line_length - 1;
  1069. par->dma_start = start;
  1070. par->dma_end = end;
  1071. spin_lock_irqsave(&par->lock_for_chan_update,
  1072. irq_flags);
  1073. if (par->which_dma_channel_done == 0) {
  1074. lcdc_write(par->dma_start,
  1075. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1076. lcdc_write(par->dma_end,
  1077. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1078. } else if (par->which_dma_channel_done == 1) {
  1079. lcdc_write(par->dma_start,
  1080. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1081. lcdc_write(par->dma_end,
  1082. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1083. }
  1084. spin_unlock_irqrestore(&par->lock_for_chan_update,
  1085. irq_flags);
  1086. }
  1087. }
  1088. return ret;
  1089. }
  1090. static int da8xxfb_set_par(struct fb_info *info)
  1091. {
  1092. struct da8xx_fb_par *par = info->par;
  1093. int ret;
  1094. bool raster = da8xx_fb_is_raster_enabled();
  1095. if (raster)
  1096. lcd_disable_raster(DA8XX_FRAME_WAIT);
  1097. fb_var_to_videomode(&par->mode, &info->var);
  1098. par->cfg.bpp = info->var.bits_per_pixel;
  1099. info->fix.visual = (par->cfg.bpp <= 8) ?
  1100. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  1101. info->fix.line_length = (par->mode.xres * par->cfg.bpp) / 8;
  1102. ret = lcd_init(par, &par->cfg, &par->mode);
  1103. if (ret < 0) {
  1104. dev_err(par->dev, "lcd init failed\n");
  1105. return ret;
  1106. }
  1107. par->dma_start = info->fix.smem_start +
  1108. info->var.yoffset * info->fix.line_length +
  1109. info->var.xoffset * info->var.bits_per_pixel / 8;
  1110. par->dma_end = par->dma_start +
  1111. info->var.yres * info->fix.line_length - 1;
  1112. lcdc_write(par->dma_start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1113. lcdc_write(par->dma_end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1114. lcdc_write(par->dma_start, LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1115. lcdc_write(par->dma_end, LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1116. if (raster)
  1117. lcd_enable_raster();
  1118. return 0;
  1119. }
  1120. static struct fb_ops da8xx_fb_ops = {
  1121. .owner = THIS_MODULE,
  1122. .fb_check_var = fb_check_var,
  1123. .fb_set_par = da8xxfb_set_par,
  1124. .fb_setcolreg = fb_setcolreg,
  1125. .fb_pan_display = da8xx_pan_display,
  1126. .fb_ioctl = fb_ioctl,
  1127. .fb_fillrect = cfb_fillrect,
  1128. .fb_copyarea = cfb_copyarea,
  1129. .fb_imageblit = cfb_imageblit,
  1130. .fb_blank = cfb_blank,
  1131. };
  1132. static struct fb_videomode *da8xx_fb_get_videomode(struct platform_device *dev)
  1133. {
  1134. struct da8xx_lcdc_platform_data *fb_pdata = dev_get_platdata(&dev->dev);
  1135. struct fb_videomode *lcdc_info;
  1136. int i;
  1137. for (i = 0, lcdc_info = known_lcd_panels;
  1138. i < ARRAY_SIZE(known_lcd_panels); i++, lcdc_info++) {
  1139. if (strcmp(fb_pdata->type, lcdc_info->name) == 0)
  1140. break;
  1141. }
  1142. if (i == ARRAY_SIZE(known_lcd_panels)) {
  1143. dev_err(&dev->dev, "no panel found\n");
  1144. return NULL;
  1145. }
  1146. dev_info(&dev->dev, "found %s panel\n", lcdc_info->name);
  1147. return lcdc_info;
  1148. }
  1149. static int fb_probe(struct platform_device *device)
  1150. {
  1151. struct da8xx_lcdc_platform_data *fb_pdata =
  1152. dev_get_platdata(&device->dev);
  1153. static struct resource *lcdc_regs;
  1154. struct lcd_ctrl_config *lcd_cfg;
  1155. struct fb_videomode *lcdc_info;
  1156. struct fb_info *da8xx_fb_info;
  1157. struct da8xx_fb_par *par;
  1158. struct clk *tmp_lcdc_clk;
  1159. int ret;
  1160. unsigned long ulcm;
  1161. if (fb_pdata == NULL) {
  1162. dev_err(&device->dev, "Can not get platform data\n");
  1163. return -ENOENT;
  1164. }
  1165. lcdc_info = da8xx_fb_get_videomode(device);
  1166. if (lcdc_info == NULL)
  1167. return -ENODEV;
  1168. lcdc_regs = platform_get_resource(device, IORESOURCE_MEM, 0);
  1169. da8xx_fb_reg_base = devm_ioremap_resource(&device->dev, lcdc_regs);
  1170. if (IS_ERR(da8xx_fb_reg_base))
  1171. return PTR_ERR(da8xx_fb_reg_base);
  1172. tmp_lcdc_clk = devm_clk_get(&device->dev, "fck");
  1173. if (IS_ERR(tmp_lcdc_clk)) {
  1174. dev_err(&device->dev, "Can not get device clock\n");
  1175. return PTR_ERR(tmp_lcdc_clk);
  1176. }
  1177. pm_runtime_enable(&device->dev);
  1178. pm_runtime_get_sync(&device->dev);
  1179. /* Determine LCD IP Version */
  1180. switch (lcdc_read(LCD_PID_REG)) {
  1181. case 0x4C100102:
  1182. lcd_revision = LCD_VERSION_1;
  1183. break;
  1184. case 0x4F200800:
  1185. case 0x4F201000:
  1186. lcd_revision = LCD_VERSION_2;
  1187. break;
  1188. default:
  1189. dev_warn(&device->dev, "Unknown PID Reg value 0x%x, "
  1190. "defaulting to LCD revision 1\n",
  1191. lcdc_read(LCD_PID_REG));
  1192. lcd_revision = LCD_VERSION_1;
  1193. break;
  1194. }
  1195. lcd_cfg = (struct lcd_ctrl_config *)fb_pdata->controller_data;
  1196. if (!lcd_cfg) {
  1197. ret = -EINVAL;
  1198. goto err_pm_runtime_disable;
  1199. }
  1200. da8xx_fb_info = framebuffer_alloc(sizeof(struct da8xx_fb_par),
  1201. &device->dev);
  1202. if (!da8xx_fb_info) {
  1203. dev_dbg(&device->dev, "Memory allocation failed for fb_info\n");
  1204. ret = -ENOMEM;
  1205. goto err_pm_runtime_disable;
  1206. }
  1207. par = da8xx_fb_info->par;
  1208. par->dev = &device->dev;
  1209. par->lcdc_clk = tmp_lcdc_clk;
  1210. par->lcdc_clk_rate = clk_get_rate(par->lcdc_clk);
  1211. if (fb_pdata->panel_power_ctrl) {
  1212. par->panel_power_ctrl = fb_pdata->panel_power_ctrl;
  1213. par->panel_power_ctrl(1);
  1214. }
  1215. fb_videomode_to_var(&da8xx_fb_var, lcdc_info);
  1216. par->cfg = *lcd_cfg;
  1217. da8xx_fb_lcd_reset();
  1218. /* allocate frame buffer */
  1219. par->vram_size = lcdc_info->xres * lcdc_info->yres * lcd_cfg->bpp;
  1220. ulcm = lcm((lcdc_info->xres * lcd_cfg->bpp)/8, PAGE_SIZE);
  1221. par->vram_size = roundup(par->vram_size/8, ulcm);
  1222. par->vram_size = par->vram_size * LCD_NUM_BUFFERS;
  1223. par->vram_virt = dma_alloc_coherent(NULL,
  1224. par->vram_size,
  1225. (resource_size_t *) &par->vram_phys,
  1226. GFP_KERNEL | GFP_DMA);
  1227. if (!par->vram_virt) {
  1228. dev_err(&device->dev,
  1229. "GLCD: kmalloc for frame buffer failed\n");
  1230. ret = -EINVAL;
  1231. goto err_release_fb;
  1232. }
  1233. da8xx_fb_info->screen_base = (char __iomem *) par->vram_virt;
  1234. da8xx_fb_fix.smem_start = par->vram_phys;
  1235. da8xx_fb_fix.smem_len = par->vram_size;
  1236. da8xx_fb_fix.line_length = (lcdc_info->xres * lcd_cfg->bpp) / 8;
  1237. par->dma_start = par->vram_phys;
  1238. par->dma_end = par->dma_start + lcdc_info->yres *
  1239. da8xx_fb_fix.line_length - 1;
  1240. /* allocate palette buffer */
  1241. par->v_palette_base = dma_zalloc_coherent(NULL, PALETTE_SIZE,
  1242. (resource_size_t *)&par->p_palette_base,
  1243. GFP_KERNEL | GFP_DMA);
  1244. if (!par->v_palette_base) {
  1245. dev_err(&device->dev,
  1246. "GLCD: kmalloc for palette buffer failed\n");
  1247. ret = -EINVAL;
  1248. goto err_release_fb_mem;
  1249. }
  1250. par->irq = platform_get_irq(device, 0);
  1251. if (par->irq < 0) {
  1252. ret = -ENOENT;
  1253. goto err_release_pl_mem;
  1254. }
  1255. da8xx_fb_var.grayscale =
  1256. lcd_cfg->panel_shade == MONOCHROME ? 1 : 0;
  1257. da8xx_fb_var.bits_per_pixel = lcd_cfg->bpp;
  1258. /* Initialize fbinfo */
  1259. da8xx_fb_info->flags = FBINFO_FLAG_DEFAULT;
  1260. da8xx_fb_info->fix = da8xx_fb_fix;
  1261. da8xx_fb_info->var = da8xx_fb_var;
  1262. da8xx_fb_info->fbops = &da8xx_fb_ops;
  1263. da8xx_fb_info->pseudo_palette = par->pseudo_palette;
  1264. da8xx_fb_info->fix.visual = (da8xx_fb_info->var.bits_per_pixel <= 8) ?
  1265. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  1266. ret = fb_alloc_cmap(&da8xx_fb_info->cmap, PALETTE_SIZE, 0);
  1267. if (ret)
  1268. goto err_release_pl_mem;
  1269. da8xx_fb_info->cmap.len = par->palette_sz;
  1270. /* initialize var_screeninfo */
  1271. da8xx_fb_var.activate = FB_ACTIVATE_FORCE;
  1272. fb_set_var(da8xx_fb_info, &da8xx_fb_var);
  1273. dev_set_drvdata(&device->dev, da8xx_fb_info);
  1274. /* initialize the vsync wait queue */
  1275. init_waitqueue_head(&par->vsync_wait);
  1276. par->vsync_timeout = HZ / 5;
  1277. par->which_dma_channel_done = -1;
  1278. spin_lock_init(&par->lock_for_chan_update);
  1279. /* Register the Frame Buffer */
  1280. if (register_framebuffer(da8xx_fb_info) < 0) {
  1281. dev_err(&device->dev,
  1282. "GLCD: Frame Buffer Registration Failed!\n");
  1283. ret = -EINVAL;
  1284. goto err_dealloc_cmap;
  1285. }
  1286. #ifdef CONFIG_CPU_FREQ
  1287. ret = lcd_da8xx_cpufreq_register(par);
  1288. if (ret) {
  1289. dev_err(&device->dev, "failed to register cpufreq\n");
  1290. goto err_cpu_freq;
  1291. }
  1292. #endif
  1293. if (lcd_revision == LCD_VERSION_1)
  1294. lcdc_irq_handler = lcdc_irq_handler_rev01;
  1295. else {
  1296. init_waitqueue_head(&frame_done_wq);
  1297. lcdc_irq_handler = lcdc_irq_handler_rev02;
  1298. }
  1299. ret = devm_request_irq(&device->dev, par->irq, lcdc_irq_handler, 0,
  1300. DRIVER_NAME, par);
  1301. if (ret)
  1302. goto irq_freq;
  1303. return 0;
  1304. irq_freq:
  1305. #ifdef CONFIG_CPU_FREQ
  1306. lcd_da8xx_cpufreq_deregister(par);
  1307. err_cpu_freq:
  1308. #endif
  1309. unregister_framebuffer(da8xx_fb_info);
  1310. err_dealloc_cmap:
  1311. fb_dealloc_cmap(&da8xx_fb_info->cmap);
  1312. err_release_pl_mem:
  1313. dma_free_coherent(NULL, PALETTE_SIZE, par->v_palette_base,
  1314. par->p_palette_base);
  1315. err_release_fb_mem:
  1316. dma_free_coherent(NULL, par->vram_size, par->vram_virt, par->vram_phys);
  1317. err_release_fb:
  1318. framebuffer_release(da8xx_fb_info);
  1319. err_pm_runtime_disable:
  1320. pm_runtime_put_sync(&device->dev);
  1321. pm_runtime_disable(&device->dev);
  1322. return ret;
  1323. }
  1324. #ifdef CONFIG_PM_SLEEP
  1325. static struct lcdc_context {
  1326. u32 clk_enable;
  1327. u32 ctrl;
  1328. u32 dma_ctrl;
  1329. u32 raster_timing_0;
  1330. u32 raster_timing_1;
  1331. u32 raster_timing_2;
  1332. u32 int_enable_set;
  1333. u32 dma_frm_buf_base_addr_0;
  1334. u32 dma_frm_buf_ceiling_addr_0;
  1335. u32 dma_frm_buf_base_addr_1;
  1336. u32 dma_frm_buf_ceiling_addr_1;
  1337. u32 raster_ctrl;
  1338. } reg_context;
  1339. static void lcd_context_save(void)
  1340. {
  1341. if (lcd_revision == LCD_VERSION_2) {
  1342. reg_context.clk_enable = lcdc_read(LCD_CLK_ENABLE_REG);
  1343. reg_context.int_enable_set = lcdc_read(LCD_INT_ENABLE_SET_REG);
  1344. }
  1345. reg_context.ctrl = lcdc_read(LCD_CTRL_REG);
  1346. reg_context.dma_ctrl = lcdc_read(LCD_DMA_CTRL_REG);
  1347. reg_context.raster_timing_0 = lcdc_read(LCD_RASTER_TIMING_0_REG);
  1348. reg_context.raster_timing_1 = lcdc_read(LCD_RASTER_TIMING_1_REG);
  1349. reg_context.raster_timing_2 = lcdc_read(LCD_RASTER_TIMING_2_REG);
  1350. reg_context.dma_frm_buf_base_addr_0 =
  1351. lcdc_read(LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1352. reg_context.dma_frm_buf_ceiling_addr_0 =
  1353. lcdc_read(LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1354. reg_context.dma_frm_buf_base_addr_1 =
  1355. lcdc_read(LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1356. reg_context.dma_frm_buf_ceiling_addr_1 =
  1357. lcdc_read(LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1358. reg_context.raster_ctrl = lcdc_read(LCD_RASTER_CTRL_REG);
  1359. return;
  1360. }
  1361. static void lcd_context_restore(void)
  1362. {
  1363. if (lcd_revision == LCD_VERSION_2) {
  1364. lcdc_write(reg_context.clk_enable, LCD_CLK_ENABLE_REG);
  1365. lcdc_write(reg_context.int_enable_set, LCD_INT_ENABLE_SET_REG);
  1366. }
  1367. lcdc_write(reg_context.ctrl, LCD_CTRL_REG);
  1368. lcdc_write(reg_context.dma_ctrl, LCD_DMA_CTRL_REG);
  1369. lcdc_write(reg_context.raster_timing_0, LCD_RASTER_TIMING_0_REG);
  1370. lcdc_write(reg_context.raster_timing_1, LCD_RASTER_TIMING_1_REG);
  1371. lcdc_write(reg_context.raster_timing_2, LCD_RASTER_TIMING_2_REG);
  1372. lcdc_write(reg_context.dma_frm_buf_base_addr_0,
  1373. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1374. lcdc_write(reg_context.dma_frm_buf_ceiling_addr_0,
  1375. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1376. lcdc_write(reg_context.dma_frm_buf_base_addr_1,
  1377. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1378. lcdc_write(reg_context.dma_frm_buf_ceiling_addr_1,
  1379. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1380. lcdc_write(reg_context.raster_ctrl, LCD_RASTER_CTRL_REG);
  1381. return;
  1382. }
  1383. static int fb_suspend(struct device *dev)
  1384. {
  1385. struct fb_info *info = dev_get_drvdata(dev);
  1386. struct da8xx_fb_par *par = info->par;
  1387. console_lock();
  1388. if (par->panel_power_ctrl)
  1389. par->panel_power_ctrl(0);
  1390. fb_set_suspend(info, 1);
  1391. lcd_disable_raster(DA8XX_FRAME_WAIT);
  1392. lcd_context_save();
  1393. pm_runtime_put_sync(dev);
  1394. console_unlock();
  1395. return 0;
  1396. }
  1397. static int fb_resume(struct device *dev)
  1398. {
  1399. struct fb_info *info = dev_get_drvdata(dev);
  1400. struct da8xx_fb_par *par = info->par;
  1401. console_lock();
  1402. pm_runtime_get_sync(dev);
  1403. lcd_context_restore();
  1404. if (par->blank == FB_BLANK_UNBLANK) {
  1405. lcd_enable_raster();
  1406. if (par->panel_power_ctrl)
  1407. par->panel_power_ctrl(1);
  1408. }
  1409. fb_set_suspend(info, 0);
  1410. console_unlock();
  1411. return 0;
  1412. }
  1413. #endif
  1414. static SIMPLE_DEV_PM_OPS(fb_pm_ops, fb_suspend, fb_resume);
  1415. static struct platform_driver da8xx_fb_driver = {
  1416. .probe = fb_probe,
  1417. .remove = fb_remove,
  1418. .driver = {
  1419. .name = DRIVER_NAME,
  1420. .pm = &fb_pm_ops,
  1421. },
  1422. };
  1423. module_platform_driver(da8xx_fb_driver);
  1424. MODULE_DESCRIPTION("Framebuffer driver for TI da8xx/omap-l1xx");
  1425. MODULE_AUTHOR("Texas Instruments");
  1426. MODULE_LICENSE("GPL");