spi-txx9.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445
  1. /*
  2. * TXx9 SPI controller driver.
  3. *
  4. * Based on linux/arch/mips/tx4938/toshiba_rbtx4938/spi_txx9.c
  5. * Copyright (C) 2000-2001 Toshiba Corporation
  6. *
  7. * 2003-2005 (c) MontaVista Software, Inc. This file is licensed under the
  8. * terms of the GNU General Public License version 2. This program is
  9. * licensed "as is" without any warranty of any kind, whether express
  10. * or implied.
  11. *
  12. * Support for TX4938 in 2.6 - Manish Lachwani (mlachwani@mvista.com)
  13. *
  14. * Convert to generic SPI framework - Atsushi Nemoto (anemo@mba.ocn.ne.jp)
  15. */
  16. #include <linux/init.h>
  17. #include <linux/delay.h>
  18. #include <linux/errno.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/sched.h>
  22. #include <linux/spinlock.h>
  23. #include <linux/workqueue.h>
  24. #include <linux/spi/spi.h>
  25. #include <linux/err.h>
  26. #include <linux/clk.h>
  27. #include <linux/io.h>
  28. #include <linux/module.h>
  29. #include <linux/gpio.h>
  30. #define SPI_FIFO_SIZE 4
  31. #define SPI_MAX_DIVIDER 0xff /* Max. value for SPCR1.SER */
  32. #define SPI_MIN_DIVIDER 1 /* Min. value for SPCR1.SER */
  33. #define TXx9_SPMCR 0x00
  34. #define TXx9_SPCR0 0x04
  35. #define TXx9_SPCR1 0x08
  36. #define TXx9_SPFS 0x0c
  37. #define TXx9_SPSR 0x14
  38. #define TXx9_SPDR 0x18
  39. /* SPMCR : SPI Master Control */
  40. #define TXx9_SPMCR_OPMODE 0xc0
  41. #define TXx9_SPMCR_CONFIG 0x40
  42. #define TXx9_SPMCR_ACTIVE 0x80
  43. #define TXx9_SPMCR_SPSTP 0x02
  44. #define TXx9_SPMCR_BCLR 0x01
  45. /* SPCR0 : SPI Control 0 */
  46. #define TXx9_SPCR0_TXIFL_MASK 0xc000
  47. #define TXx9_SPCR0_RXIFL_MASK 0x3000
  48. #define TXx9_SPCR0_SIDIE 0x0800
  49. #define TXx9_SPCR0_SOEIE 0x0400
  50. #define TXx9_SPCR0_RBSIE 0x0200
  51. #define TXx9_SPCR0_TBSIE 0x0100
  52. #define TXx9_SPCR0_IFSPSE 0x0010
  53. #define TXx9_SPCR0_SBOS 0x0004
  54. #define TXx9_SPCR0_SPHA 0x0002
  55. #define TXx9_SPCR0_SPOL 0x0001
  56. /* SPSR : SPI Status */
  57. #define TXx9_SPSR_TBSI 0x8000
  58. #define TXx9_SPSR_RBSI 0x4000
  59. #define TXx9_SPSR_TBS_MASK 0x3800
  60. #define TXx9_SPSR_RBS_MASK 0x0700
  61. #define TXx9_SPSR_SPOE 0x0080
  62. #define TXx9_SPSR_IFSD 0x0008
  63. #define TXx9_SPSR_SIDLE 0x0004
  64. #define TXx9_SPSR_STRDY 0x0002
  65. #define TXx9_SPSR_SRRDY 0x0001
  66. struct txx9spi {
  67. struct workqueue_struct *workqueue;
  68. struct work_struct work;
  69. spinlock_t lock; /* protect 'queue' */
  70. struct list_head queue;
  71. wait_queue_head_t waitq;
  72. void __iomem *membase;
  73. int baseclk;
  74. struct clk *clk;
  75. int last_chipselect;
  76. int last_chipselect_val;
  77. };
  78. static u32 txx9spi_rd(struct txx9spi *c, int reg)
  79. {
  80. return __raw_readl(c->membase + reg);
  81. }
  82. static void txx9spi_wr(struct txx9spi *c, u32 val, int reg)
  83. {
  84. __raw_writel(val, c->membase + reg);
  85. }
  86. static void txx9spi_cs_func(struct spi_device *spi, struct txx9spi *c,
  87. int on, unsigned int cs_delay)
  88. {
  89. int val = (spi->mode & SPI_CS_HIGH) ? on : !on;
  90. if (on) {
  91. /* deselect the chip with cs_change hint in last transfer */
  92. if (c->last_chipselect >= 0)
  93. gpio_set_value(c->last_chipselect,
  94. !c->last_chipselect_val);
  95. c->last_chipselect = spi->chip_select;
  96. c->last_chipselect_val = val;
  97. } else {
  98. c->last_chipselect = -1;
  99. ndelay(cs_delay); /* CS Hold Time */
  100. }
  101. gpio_set_value(spi->chip_select, val);
  102. ndelay(cs_delay); /* CS Setup Time / CS Recovery Time */
  103. }
  104. static int txx9spi_setup(struct spi_device *spi)
  105. {
  106. struct txx9spi *c = spi_master_get_devdata(spi->master);
  107. if (!spi->max_speed_hz)
  108. return -EINVAL;
  109. if (gpio_direction_output(spi->chip_select,
  110. !(spi->mode & SPI_CS_HIGH))) {
  111. dev_err(&spi->dev, "Cannot setup GPIO for chipselect.\n");
  112. return -EINVAL;
  113. }
  114. /* deselect chip */
  115. spin_lock(&c->lock);
  116. txx9spi_cs_func(spi, c, 0, (NSEC_PER_SEC / 2) / spi->max_speed_hz);
  117. spin_unlock(&c->lock);
  118. return 0;
  119. }
  120. static irqreturn_t txx9spi_interrupt(int irq, void *dev_id)
  121. {
  122. struct txx9spi *c = dev_id;
  123. /* disable rx intr */
  124. txx9spi_wr(c, txx9spi_rd(c, TXx9_SPCR0) & ~TXx9_SPCR0_RBSIE,
  125. TXx9_SPCR0);
  126. wake_up(&c->waitq);
  127. return IRQ_HANDLED;
  128. }
  129. static void txx9spi_work_one(struct txx9spi *c, struct spi_message *m)
  130. {
  131. struct spi_device *spi = m->spi;
  132. struct spi_transfer *t;
  133. unsigned int cs_delay;
  134. unsigned int cs_change = 1;
  135. int status = 0;
  136. u32 mcr;
  137. u32 prev_speed_hz = 0;
  138. u8 prev_bits_per_word = 0;
  139. /* CS setup/hold/recovery time in nsec */
  140. cs_delay = 100 + (NSEC_PER_SEC / 2) / spi->max_speed_hz;
  141. mcr = txx9spi_rd(c, TXx9_SPMCR);
  142. if (unlikely((mcr & TXx9_SPMCR_OPMODE) == TXx9_SPMCR_ACTIVE)) {
  143. dev_err(&spi->dev, "Bad mode.\n");
  144. status = -EIO;
  145. goto exit;
  146. }
  147. mcr &= ~(TXx9_SPMCR_OPMODE | TXx9_SPMCR_SPSTP | TXx9_SPMCR_BCLR);
  148. /* enter config mode */
  149. txx9spi_wr(c, mcr | TXx9_SPMCR_CONFIG | TXx9_SPMCR_BCLR, TXx9_SPMCR);
  150. txx9spi_wr(c, TXx9_SPCR0_SBOS
  151. | ((spi->mode & SPI_CPOL) ? TXx9_SPCR0_SPOL : 0)
  152. | ((spi->mode & SPI_CPHA) ? TXx9_SPCR0_SPHA : 0)
  153. | 0x08,
  154. TXx9_SPCR0);
  155. list_for_each_entry(t, &m->transfers, transfer_list) {
  156. const void *txbuf = t->tx_buf;
  157. void *rxbuf = t->rx_buf;
  158. u32 data;
  159. unsigned int len = t->len;
  160. unsigned int wsize;
  161. u32 speed_hz = t->speed_hz ? : spi->max_speed_hz;
  162. u8 bits_per_word = t->bits_per_word;
  163. wsize = bits_per_word >> 3; /* in bytes */
  164. if (prev_speed_hz != speed_hz
  165. || prev_bits_per_word != bits_per_word) {
  166. int n = DIV_ROUND_UP(c->baseclk, speed_hz) - 1;
  167. n = clamp(n, SPI_MIN_DIVIDER, SPI_MAX_DIVIDER);
  168. /* enter config mode */
  169. txx9spi_wr(c, mcr | TXx9_SPMCR_CONFIG | TXx9_SPMCR_BCLR,
  170. TXx9_SPMCR);
  171. txx9spi_wr(c, (n << 8) | bits_per_word, TXx9_SPCR1);
  172. /* enter active mode */
  173. txx9spi_wr(c, mcr | TXx9_SPMCR_ACTIVE, TXx9_SPMCR);
  174. prev_speed_hz = speed_hz;
  175. prev_bits_per_word = bits_per_word;
  176. }
  177. if (cs_change)
  178. txx9spi_cs_func(spi, c, 1, cs_delay);
  179. cs_change = t->cs_change;
  180. while (len) {
  181. unsigned int count = SPI_FIFO_SIZE;
  182. int i;
  183. u32 cr0;
  184. if (len < count * wsize)
  185. count = len / wsize;
  186. /* now tx must be idle... */
  187. while (!(txx9spi_rd(c, TXx9_SPSR) & TXx9_SPSR_SIDLE))
  188. cpu_relax();
  189. cr0 = txx9spi_rd(c, TXx9_SPCR0);
  190. cr0 &= ~TXx9_SPCR0_RXIFL_MASK;
  191. cr0 |= (count - 1) << 12;
  192. /* enable rx intr */
  193. cr0 |= TXx9_SPCR0_RBSIE;
  194. txx9spi_wr(c, cr0, TXx9_SPCR0);
  195. /* send */
  196. for (i = 0; i < count; i++) {
  197. if (txbuf) {
  198. data = (wsize == 1)
  199. ? *(const u8 *)txbuf
  200. : *(const u16 *)txbuf;
  201. txx9spi_wr(c, data, TXx9_SPDR);
  202. txbuf += wsize;
  203. } else
  204. txx9spi_wr(c, 0, TXx9_SPDR);
  205. }
  206. /* wait all rx data */
  207. wait_event(c->waitq,
  208. txx9spi_rd(c, TXx9_SPSR) & TXx9_SPSR_RBSI);
  209. /* receive */
  210. for (i = 0; i < count; i++) {
  211. data = txx9spi_rd(c, TXx9_SPDR);
  212. if (rxbuf) {
  213. if (wsize == 1)
  214. *(u8 *)rxbuf = data;
  215. else
  216. *(u16 *)rxbuf = data;
  217. rxbuf += wsize;
  218. }
  219. }
  220. len -= count * wsize;
  221. }
  222. m->actual_length += t->len;
  223. if (t->delay_usecs)
  224. udelay(t->delay_usecs);
  225. if (!cs_change)
  226. continue;
  227. if (t->transfer_list.next == &m->transfers)
  228. break;
  229. /* sometimes a short mid-message deselect of the chip
  230. * may be needed to terminate a mode or command
  231. */
  232. txx9spi_cs_func(spi, c, 0, cs_delay);
  233. }
  234. exit:
  235. m->status = status;
  236. if (m->complete)
  237. m->complete(m->context);
  238. /* normally deactivate chipselect ... unless no error and
  239. * cs_change has hinted that the next message will probably
  240. * be for this chip too.
  241. */
  242. if (!(status == 0 && cs_change))
  243. txx9spi_cs_func(spi, c, 0, cs_delay);
  244. /* enter config mode */
  245. txx9spi_wr(c, mcr | TXx9_SPMCR_CONFIG | TXx9_SPMCR_BCLR, TXx9_SPMCR);
  246. }
  247. static void txx9spi_work(struct work_struct *work)
  248. {
  249. struct txx9spi *c = container_of(work, struct txx9spi, work);
  250. unsigned long flags;
  251. spin_lock_irqsave(&c->lock, flags);
  252. while (!list_empty(&c->queue)) {
  253. struct spi_message *m;
  254. m = container_of(c->queue.next, struct spi_message, queue);
  255. list_del_init(&m->queue);
  256. spin_unlock_irqrestore(&c->lock, flags);
  257. txx9spi_work_one(c, m);
  258. spin_lock_irqsave(&c->lock, flags);
  259. }
  260. spin_unlock_irqrestore(&c->lock, flags);
  261. }
  262. static int txx9spi_transfer(struct spi_device *spi, struct spi_message *m)
  263. {
  264. struct spi_master *master = spi->master;
  265. struct txx9spi *c = spi_master_get_devdata(master);
  266. struct spi_transfer *t;
  267. unsigned long flags;
  268. m->actual_length = 0;
  269. /* check each transfer's parameters */
  270. list_for_each_entry(t, &m->transfers, transfer_list) {
  271. if (!t->tx_buf && !t->rx_buf && t->len)
  272. return -EINVAL;
  273. }
  274. spin_lock_irqsave(&c->lock, flags);
  275. list_add_tail(&m->queue, &c->queue);
  276. queue_work(c->workqueue, &c->work);
  277. spin_unlock_irqrestore(&c->lock, flags);
  278. return 0;
  279. }
  280. static int txx9spi_probe(struct platform_device *dev)
  281. {
  282. struct spi_master *master;
  283. struct txx9spi *c;
  284. struct resource *res;
  285. int ret = -ENODEV;
  286. u32 mcr;
  287. int irq;
  288. master = spi_alloc_master(&dev->dev, sizeof(*c));
  289. if (!master)
  290. return ret;
  291. c = spi_master_get_devdata(master);
  292. platform_set_drvdata(dev, master);
  293. INIT_WORK(&c->work, txx9spi_work);
  294. spin_lock_init(&c->lock);
  295. INIT_LIST_HEAD(&c->queue);
  296. init_waitqueue_head(&c->waitq);
  297. c->clk = devm_clk_get(&dev->dev, "spi-baseclk");
  298. if (IS_ERR(c->clk)) {
  299. ret = PTR_ERR(c->clk);
  300. c->clk = NULL;
  301. goto exit;
  302. }
  303. ret = clk_enable(c->clk);
  304. if (ret) {
  305. c->clk = NULL;
  306. goto exit;
  307. }
  308. c->baseclk = clk_get_rate(c->clk);
  309. master->min_speed_hz = DIV_ROUND_UP(c->baseclk, SPI_MAX_DIVIDER + 1);
  310. master->max_speed_hz = c->baseclk / (SPI_MIN_DIVIDER + 1);
  311. res = platform_get_resource(dev, IORESOURCE_MEM, 0);
  312. c->membase = devm_ioremap_resource(&dev->dev, res);
  313. if (IS_ERR(c->membase))
  314. goto exit_busy;
  315. /* enter config mode */
  316. mcr = txx9spi_rd(c, TXx9_SPMCR);
  317. mcr &= ~(TXx9_SPMCR_OPMODE | TXx9_SPMCR_SPSTP | TXx9_SPMCR_BCLR);
  318. txx9spi_wr(c, mcr | TXx9_SPMCR_CONFIG | TXx9_SPMCR_BCLR, TXx9_SPMCR);
  319. irq = platform_get_irq(dev, 0);
  320. if (irq < 0)
  321. goto exit_busy;
  322. ret = devm_request_irq(&dev->dev, irq, txx9spi_interrupt, 0,
  323. "spi_txx9", c);
  324. if (ret)
  325. goto exit;
  326. c->workqueue = create_singlethread_workqueue(
  327. dev_name(master->dev.parent));
  328. if (!c->workqueue)
  329. goto exit_busy;
  330. c->last_chipselect = -1;
  331. dev_info(&dev->dev, "at %#llx, irq %d, %dMHz\n",
  332. (unsigned long long)res->start, irq,
  333. (c->baseclk + 500000) / 1000000);
  334. /* the spi->mode bits understood by this driver: */
  335. master->mode_bits = SPI_CS_HIGH | SPI_CPOL | SPI_CPHA;
  336. master->bus_num = dev->id;
  337. master->setup = txx9spi_setup;
  338. master->transfer = txx9spi_transfer;
  339. master->num_chipselect = (u16)UINT_MAX; /* any GPIO numbers */
  340. master->bits_per_word_mask = SPI_BPW_MASK(8) | SPI_BPW_MASK(16);
  341. ret = devm_spi_register_master(&dev->dev, master);
  342. if (ret)
  343. goto exit;
  344. return 0;
  345. exit_busy:
  346. ret = -EBUSY;
  347. exit:
  348. if (c->workqueue)
  349. destroy_workqueue(c->workqueue);
  350. clk_disable(c->clk);
  351. spi_master_put(master);
  352. return ret;
  353. }
  354. static int txx9spi_remove(struct platform_device *dev)
  355. {
  356. struct spi_master *master = platform_get_drvdata(dev);
  357. struct txx9spi *c = spi_master_get_devdata(master);
  358. destroy_workqueue(c->workqueue);
  359. clk_disable(c->clk);
  360. return 0;
  361. }
  362. /* work with hotplug and coldplug */
  363. MODULE_ALIAS("platform:spi_txx9");
  364. static struct platform_driver txx9spi_driver = {
  365. .probe = txx9spi_probe,
  366. .remove = txx9spi_remove,
  367. .driver = {
  368. .name = "spi_txx9",
  369. },
  370. };
  371. static int __init txx9spi_init(void)
  372. {
  373. return platform_driver_register(&txx9spi_driver);
  374. }
  375. subsys_initcall(txx9spi_init);
  376. static void __exit txx9spi_exit(void)
  377. {
  378. platform_driver_unregister(&txx9spi_driver);
  379. }
  380. module_exit(txx9spi_exit);
  381. MODULE_DESCRIPTION("TXx9 SPI Driver");
  382. MODULE_LICENSE("GPL");