qla1280.h 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082
  1. /******************************************************************************
  2. * QLOGIC LINUX SOFTWARE
  3. *
  4. * QLogic ISP1280 (Ultra2) /12160 (Ultra3) SCSI driver
  5. * Copyright (C) 2000 Qlogic Corporation
  6. * (www.qlogic.com)
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2, or (at your option) any
  11. * later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. ******************************************************************************/
  19. #ifndef _QLA1280_H
  20. #define _QLA1280_H
  21. /*
  22. * Data bit definitions.
  23. */
  24. #define BIT_0 0x1
  25. #define BIT_1 0x2
  26. #define BIT_2 0x4
  27. #define BIT_3 0x8
  28. #define BIT_4 0x10
  29. #define BIT_5 0x20
  30. #define BIT_6 0x40
  31. #define BIT_7 0x80
  32. #define BIT_8 0x100
  33. #define BIT_9 0x200
  34. #define BIT_10 0x400
  35. #define BIT_11 0x800
  36. #define BIT_12 0x1000
  37. #define BIT_13 0x2000
  38. #define BIT_14 0x4000
  39. #define BIT_15 0x8000
  40. #define BIT_16 0x10000
  41. #define BIT_17 0x20000
  42. #define BIT_18 0x40000
  43. #define BIT_19 0x80000
  44. #define BIT_20 0x100000
  45. #define BIT_21 0x200000
  46. #define BIT_22 0x400000
  47. #define BIT_23 0x800000
  48. #define BIT_24 0x1000000
  49. #define BIT_25 0x2000000
  50. #define BIT_26 0x4000000
  51. #define BIT_27 0x8000000
  52. #define BIT_28 0x10000000
  53. #define BIT_29 0x20000000
  54. #define BIT_30 0x40000000
  55. #define BIT_31 0x80000000
  56. #if MEMORY_MAPPED_IO
  57. #define RD_REG_WORD(addr) readw_relaxed(addr)
  58. #define RD_REG_WORD_dmasync(addr) readw(addr)
  59. #define WRT_REG_WORD(addr, data) writew(data, addr)
  60. #else /* MEMORY_MAPPED_IO */
  61. #define RD_REG_WORD(addr) inw((unsigned long)addr)
  62. #define RD_REG_WORD_dmasync(addr) RD_REG_WORD(addr)
  63. #define WRT_REG_WORD(addr, data) outw(data, (unsigned long)addr)
  64. #endif /* MEMORY_MAPPED_IO */
  65. /*
  66. * Host adapter default definitions.
  67. */
  68. #define MAX_BUSES 2 /* 2 */
  69. #define MAX_B_BITS 1
  70. #define MAX_TARGETS 16 /* 16 */
  71. #define MAX_T_BITS 4 /* 4 */
  72. #define MAX_LUNS 8 /* 32 */
  73. #define MAX_L_BITS 3 /* 5 */
  74. /*
  75. * Watchdog time quantum
  76. */
  77. #define QLA1280_WDG_TIME_QUANTUM 5 /* In seconds */
  78. /* Command retry count (0-65535) */
  79. #define COMMAND_RETRY_COUNT 255
  80. /* Maximum outstanding commands in ISP queues */
  81. #define MAX_OUTSTANDING_COMMANDS 512
  82. #define COMPLETED_HANDLE ((unsigned char *) \
  83. (MAX_OUTSTANDING_COMMANDS + 2))
  84. /* ISP request and response entry counts (37-65535) */
  85. #define REQUEST_ENTRY_CNT 255 /* Number of request entries. */
  86. #define RESPONSE_ENTRY_CNT 63 /* Number of response entries. */
  87. /*
  88. * SCSI Request Block structure (sp) that is placed
  89. * on cmd->SCp location of every I/O
  90. */
  91. struct srb {
  92. struct list_head list; /* (8/16) LU queue */
  93. struct scsi_cmnd *cmd; /* (4/8) SCSI command block */
  94. /* NOTE: the sp->cmd will be NULL when this completion is
  95. * called, so you should know the scsi_cmnd when using this */
  96. struct completion *wait;
  97. dma_addr_t saved_dma_handle; /* for unmap of single transfers */
  98. uint8_t flags; /* (1) Status flags. */
  99. uint8_t dir; /* direction of transfer */
  100. };
  101. /*
  102. * SRB flag definitions
  103. */
  104. #define SRB_TIMEOUT (1 << 0) /* Command timed out */
  105. #define SRB_SENT (1 << 1) /* Command sent to ISP */
  106. #define SRB_ABORT_PENDING (1 << 2) /* Command abort sent to device */
  107. #define SRB_ABORTED (1 << 3) /* Command aborted command already */
  108. /*
  109. * ISP I/O Register Set structure definitions.
  110. */
  111. struct device_reg {
  112. uint16_t id_l; /* ID low */
  113. uint16_t id_h; /* ID high */
  114. uint16_t cfg_0; /* Configuration 0 */
  115. #define ISP_CFG0_HWMSK 0x000f /* Hardware revision mask */
  116. #define ISP_CFG0_1020 BIT_0 /* ISP1020 */
  117. #define ISP_CFG0_1020A BIT_1 /* ISP1020A */
  118. #define ISP_CFG0_1040 BIT_2 /* ISP1040 */
  119. #define ISP_CFG0_1040A BIT_3 /* ISP1040A */
  120. #define ISP_CFG0_1040B BIT_4 /* ISP1040B */
  121. #define ISP_CFG0_1040C BIT_5 /* ISP1040C */
  122. uint16_t cfg_1; /* Configuration 1 */
  123. #define ISP_CFG1_F128 BIT_6 /* 128-byte FIFO threshold */
  124. #define ISP_CFG1_F64 BIT_4|BIT_5 /* 128-byte FIFO threshold */
  125. #define ISP_CFG1_F32 BIT_5 /* 128-byte FIFO threshold */
  126. #define ISP_CFG1_F16 BIT_4 /* 128-byte FIFO threshold */
  127. #define ISP_CFG1_BENAB BIT_2 /* Global Bus burst enable */
  128. #define ISP_CFG1_SXP BIT_0 /* SXP register select */
  129. uint16_t ictrl; /* Interface control */
  130. #define ISP_RESET BIT_0 /* ISP soft reset */
  131. #define ISP_EN_INT BIT_1 /* ISP enable interrupts. */
  132. #define ISP_EN_RISC BIT_2 /* ISP enable RISC interrupts. */
  133. #define ISP_FLASH_ENABLE BIT_8 /* Flash BIOS Read/Write enable */
  134. #define ISP_FLASH_UPPER BIT_9 /* Flash upper bank select */
  135. uint16_t istatus; /* Interface status */
  136. #define PCI_64BIT_SLOT BIT_14 /* PCI 64-bit slot indicator. */
  137. #define RISC_INT BIT_2 /* RISC interrupt */
  138. #define PCI_INT BIT_1 /* PCI interrupt */
  139. uint16_t semaphore; /* Semaphore */
  140. uint16_t nvram; /* NVRAM register. */
  141. #define NV_DESELECT 0
  142. #define NV_CLOCK BIT_0
  143. #define NV_SELECT BIT_1
  144. #define NV_DATA_OUT BIT_2
  145. #define NV_DATA_IN BIT_3
  146. uint16_t flash_data; /* Flash BIOS data */
  147. uint16_t flash_address; /* Flash BIOS address */
  148. uint16_t unused_1[0x06];
  149. /* cdma_* and ddma_* are 1040 only */
  150. uint16_t cdma_cfg;
  151. #define CDMA_CONF_SENAB BIT_3 /* SXP to DMA Data enable */
  152. #define CDMA_CONF_RIRQ BIT_2 /* RISC interrupt enable */
  153. #define CDMA_CONF_BENAB BIT_1 /* Bus burst enable */
  154. #define CDMA_CONF_DIR BIT_0 /* DMA direction (0=fifo->host 1=host->fifo) */
  155. uint16_t cdma_ctrl;
  156. uint16_t cdma_status;
  157. uint16_t cdma_fifo_status;
  158. uint16_t cdma_count;
  159. uint16_t cdma_reserved;
  160. uint16_t cdma_address_count_0;
  161. uint16_t cdma_address_count_1;
  162. uint16_t cdma_address_count_2;
  163. uint16_t cdma_address_count_3;
  164. uint16_t unused_2[0x06];
  165. uint16_t ddma_cfg;
  166. #define DDMA_CONF_SENAB BIT_3 /* SXP to DMA Data enable */
  167. #define DDMA_CONF_RIRQ BIT_2 /* RISC interrupt enable */
  168. #define DDMA_CONF_BENAB BIT_1 /* Bus burst enable */
  169. #define DDMA_CONF_DIR BIT_0 /* DMA direction (0=fifo->host 1=host->fifo) */
  170. uint16_t ddma_ctrl;
  171. uint16_t ddma_status;
  172. uint16_t ddma_fifo_status;
  173. uint16_t ddma_xfer_count_low;
  174. uint16_t ddma_xfer_count_high;
  175. uint16_t ddma_addr_count_0;
  176. uint16_t ddma_addr_count_1;
  177. uint16_t ddma_addr_count_2;
  178. uint16_t ddma_addr_count_3;
  179. uint16_t unused_3[0x0e];
  180. uint16_t mailbox0; /* Mailbox 0 */
  181. uint16_t mailbox1; /* Mailbox 1 */
  182. uint16_t mailbox2; /* Mailbox 2 */
  183. uint16_t mailbox3; /* Mailbox 3 */
  184. uint16_t mailbox4; /* Mailbox 4 */
  185. uint16_t mailbox5; /* Mailbox 5 */
  186. uint16_t mailbox6; /* Mailbox 6 */
  187. uint16_t mailbox7; /* Mailbox 7 */
  188. uint16_t unused_4[0x20];/* 0x80-0xbf Gap */
  189. uint16_t host_cmd; /* Host command and control */
  190. #define HOST_INT BIT_7 /* host interrupt bit */
  191. #define BIOS_ENABLE BIT_0
  192. uint16_t unused_5[0x5]; /* 0xc2-0xcb Gap */
  193. uint16_t gpio_data;
  194. uint16_t gpio_enable;
  195. uint16_t unused_6[0x11]; /* d0-f0 */
  196. uint16_t scsiControlPins; /* f2 */
  197. };
  198. #define MAILBOX_REGISTER_COUNT 8
  199. /*
  200. * ISP product identification definitions in mailboxes after reset.
  201. */
  202. #define PROD_ID_1 0x4953
  203. #define PROD_ID_2 0x0000
  204. #define PROD_ID_2a 0x5020
  205. #define PROD_ID_3 0x2020
  206. #define PROD_ID_4 0x1
  207. /*
  208. * ISP host command and control register command definitions
  209. */
  210. #define HC_RESET_RISC 0x1000 /* Reset RISC */
  211. #define HC_PAUSE_RISC 0x2000 /* Pause RISC */
  212. #define HC_RELEASE_RISC 0x3000 /* Release RISC from reset. */
  213. #define HC_SET_HOST_INT 0x5000 /* Set host interrupt */
  214. #define HC_CLR_HOST_INT 0x6000 /* Clear HOST interrupt */
  215. #define HC_CLR_RISC_INT 0x7000 /* Clear RISC interrupt */
  216. #define HC_DISABLE_BIOS 0x9000 /* Disable BIOS. */
  217. /*
  218. * ISP mailbox Self-Test status codes
  219. */
  220. #define MBS_FRM_ALIVE 0 /* Firmware Alive. */
  221. #define MBS_CHKSUM_ERR 1 /* Checksum Error. */
  222. #define MBS_SHADOW_LD_ERR 2 /* Shadow Load Error. */
  223. #define MBS_BUSY 4 /* Busy. */
  224. /*
  225. * ISP mailbox command complete status codes
  226. */
  227. #define MBS_CMD_CMP 0x4000 /* Command Complete. */
  228. #define MBS_INV_CMD 0x4001 /* Invalid Command. */
  229. #define MBS_HOST_INF_ERR 0x4002 /* Host Interface Error. */
  230. #define MBS_TEST_FAILED 0x4003 /* Test Failed. */
  231. #define MBS_CMD_ERR 0x4005 /* Command Error. */
  232. #define MBS_CMD_PARAM_ERR 0x4006 /* Command Parameter Error. */
  233. /*
  234. * ISP mailbox asynchronous event status codes
  235. */
  236. #define MBA_ASYNC_EVENT 0x8000 /* Asynchronous event. */
  237. #define MBA_BUS_RESET 0x8001 /* SCSI Bus Reset. */
  238. #define MBA_SYSTEM_ERR 0x8002 /* System Error. */
  239. #define MBA_REQ_TRANSFER_ERR 0x8003 /* Request Transfer Error. */
  240. #define MBA_RSP_TRANSFER_ERR 0x8004 /* Response Transfer Error. */
  241. #define MBA_WAKEUP_THRES 0x8005 /* Request Queue Wake-up. */
  242. #define MBA_TIMEOUT_RESET 0x8006 /* Execution Timeout Reset. */
  243. #define MBA_DEVICE_RESET 0x8007 /* Bus Device Reset. */
  244. #define MBA_BUS_MODE_CHANGE 0x800E /* SCSI bus mode transition. */
  245. #define MBA_SCSI_COMPLETION 0x8020 /* Completion response. */
  246. /*
  247. * ISP mailbox commands
  248. */
  249. #define MBC_NOP 0 /* No Operation */
  250. #define MBC_LOAD_RAM 1 /* Load RAM */
  251. #define MBC_EXECUTE_FIRMWARE 2 /* Execute firmware */
  252. #define MBC_DUMP_RAM 3 /* Dump RAM contents */
  253. #define MBC_WRITE_RAM_WORD 4 /* Write ram word */
  254. #define MBC_READ_RAM_WORD 5 /* Read ram word */
  255. #define MBC_MAILBOX_REGISTER_TEST 6 /* Wrap incoming mailboxes */
  256. #define MBC_VERIFY_CHECKSUM 7 /* Verify checksum */
  257. #define MBC_ABOUT_FIRMWARE 8 /* Get firmware revision */
  258. #define MBC_INIT_REQUEST_QUEUE 0x10 /* Initialize request queue */
  259. #define MBC_INIT_RESPONSE_QUEUE 0x11 /* Initialize response queue */
  260. #define MBC_EXECUTE_IOCB 0x12 /* Execute IOCB command */
  261. #define MBC_ABORT_COMMAND 0x15 /* Abort IOCB command */
  262. #define MBC_ABORT_DEVICE 0x16 /* Abort device (ID/LUN) */
  263. #define MBC_ABORT_TARGET 0x17 /* Abort target (ID) */
  264. #define MBC_BUS_RESET 0x18 /* SCSI bus reset */
  265. #define MBC_GET_RETRY_COUNT 0x22 /* Get retry count and delay */
  266. #define MBC_GET_TARGET_PARAMETERS 0x28 /* Get target parameters */
  267. #define MBC_SET_INITIATOR_ID 0x30 /* Set initiator SCSI ID */
  268. #define MBC_SET_SELECTION_TIMEOUT 0x31 /* Set selection timeout */
  269. #define MBC_SET_RETRY_COUNT 0x32 /* Set retry count and delay */
  270. #define MBC_SET_TAG_AGE_LIMIT 0x33 /* Set tag age limit */
  271. #define MBC_SET_CLOCK_RATE 0x34 /* Set clock rate */
  272. #define MBC_SET_ACTIVE_NEGATION 0x35 /* Set active negation state */
  273. #define MBC_SET_ASYNC_DATA_SETUP 0x36 /* Set async data setup time */
  274. #define MBC_SET_PCI_CONTROL 0x37 /* Set BUS control parameters */
  275. #define MBC_SET_TARGET_PARAMETERS 0x38 /* Set target parameters */
  276. #define MBC_SET_DEVICE_QUEUE 0x39 /* Set device queue parameters */
  277. #define MBC_SET_RESET_DELAY_PARAMETERS 0x3A /* Set reset delay parameters */
  278. #define MBC_SET_SYSTEM_PARAMETER 0x45 /* Set system parameter word */
  279. #define MBC_SET_FIRMWARE_FEATURES 0x4A /* Set firmware feature word */
  280. #define MBC_INIT_REQUEST_QUEUE_A64 0x52 /* Initialize request queue A64 */
  281. #define MBC_INIT_RESPONSE_QUEUE_A64 0x53 /* Initialize response q A64 */
  282. #define MBC_ENABLE_TARGET_MODE 0x55 /* Enable target mode */
  283. #define MBC_SET_DATA_OVERRUN_RECOVERY 0x5A /* Set data overrun recovery mode */
  284. /*
  285. * ISP Get/Set Target Parameters mailbox command control flags.
  286. */
  287. #define TP_PPR BIT_5 /* PPR */
  288. #define TP_RENEGOTIATE BIT_8 /* Renegotiate on error. */
  289. #define TP_STOP_QUEUE BIT_9 /* Stop que on check condition */
  290. #define TP_AUTO_REQUEST_SENSE BIT_10 /* Automatic request sense. */
  291. #define TP_TAGGED_QUEUE BIT_11 /* Tagged queuing. */
  292. #define TP_SYNC BIT_12 /* Synchronous data transfers. */
  293. #define TP_WIDE BIT_13 /* Wide data transfers. */
  294. #define TP_PARITY BIT_14 /* Parity checking. */
  295. #define TP_DISCONNECT BIT_15 /* Disconnect privilege. */
  296. /*
  297. * NVRAM Command values.
  298. */
  299. #define NV_START_BIT BIT_2
  300. #define NV_WRITE_OP (BIT_26 | BIT_24)
  301. #define NV_READ_OP (BIT_26 | BIT_25)
  302. #define NV_ERASE_OP (BIT_26 | BIT_25 | BIT_24)
  303. #define NV_MASK_OP (BIT_26 | BIT_25 | BIT_24)
  304. #define NV_DELAY_COUNT 10
  305. /*
  306. * QLogic ISP1280/ISP12160 NVRAM structure definition.
  307. */
  308. struct nvram {
  309. uint8_t id0; /* 0 */
  310. uint8_t id1; /* 1 */
  311. uint8_t id2; /* 2 */
  312. uint8_t id3; /* 3 */
  313. uint8_t version; /* 4 */
  314. struct {
  315. uint8_t bios_configuration_mode:2;
  316. uint8_t bios_disable:1;
  317. uint8_t selectable_scsi_boot_enable:1;
  318. uint8_t cd_rom_boot_enable:1;
  319. uint8_t disable_loading_risc_code:1;
  320. uint8_t enable_64bit_addressing:1;
  321. uint8_t unused_7:1;
  322. } cntr_flags_1; /* 5 */
  323. struct {
  324. uint8_t boot_lun_number:5;
  325. uint8_t scsi_bus_number:1;
  326. uint8_t unused_6:1;
  327. uint8_t unused_7:1;
  328. } cntr_flags_2l; /* 7 */
  329. struct {
  330. uint8_t boot_target_number:4;
  331. uint8_t unused_12:1;
  332. uint8_t unused_13:1;
  333. uint8_t unused_14:1;
  334. uint8_t unused_15:1;
  335. } cntr_flags_2h; /* 8 */
  336. uint16_t unused_8; /* 8, 9 */
  337. uint16_t unused_10; /* 10, 11 */
  338. uint16_t unused_12; /* 12, 13 */
  339. uint16_t unused_14; /* 14, 15 */
  340. struct {
  341. uint8_t reserved:2;
  342. uint8_t burst_enable:1;
  343. uint8_t reserved_1:1;
  344. uint8_t fifo_threshold:4;
  345. } isp_config; /* 16 */
  346. /* Termination
  347. * 0 = Disable, 1 = high only, 3 = Auto term
  348. */
  349. struct {
  350. uint8_t scsi_bus_1_control:2;
  351. uint8_t scsi_bus_0_control:2;
  352. uint8_t unused_0:1;
  353. uint8_t unused_1:1;
  354. uint8_t unused_2:1;
  355. uint8_t auto_term_support:1;
  356. } termination; /* 17 */
  357. uint16_t isp_parameter; /* 18, 19 */
  358. union {
  359. uint16_t w;
  360. struct {
  361. uint16_t enable_fast_posting:1;
  362. uint16_t report_lvd_bus_transition:1;
  363. uint16_t unused_2:1;
  364. uint16_t unused_3:1;
  365. uint16_t disable_iosbs_with_bus_reset_status:1;
  366. uint16_t disable_synchronous_backoff:1;
  367. uint16_t unused_6:1;
  368. uint16_t synchronous_backoff_reporting:1;
  369. uint16_t disable_reselection_fairness:1;
  370. uint16_t unused_9:1;
  371. uint16_t unused_10:1;
  372. uint16_t unused_11:1;
  373. uint16_t unused_12:1;
  374. uint16_t unused_13:1;
  375. uint16_t unused_14:1;
  376. uint16_t unused_15:1;
  377. } f;
  378. } firmware_feature; /* 20, 21 */
  379. uint16_t unused_22; /* 22, 23 */
  380. struct {
  381. struct {
  382. uint8_t initiator_id:4;
  383. uint8_t scsi_reset_disable:1;
  384. uint8_t scsi_bus_size:1;
  385. uint8_t scsi_bus_type:1;
  386. uint8_t unused_7:1;
  387. } config_1; /* 24 */
  388. uint8_t bus_reset_delay; /* 25 */
  389. uint8_t retry_count; /* 26 */
  390. uint8_t retry_delay; /* 27 */
  391. struct {
  392. uint8_t async_data_setup_time:4;
  393. uint8_t req_ack_active_negation:1;
  394. uint8_t data_line_active_negation:1;
  395. uint8_t unused_6:1;
  396. uint8_t unused_7:1;
  397. } config_2; /* 28 */
  398. uint8_t unused_29; /* 29 */
  399. uint16_t selection_timeout; /* 30, 31 */
  400. uint16_t max_queue_depth; /* 32, 33 */
  401. uint16_t unused_34; /* 34, 35 */
  402. uint16_t unused_36; /* 36, 37 */
  403. uint16_t unused_38; /* 38, 39 */
  404. struct {
  405. struct {
  406. uint8_t renegotiate_on_error:1;
  407. uint8_t stop_queue_on_check:1;
  408. uint8_t auto_request_sense:1;
  409. uint8_t tag_queuing:1;
  410. uint8_t enable_sync:1;
  411. uint8_t enable_wide:1;
  412. uint8_t parity_checking:1;
  413. uint8_t disconnect_allowed:1;
  414. } parameter; /* 40 */
  415. uint8_t execution_throttle; /* 41 */
  416. uint8_t sync_period; /* 42 */
  417. union { /* 43 */
  418. uint8_t flags_43;
  419. struct {
  420. uint8_t sync_offset:4;
  421. uint8_t device_enable:1;
  422. uint8_t lun_disable:1;
  423. uint8_t unused_6:1;
  424. uint8_t unused_7:1;
  425. } flags1x80;
  426. struct {
  427. uint8_t sync_offset:5;
  428. uint8_t device_enable:1;
  429. uint8_t unused_6:1;
  430. uint8_t unused_7:1;
  431. } flags1x160;
  432. } flags;
  433. union { /* PPR flags for the 1x160 controllers */
  434. uint8_t unused_44;
  435. struct {
  436. uint8_t ppr_options:4;
  437. uint8_t ppr_bus_width:2;
  438. uint8_t unused_8:1;
  439. uint8_t enable_ppr:1;
  440. } flags; /* 44 */
  441. } ppr_1x160;
  442. uint8_t unused_45; /* 45 */
  443. } target[MAX_TARGETS];
  444. } bus[MAX_BUSES];
  445. uint16_t unused_248; /* 248, 249 */
  446. uint16_t subsystem_id[2]; /* 250, 251, 252, 253 */
  447. union { /* 254 */
  448. uint8_t unused_254;
  449. uint8_t system_id_pointer;
  450. } sysid_1x160;
  451. uint8_t chksum; /* 255 */
  452. };
  453. /*
  454. * ISP queue - command entry structure definition.
  455. */
  456. #define MAX_CMDSZ 12 /* SCSI maximum CDB size. */
  457. struct cmd_entry {
  458. uint8_t entry_type; /* Entry type. */
  459. #define COMMAND_TYPE 1 /* Command entry */
  460. uint8_t entry_count; /* Entry count. */
  461. uint8_t sys_define; /* System defined. */
  462. uint8_t entry_status; /* Entry Status. */
  463. __le32 handle; /* System handle. */
  464. uint8_t lun; /* SCSI LUN */
  465. uint8_t target; /* SCSI ID */
  466. __le16 cdb_len; /* SCSI command length. */
  467. __le16 control_flags; /* Control flags. */
  468. __le16 reserved;
  469. __le16 timeout; /* Command timeout. */
  470. __le16 dseg_count; /* Data segment count. */
  471. uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
  472. __le32 dseg_0_address; /* Data segment 0 address. */
  473. __le32 dseg_0_length; /* Data segment 0 length. */
  474. __le32 dseg_1_address; /* Data segment 1 address. */
  475. __le32 dseg_1_length; /* Data segment 1 length. */
  476. __le32 dseg_2_address; /* Data segment 2 address. */
  477. __le32 dseg_2_length; /* Data segment 2 length. */
  478. __le32 dseg_3_address; /* Data segment 3 address. */
  479. __le32 dseg_3_length; /* Data segment 3 length. */
  480. };
  481. /*
  482. * ISP queue - continuation entry structure definition.
  483. */
  484. struct cont_entry {
  485. uint8_t entry_type; /* Entry type. */
  486. #define CONTINUE_TYPE 2 /* Continuation entry. */
  487. uint8_t entry_count; /* Entry count. */
  488. uint8_t sys_define; /* System defined. */
  489. uint8_t entry_status; /* Entry Status. */
  490. __le32 reserved; /* Reserved */
  491. __le32 dseg_0_address; /* Data segment 0 address. */
  492. __le32 dseg_0_length; /* Data segment 0 length. */
  493. __le32 dseg_1_address; /* Data segment 1 address. */
  494. __le32 dseg_1_length; /* Data segment 1 length. */
  495. __le32 dseg_2_address; /* Data segment 2 address. */
  496. __le32 dseg_2_length; /* Data segment 2 length. */
  497. __le32 dseg_3_address; /* Data segment 3 address. */
  498. __le32 dseg_3_length; /* Data segment 3 length. */
  499. __le32 dseg_4_address; /* Data segment 4 address. */
  500. __le32 dseg_4_length; /* Data segment 4 length. */
  501. __le32 dseg_5_address; /* Data segment 5 address. */
  502. __le32 dseg_5_length; /* Data segment 5 length. */
  503. __le32 dseg_6_address; /* Data segment 6 address. */
  504. __le32 dseg_6_length; /* Data segment 6 length. */
  505. };
  506. /*
  507. * ISP queue - status entry structure definition.
  508. */
  509. struct response {
  510. uint8_t entry_type; /* Entry type. */
  511. #define STATUS_TYPE 3 /* Status entry. */
  512. uint8_t entry_count; /* Entry count. */
  513. uint8_t sys_define; /* System defined. */
  514. uint8_t entry_status; /* Entry Status. */
  515. #define RF_CONT BIT_0 /* Continuation. */
  516. #define RF_FULL BIT_1 /* Full */
  517. #define RF_BAD_HEADER BIT_2 /* Bad header. */
  518. #define RF_BAD_PAYLOAD BIT_3 /* Bad payload. */
  519. __le32 handle; /* System handle. */
  520. __le16 scsi_status; /* SCSI status. */
  521. __le16 comp_status; /* Completion status. */
  522. __le16 state_flags; /* State flags. */
  523. #define SF_TRANSFER_CMPL BIT_14 /* Transfer Complete. */
  524. #define SF_GOT_SENSE BIT_13 /* Got Sense */
  525. #define SF_GOT_STATUS BIT_12 /* Got Status */
  526. #define SF_TRANSFERRED_DATA BIT_11 /* Transferred data */
  527. #define SF_SENT_CDB BIT_10 /* Send CDB */
  528. #define SF_GOT_TARGET BIT_9 /* */
  529. #define SF_GOT_BUS BIT_8 /* */
  530. __le16 status_flags; /* Status flags. */
  531. __le16 time; /* Time. */
  532. __le16 req_sense_length;/* Request sense data length. */
  533. __le32 residual_length; /* Residual transfer length. */
  534. __le16 reserved[4];
  535. uint8_t req_sense_data[32]; /* Request sense data. */
  536. };
  537. /*
  538. * ISP queue - marker entry structure definition.
  539. */
  540. struct mrk_entry {
  541. uint8_t entry_type; /* Entry type. */
  542. #define MARKER_TYPE 4 /* Marker entry. */
  543. uint8_t entry_count; /* Entry count. */
  544. uint8_t sys_define; /* System defined. */
  545. uint8_t entry_status; /* Entry Status. */
  546. __le32 reserved;
  547. uint8_t lun; /* SCSI LUN */
  548. uint8_t target; /* SCSI ID */
  549. uint8_t modifier; /* Modifier (7-0). */
  550. #define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
  551. #define MK_SYNC_ID 1 /* Synchronize ID */
  552. #define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
  553. uint8_t reserved_1[53];
  554. };
  555. /*
  556. * ISP queue - extended command entry structure definition.
  557. *
  558. * Unused by the driver!
  559. */
  560. struct ecmd_entry {
  561. uint8_t entry_type; /* Entry type. */
  562. #define EXTENDED_CMD_TYPE 5 /* Extended command entry. */
  563. uint8_t entry_count; /* Entry count. */
  564. uint8_t sys_define; /* System defined. */
  565. uint8_t entry_status; /* Entry Status. */
  566. uint32_t handle; /* System handle. */
  567. uint8_t lun; /* SCSI LUN */
  568. uint8_t target; /* SCSI ID */
  569. __le16 cdb_len; /* SCSI command length. */
  570. __le16 control_flags; /* Control flags. */
  571. __le16 reserved;
  572. __le16 timeout; /* Command timeout. */
  573. __le16 dseg_count; /* Data segment count. */
  574. uint8_t scsi_cdb[88]; /* SCSI command words. */
  575. };
  576. /*
  577. * ISP queue - 64-Bit addressing, command entry structure definition.
  578. */
  579. typedef struct {
  580. uint8_t entry_type; /* Entry type. */
  581. #define COMMAND_A64_TYPE 9 /* Command A64 entry */
  582. uint8_t entry_count; /* Entry count. */
  583. uint8_t sys_define; /* System defined. */
  584. uint8_t entry_status; /* Entry Status. */
  585. __le32 handle; /* System handle. */
  586. uint8_t lun; /* SCSI LUN */
  587. uint8_t target; /* SCSI ID */
  588. __le16 cdb_len; /* SCSI command length. */
  589. __le16 control_flags; /* Control flags. */
  590. __le16 reserved;
  591. __le16 timeout; /* Command timeout. */
  592. __le16 dseg_count; /* Data segment count. */
  593. uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
  594. __le32 reserved_1[2]; /* unused */
  595. __le32 dseg_0_address[2]; /* Data segment 0 address. */
  596. __le32 dseg_0_length; /* Data segment 0 length. */
  597. __le32 dseg_1_address[2]; /* Data segment 1 address. */
  598. __le32 dseg_1_length; /* Data segment 1 length. */
  599. } cmd_a64_entry_t, request_t;
  600. /*
  601. * ISP queue - 64-Bit addressing, continuation entry structure definition.
  602. */
  603. struct cont_a64_entry {
  604. uint8_t entry_type; /* Entry type. */
  605. #define CONTINUE_A64_TYPE 0xA /* Continuation A64 entry. */
  606. uint8_t entry_count; /* Entry count. */
  607. uint8_t sys_define; /* System defined. */
  608. uint8_t entry_status; /* Entry Status. */
  609. __le32 dseg_0_address[2]; /* Data segment 0 address. */
  610. __le32 dseg_0_length; /* Data segment 0 length. */
  611. __le32 dseg_1_address[2]; /* Data segment 1 address. */
  612. __le32 dseg_1_length; /* Data segment 1 length. */
  613. __le32 dseg_2_address[2]; /* Data segment 2 address. */
  614. __le32 dseg_2_length; /* Data segment 2 length. */
  615. __le32 dseg_3_address[2]; /* Data segment 3 address. */
  616. __le32 dseg_3_length; /* Data segment 3 length. */
  617. __le32 dseg_4_address[2]; /* Data segment 4 address. */
  618. __le32 dseg_4_length; /* Data segment 4 length. */
  619. };
  620. /*
  621. * ISP queue - enable LUN entry structure definition.
  622. */
  623. struct elun_entry {
  624. uint8_t entry_type; /* Entry type. */
  625. #define ENABLE_LUN_TYPE 0xB /* Enable LUN entry. */
  626. uint8_t entry_count; /* Entry count. */
  627. uint8_t reserved_1;
  628. uint8_t entry_status; /* Entry Status not used. */
  629. __le32 reserved_2;
  630. __le16 lun; /* Bit 15 is bus number. */
  631. __le16 reserved_4;
  632. __le32 option_flags;
  633. uint8_t status;
  634. uint8_t reserved_5;
  635. uint8_t command_count; /* Number of ATIOs allocated. */
  636. uint8_t immed_notify_count; /* Number of Immediate Notify */
  637. /* entries allocated. */
  638. uint8_t group_6_length; /* SCSI CDB length for group 6 */
  639. /* commands (2-26). */
  640. uint8_t group_7_length; /* SCSI CDB length for group 7 */
  641. /* commands (2-26). */
  642. __le16 timeout; /* 0 = 30 seconds, 0xFFFF = disable */
  643. __le16 reserved_6[20];
  644. };
  645. /*
  646. * ISP queue - modify LUN entry structure definition.
  647. *
  648. * Unused by the driver!
  649. */
  650. struct modify_lun_entry {
  651. uint8_t entry_type; /* Entry type. */
  652. #define MODIFY_LUN_TYPE 0xC /* Modify LUN entry. */
  653. uint8_t entry_count; /* Entry count. */
  654. uint8_t reserved_1;
  655. uint8_t entry_status; /* Entry Status. */
  656. __le32 reserved_2;
  657. uint8_t lun; /* SCSI LUN */
  658. uint8_t reserved_3;
  659. uint8_t operators;
  660. uint8_t reserved_4;
  661. __le32 option_flags;
  662. uint8_t status;
  663. uint8_t reserved_5;
  664. uint8_t command_count; /* Number of ATIOs allocated. */
  665. uint8_t immed_notify_count; /* Number of Immediate Notify */
  666. /* entries allocated. */
  667. __le16 reserved_6;
  668. __le16 timeout; /* 0 = 30 seconds, 0xFFFF = disable */
  669. __le16 reserved_7[20];
  670. };
  671. /*
  672. * ISP queue - immediate notify entry structure definition.
  673. */
  674. struct notify_entry {
  675. uint8_t entry_type; /* Entry type. */
  676. #define IMMED_NOTIFY_TYPE 0xD /* Immediate notify entry. */
  677. uint8_t entry_count; /* Entry count. */
  678. uint8_t reserved_1;
  679. uint8_t entry_status; /* Entry Status. */
  680. __le32 reserved_2;
  681. uint8_t lun;
  682. uint8_t initiator_id;
  683. uint8_t reserved_3;
  684. uint8_t target_id;
  685. __le32 option_flags;
  686. uint8_t status;
  687. uint8_t reserved_4;
  688. uint8_t tag_value; /* Received queue tag message value */
  689. uint8_t tag_type; /* Received queue tag message type */
  690. /* entries allocated. */
  691. __le16 seq_id;
  692. uint8_t scsi_msg[8]; /* SCSI message not handled by ISP */
  693. __le16 reserved_5[8];
  694. uint8_t sense_data[18];
  695. };
  696. /*
  697. * ISP queue - notify acknowledge entry structure definition.
  698. */
  699. struct nack_entry {
  700. uint8_t entry_type; /* Entry type. */
  701. #define NOTIFY_ACK_TYPE 0xE /* Notify acknowledge entry. */
  702. uint8_t entry_count; /* Entry count. */
  703. uint8_t reserved_1;
  704. uint8_t entry_status; /* Entry Status. */
  705. __le32 reserved_2;
  706. uint8_t lun;
  707. uint8_t initiator_id;
  708. uint8_t reserved_3;
  709. uint8_t target_id;
  710. __le32 option_flags;
  711. uint8_t status;
  712. uint8_t event;
  713. __le16 seq_id;
  714. __le16 reserved_4[22];
  715. };
  716. /*
  717. * ISP queue - Accept Target I/O (ATIO) entry structure definition.
  718. */
  719. struct atio_entry {
  720. uint8_t entry_type; /* Entry type. */
  721. #define ACCEPT_TGT_IO_TYPE 6 /* Accept target I/O entry. */
  722. uint8_t entry_count; /* Entry count. */
  723. uint8_t reserved_1;
  724. uint8_t entry_status; /* Entry Status. */
  725. __le32 reserved_2;
  726. uint8_t lun;
  727. uint8_t initiator_id;
  728. uint8_t cdb_len;
  729. uint8_t target_id;
  730. __le32 option_flags;
  731. uint8_t status;
  732. uint8_t scsi_status;
  733. uint8_t tag_value; /* Received queue tag message value */
  734. uint8_t tag_type; /* Received queue tag message type */
  735. uint8_t cdb[26];
  736. uint8_t sense_data[18];
  737. };
  738. /*
  739. * ISP queue - Continue Target I/O (CTIO) entry structure definition.
  740. */
  741. struct ctio_entry {
  742. uint8_t entry_type; /* Entry type. */
  743. #define CONTINUE_TGT_IO_TYPE 7 /* CTIO entry */
  744. uint8_t entry_count; /* Entry count. */
  745. uint8_t reserved_1;
  746. uint8_t entry_status; /* Entry Status. */
  747. __le32 reserved_2;
  748. uint8_t lun; /* SCSI LUN */
  749. uint8_t initiator_id;
  750. uint8_t reserved_3;
  751. uint8_t target_id;
  752. __le32 option_flags;
  753. uint8_t status;
  754. uint8_t scsi_status;
  755. uint8_t tag_value; /* Received queue tag message value */
  756. uint8_t tag_type; /* Received queue tag message type */
  757. __le32 transfer_length;
  758. __le32 residual;
  759. __le16 timeout; /* 0 = 30 seconds, 0xFFFF = disable */
  760. __le16 dseg_count; /* Data segment count. */
  761. __le32 dseg_0_address; /* Data segment 0 address. */
  762. __le32 dseg_0_length; /* Data segment 0 length. */
  763. __le32 dseg_1_address; /* Data segment 1 address. */
  764. __le32 dseg_1_length; /* Data segment 1 length. */
  765. __le32 dseg_2_address; /* Data segment 2 address. */
  766. __le32 dseg_2_length; /* Data segment 2 length. */
  767. __le32 dseg_3_address; /* Data segment 3 address. */
  768. __le32 dseg_3_length; /* Data segment 3 length. */
  769. };
  770. /*
  771. * ISP queue - CTIO returned entry structure definition.
  772. */
  773. struct ctio_ret_entry {
  774. uint8_t entry_type; /* Entry type. */
  775. #define CTIO_RET_TYPE 7 /* CTIO return entry */
  776. uint8_t entry_count; /* Entry count. */
  777. uint8_t reserved_1;
  778. uint8_t entry_status; /* Entry Status. */
  779. __le32 reserved_2;
  780. uint8_t lun; /* SCSI LUN */
  781. uint8_t initiator_id;
  782. uint8_t reserved_3;
  783. uint8_t target_id;
  784. __le32 option_flags;
  785. uint8_t status;
  786. uint8_t scsi_status;
  787. uint8_t tag_value; /* Received queue tag message value */
  788. uint8_t tag_type; /* Received queue tag message type */
  789. __le32 transfer_length;
  790. __le32 residual;
  791. __le16 timeout; /* 0 = 30 seconds, 0xFFFF = disable */
  792. __le16 dseg_count; /* Data segment count. */
  793. __le32 dseg_0_address; /* Data segment 0 address. */
  794. __le32 dseg_0_length; /* Data segment 0 length. */
  795. __le32 dseg_1_address; /* Data segment 1 address. */
  796. __le16 dseg_1_length; /* Data segment 1 length. */
  797. uint8_t sense_data[18];
  798. };
  799. /*
  800. * ISP queue - CTIO A64 entry structure definition.
  801. */
  802. struct ctio_a64_entry {
  803. uint8_t entry_type; /* Entry type. */
  804. #define CTIO_A64_TYPE 0xF /* CTIO A64 entry */
  805. uint8_t entry_count; /* Entry count. */
  806. uint8_t reserved_1;
  807. uint8_t entry_status; /* Entry Status. */
  808. __le32 reserved_2;
  809. uint8_t lun; /* SCSI LUN */
  810. uint8_t initiator_id;
  811. uint8_t reserved_3;
  812. uint8_t target_id;
  813. __le32 option_flags;
  814. uint8_t status;
  815. uint8_t scsi_status;
  816. uint8_t tag_value; /* Received queue tag message value */
  817. uint8_t tag_type; /* Received queue tag message type */
  818. __le32 transfer_length;
  819. __le32 residual;
  820. __le16 timeout; /* 0 = 30 seconds, 0xFFFF = disable */
  821. __le16 dseg_count; /* Data segment count. */
  822. __le32 reserved_4[2];
  823. __le32 dseg_0_address[2];/* Data segment 0 address. */
  824. __le32 dseg_0_length; /* Data segment 0 length. */
  825. __le32 dseg_1_address[2];/* Data segment 1 address. */
  826. __le32 dseg_1_length; /* Data segment 1 length. */
  827. };
  828. /*
  829. * ISP queue - CTIO returned entry structure definition.
  830. */
  831. struct ctio_a64_ret_entry {
  832. uint8_t entry_type; /* Entry type. */
  833. #define CTIO_A64_RET_TYPE 0xF /* CTIO A64 returned entry */
  834. uint8_t entry_count; /* Entry count. */
  835. uint8_t reserved_1;
  836. uint8_t entry_status; /* Entry Status. */
  837. __le32 reserved_2;
  838. uint8_t lun; /* SCSI LUN */
  839. uint8_t initiator_id;
  840. uint8_t reserved_3;
  841. uint8_t target_id;
  842. __le32 option_flags;
  843. uint8_t status;
  844. uint8_t scsi_status;
  845. uint8_t tag_value; /* Received queue tag message value */
  846. uint8_t tag_type; /* Received queue tag message type */
  847. __le32 transfer_length;
  848. __le32 residual;
  849. __le16 timeout; /* 0 = 30 seconds, 0xFFFF = disable */
  850. __le16 dseg_count; /* Data segment count. */
  851. __le16 reserved_4[7];
  852. uint8_t sense_data[18];
  853. };
  854. /*
  855. * ISP request and response queue entry sizes
  856. */
  857. #define RESPONSE_ENTRY_SIZE (sizeof(struct response))
  858. #define REQUEST_ENTRY_SIZE (sizeof(request_t))
  859. /*
  860. * ISP status entry - completion status definitions.
  861. */
  862. #define CS_COMPLETE 0x0 /* No errors */
  863. #define CS_INCOMPLETE 0x1 /* Incomplete transfer of cmd. */
  864. #define CS_DMA 0x2 /* A DMA direction error. */
  865. #define CS_TRANSPORT 0x3 /* Transport error. */
  866. #define CS_RESET 0x4 /* SCSI bus reset occurred */
  867. #define CS_ABORTED 0x5 /* System aborted command. */
  868. #define CS_TIMEOUT 0x6 /* Timeout error. */
  869. #define CS_DATA_OVERRUN 0x7 /* Data overrun. */
  870. #define CS_COMMAND_OVERRUN 0x8 /* Command Overrun. */
  871. #define CS_STATUS_OVERRUN 0x9 /* Status Overrun. */
  872. #define CS_BAD_MSG 0xA /* Bad msg after status phase. */
  873. #define CS_NO_MSG_OUT 0xB /* No msg out after selection. */
  874. #define CS_EXTENDED_ID 0xC /* Extended ID failed. */
  875. #define CS_IDE_MSG 0xD /* Target rejected IDE msg. */
  876. #define CS_ABORT_MSG 0xE /* Target rejected abort msg. */
  877. #define CS_REJECT_MSG 0xF /* Target rejected reject msg. */
  878. #define CS_NOP_MSG 0x10 /* Target rejected NOP msg. */
  879. #define CS_PARITY_MSG 0x11 /* Target rejected parity msg. */
  880. #define CS_DEV_RESET_MSG 0x12 /* Target rejected dev rst msg. */
  881. #define CS_ID_MSG 0x13 /* Target rejected ID msg. */
  882. #define CS_FREE 0x14 /* Unexpected bus free. */
  883. #define CS_DATA_UNDERRUN 0x15 /* Data Underrun. */
  884. #define CS_TRANACTION_1 0x18 /* Transaction error 1 */
  885. #define CS_TRANACTION_2 0x19 /* Transaction error 2 */
  886. #define CS_TRANACTION_3 0x1a /* Transaction error 3 */
  887. #define CS_INV_ENTRY_TYPE 0x1b /* Invalid entry type */
  888. #define CS_DEV_QUEUE_FULL 0x1c /* Device queue full */
  889. #define CS_PHASED_SKIPPED 0x1d /* SCSI phase skipped */
  890. #define CS_ARS_FAILED 0x1e /* ARS failed */
  891. #define CS_LVD_BUS_ERROR 0x21 /* LVD bus error */
  892. #define CS_BAD_PAYLOAD 0x80 /* Driver defined */
  893. #define CS_UNKNOWN 0x81 /* Driver defined */
  894. #define CS_RETRY 0x82 /* Driver defined */
  895. /*
  896. * ISP target entries - Option flags bit definitions.
  897. */
  898. #define OF_ENABLE_TAG BIT_1 /* Tagged queue action enable */
  899. #define OF_DATA_IN BIT_6 /* Data in to initiator */
  900. /* (data from target to initiator) */
  901. #define OF_DATA_OUT BIT_7 /* Data out from initiator */
  902. /* (data from initiator to target) */
  903. #define OF_NO_DATA (BIT_7 | BIT_6)
  904. #define OF_DISC_DISABLED BIT_15 /* Disconnects disabled */
  905. #define OF_DISABLE_SDP BIT_24 /* Disable sending save data ptr */
  906. #define OF_SEND_RDP BIT_26 /* Send restore data pointers msg */
  907. #define OF_FORCE_DISC BIT_30 /* Disconnects mandatory */
  908. #define OF_SSTS BIT_31 /* Send SCSI status */
  909. /*
  910. * BUS parameters/settings structure - UNUSED
  911. */
  912. struct bus_param {
  913. uint8_t id; /* Host adapter SCSI id */
  914. uint8_t bus_reset_delay; /* SCSI bus reset delay. */
  915. uint8_t failed_reset_count; /* number of time reset failed */
  916. uint8_t unused;
  917. uint16_t device_enables; /* Device enable bits. */
  918. uint16_t lun_disables; /* LUN disable bits. */
  919. uint16_t qtag_enables; /* Tag queue enables. */
  920. uint16_t hiwat; /* High water mark per device. */
  921. uint8_t reset_marker:1;
  922. uint8_t disable_scsi_reset:1;
  923. uint8_t scsi_bus_dead:1; /* SCSI Bus is Dead, when 5 back to back resets failed */
  924. };
  925. struct qla_driver_setup {
  926. uint32_t no_sync:1;
  927. uint32_t no_wide:1;
  928. uint32_t no_ppr:1;
  929. uint32_t no_nvram:1;
  930. uint16_t sync_mask;
  931. uint16_t wide_mask;
  932. uint16_t ppr_mask;
  933. };
  934. /*
  935. * Linux Host Adapter structure
  936. */
  937. struct scsi_qla_host {
  938. /* Linux adapter configuration data */
  939. struct Scsi_Host *host; /* pointer to host data */
  940. struct scsi_qla_host *next;
  941. struct device_reg __iomem *iobase; /* Base Memory-mapped I/O address */
  942. unsigned char __iomem *mmpbase; /* memory mapped address */
  943. unsigned long host_no;
  944. struct pci_dev *pdev;
  945. uint8_t devnum;
  946. uint8_t revision;
  947. uint8_t ports;
  948. unsigned long actthreads;
  949. unsigned long isr_count; /* Interrupt count */
  950. unsigned long spurious_int;
  951. /* Outstandings ISP commands. */
  952. struct srb *outstanding_cmds[MAX_OUTSTANDING_COMMANDS];
  953. /* BUS configuration data */
  954. struct bus_param bus_settings[MAX_BUSES];
  955. /* Received ISP mailbox data. */
  956. volatile uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
  957. dma_addr_t request_dma; /* Physical Address */
  958. request_t *request_ring; /* Base virtual address */
  959. request_t *request_ring_ptr; /* Current address. */
  960. uint16_t req_ring_index; /* Current index. */
  961. uint16_t req_q_cnt; /* Number of available entries. */
  962. dma_addr_t response_dma; /* Physical address. */
  963. struct response *response_ring; /* Base virtual address */
  964. struct response *response_ring_ptr; /* Current address. */
  965. uint16_t rsp_ring_index; /* Current index. */
  966. struct list_head done_q; /* Done queue */
  967. struct completion *mailbox_wait;
  968. volatile struct {
  969. uint32_t online:1; /* 0 */
  970. uint32_t reset_marker:1; /* 1 */
  971. uint32_t disable_host_adapter:1; /* 2 */
  972. uint32_t reset_active:1; /* 3 */
  973. uint32_t abort_isp_active:1; /* 4 */
  974. uint32_t disable_risc_code_load:1; /* 5 */
  975. #ifdef __ia64__
  976. uint32_t use_pci_vchannel:1;
  977. #endif
  978. } flags;
  979. struct nvram nvram;
  980. int nvram_valid;
  981. /* Firmware Info */
  982. unsigned short fwstart; /* start address for F/W */
  983. unsigned char fwver1; /* F/W version first char */
  984. unsigned char fwver2; /* F/W version second char */
  985. unsigned char fwver3; /* F/W version third char */
  986. };
  987. #endif /* _QLA1280_H */