rtc-mxc.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489
  1. /*
  2. * Copyright 2004-2008 Freescale Semiconductor, Inc. All Rights Reserved.
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. */
  11. #include <linux/io.h>
  12. #include <linux/rtc.h>
  13. #include <linux/module.h>
  14. #include <linux/slab.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/clk.h>
  18. #define RTC_INPUT_CLK_32768HZ (0x00 << 5)
  19. #define RTC_INPUT_CLK_32000HZ (0x01 << 5)
  20. #define RTC_INPUT_CLK_38400HZ (0x02 << 5)
  21. #define RTC_SW_BIT (1 << 0)
  22. #define RTC_ALM_BIT (1 << 2)
  23. #define RTC_1HZ_BIT (1 << 4)
  24. #define RTC_2HZ_BIT (1 << 7)
  25. #define RTC_SAM0_BIT (1 << 8)
  26. #define RTC_SAM1_BIT (1 << 9)
  27. #define RTC_SAM2_BIT (1 << 10)
  28. #define RTC_SAM3_BIT (1 << 11)
  29. #define RTC_SAM4_BIT (1 << 12)
  30. #define RTC_SAM5_BIT (1 << 13)
  31. #define RTC_SAM6_BIT (1 << 14)
  32. #define RTC_SAM7_BIT (1 << 15)
  33. #define PIT_ALL_ON (RTC_2HZ_BIT | RTC_SAM0_BIT | RTC_SAM1_BIT | \
  34. RTC_SAM2_BIT | RTC_SAM3_BIT | RTC_SAM4_BIT | \
  35. RTC_SAM5_BIT | RTC_SAM6_BIT | RTC_SAM7_BIT)
  36. #define RTC_ENABLE_BIT (1 << 7)
  37. #define MAX_PIE_NUM 9
  38. #define MAX_PIE_FREQ 512
  39. static const u32 PIE_BIT_DEF[MAX_PIE_NUM][2] = {
  40. { 2, RTC_2HZ_BIT },
  41. { 4, RTC_SAM0_BIT },
  42. { 8, RTC_SAM1_BIT },
  43. { 16, RTC_SAM2_BIT },
  44. { 32, RTC_SAM3_BIT },
  45. { 64, RTC_SAM4_BIT },
  46. { 128, RTC_SAM5_BIT },
  47. { 256, RTC_SAM6_BIT },
  48. { MAX_PIE_FREQ, RTC_SAM7_BIT },
  49. };
  50. #define MXC_RTC_TIME 0
  51. #define MXC_RTC_ALARM 1
  52. #define RTC_HOURMIN 0x00 /* 32bit rtc hour/min counter reg */
  53. #define RTC_SECOND 0x04 /* 32bit rtc seconds counter reg */
  54. #define RTC_ALRM_HM 0x08 /* 32bit rtc alarm hour/min reg */
  55. #define RTC_ALRM_SEC 0x0C /* 32bit rtc alarm seconds reg */
  56. #define RTC_RTCCTL 0x10 /* 32bit rtc control reg */
  57. #define RTC_RTCISR 0x14 /* 32bit rtc interrupt status reg */
  58. #define RTC_RTCIENR 0x18 /* 32bit rtc interrupt enable reg */
  59. #define RTC_STPWCH 0x1C /* 32bit rtc stopwatch min reg */
  60. #define RTC_DAYR 0x20 /* 32bit rtc days counter reg */
  61. #define RTC_DAYALARM 0x24 /* 32bit rtc day alarm reg */
  62. #define RTC_TEST1 0x28 /* 32bit rtc test reg 1 */
  63. #define RTC_TEST2 0x2C /* 32bit rtc test reg 2 */
  64. #define RTC_TEST3 0x30 /* 32bit rtc test reg 3 */
  65. enum imx_rtc_type {
  66. IMX1_RTC,
  67. IMX21_RTC,
  68. };
  69. struct rtc_plat_data {
  70. struct rtc_device *rtc;
  71. void __iomem *ioaddr;
  72. int irq;
  73. struct clk *clk;
  74. struct rtc_time g_rtc_alarm;
  75. enum imx_rtc_type devtype;
  76. };
  77. static const struct platform_device_id imx_rtc_devtype[] = {
  78. {
  79. .name = "imx1-rtc",
  80. .driver_data = IMX1_RTC,
  81. }, {
  82. .name = "imx21-rtc",
  83. .driver_data = IMX21_RTC,
  84. }, {
  85. /* sentinel */
  86. }
  87. };
  88. MODULE_DEVICE_TABLE(platform, imx_rtc_devtype);
  89. static inline int is_imx1_rtc(struct rtc_plat_data *data)
  90. {
  91. return data->devtype == IMX1_RTC;
  92. }
  93. /*
  94. * This function is used to obtain the RTC time or the alarm value in
  95. * second.
  96. */
  97. static time64_t get_alarm_or_time(struct device *dev, int time_alarm)
  98. {
  99. struct platform_device *pdev = to_platform_device(dev);
  100. struct rtc_plat_data *pdata = platform_get_drvdata(pdev);
  101. void __iomem *ioaddr = pdata->ioaddr;
  102. u32 day = 0, hr = 0, min = 0, sec = 0, hr_min = 0;
  103. switch (time_alarm) {
  104. case MXC_RTC_TIME:
  105. day = readw(ioaddr + RTC_DAYR);
  106. hr_min = readw(ioaddr + RTC_HOURMIN);
  107. sec = readw(ioaddr + RTC_SECOND);
  108. break;
  109. case MXC_RTC_ALARM:
  110. day = readw(ioaddr + RTC_DAYALARM);
  111. hr_min = readw(ioaddr + RTC_ALRM_HM) & 0xffff;
  112. sec = readw(ioaddr + RTC_ALRM_SEC);
  113. break;
  114. }
  115. hr = hr_min >> 8;
  116. min = hr_min & 0xff;
  117. return ((((time64_t)day * 24 + hr) * 60) + min) * 60 + sec;
  118. }
  119. /*
  120. * This function sets the RTC alarm value or the time value.
  121. */
  122. static void set_alarm_or_time(struct device *dev, int time_alarm, time64_t time)
  123. {
  124. u32 tod, day, hr, min, sec, temp;
  125. struct platform_device *pdev = to_platform_device(dev);
  126. struct rtc_plat_data *pdata = platform_get_drvdata(pdev);
  127. void __iomem *ioaddr = pdata->ioaddr;
  128. day = div_s64_rem(time, 86400, &tod);
  129. /* time is within a day now */
  130. hr = tod / 3600;
  131. tod -= hr * 3600;
  132. /* time is within an hour now */
  133. min = tod / 60;
  134. sec = tod - min * 60;
  135. temp = (hr << 8) + min;
  136. switch (time_alarm) {
  137. case MXC_RTC_TIME:
  138. writew(day, ioaddr + RTC_DAYR);
  139. writew(sec, ioaddr + RTC_SECOND);
  140. writew(temp, ioaddr + RTC_HOURMIN);
  141. break;
  142. case MXC_RTC_ALARM:
  143. writew(day, ioaddr + RTC_DAYALARM);
  144. writew(sec, ioaddr + RTC_ALRM_SEC);
  145. writew(temp, ioaddr + RTC_ALRM_HM);
  146. break;
  147. }
  148. }
  149. /*
  150. * This function updates the RTC alarm registers and then clears all the
  151. * interrupt status bits.
  152. */
  153. static void rtc_update_alarm(struct device *dev, struct rtc_time *alrm)
  154. {
  155. time64_t time;
  156. struct platform_device *pdev = to_platform_device(dev);
  157. struct rtc_plat_data *pdata = platform_get_drvdata(pdev);
  158. void __iomem *ioaddr = pdata->ioaddr;
  159. time = rtc_tm_to_time64(alrm);
  160. /* clear all the interrupt status bits */
  161. writew(readw(ioaddr + RTC_RTCISR), ioaddr + RTC_RTCISR);
  162. set_alarm_or_time(dev, MXC_RTC_ALARM, time);
  163. }
  164. static void mxc_rtc_irq_enable(struct device *dev, unsigned int bit,
  165. unsigned int enabled)
  166. {
  167. struct platform_device *pdev = to_platform_device(dev);
  168. struct rtc_plat_data *pdata = platform_get_drvdata(pdev);
  169. void __iomem *ioaddr = pdata->ioaddr;
  170. u32 reg;
  171. spin_lock_irq(&pdata->rtc->irq_lock);
  172. reg = readw(ioaddr + RTC_RTCIENR);
  173. if (enabled)
  174. reg |= bit;
  175. else
  176. reg &= ~bit;
  177. writew(reg, ioaddr + RTC_RTCIENR);
  178. spin_unlock_irq(&pdata->rtc->irq_lock);
  179. }
  180. /* This function is the RTC interrupt service routine. */
  181. static irqreturn_t mxc_rtc_interrupt(int irq, void *dev_id)
  182. {
  183. struct platform_device *pdev = dev_id;
  184. struct rtc_plat_data *pdata = platform_get_drvdata(pdev);
  185. void __iomem *ioaddr = pdata->ioaddr;
  186. unsigned long flags;
  187. u32 status;
  188. u32 events = 0;
  189. spin_lock_irqsave(&pdata->rtc->irq_lock, flags);
  190. status = readw(ioaddr + RTC_RTCISR) & readw(ioaddr + RTC_RTCIENR);
  191. /* clear interrupt sources */
  192. writew(status, ioaddr + RTC_RTCISR);
  193. /* update irq data & counter */
  194. if (status & RTC_ALM_BIT) {
  195. events |= (RTC_AF | RTC_IRQF);
  196. /* RTC alarm should be one-shot */
  197. mxc_rtc_irq_enable(&pdev->dev, RTC_ALM_BIT, 0);
  198. }
  199. if (status & RTC_1HZ_BIT)
  200. events |= (RTC_UF | RTC_IRQF);
  201. if (status & PIT_ALL_ON)
  202. events |= (RTC_PF | RTC_IRQF);
  203. rtc_update_irq(pdata->rtc, 1, events);
  204. spin_unlock_irqrestore(&pdata->rtc->irq_lock, flags);
  205. return IRQ_HANDLED;
  206. }
  207. /*
  208. * Clear all interrupts and release the IRQ
  209. */
  210. static void mxc_rtc_release(struct device *dev)
  211. {
  212. struct platform_device *pdev = to_platform_device(dev);
  213. struct rtc_plat_data *pdata = platform_get_drvdata(pdev);
  214. void __iomem *ioaddr = pdata->ioaddr;
  215. spin_lock_irq(&pdata->rtc->irq_lock);
  216. /* Disable all rtc interrupts */
  217. writew(0, ioaddr + RTC_RTCIENR);
  218. /* Clear all interrupt status */
  219. writew(0xffffffff, ioaddr + RTC_RTCISR);
  220. spin_unlock_irq(&pdata->rtc->irq_lock);
  221. }
  222. static int mxc_rtc_alarm_irq_enable(struct device *dev, unsigned int enabled)
  223. {
  224. mxc_rtc_irq_enable(dev, RTC_ALM_BIT, enabled);
  225. return 0;
  226. }
  227. /*
  228. * This function reads the current RTC time into tm in Gregorian date.
  229. */
  230. static int mxc_rtc_read_time(struct device *dev, struct rtc_time *tm)
  231. {
  232. time64_t val;
  233. /* Avoid roll-over from reading the different registers */
  234. do {
  235. val = get_alarm_or_time(dev, MXC_RTC_TIME);
  236. } while (val != get_alarm_or_time(dev, MXC_RTC_TIME));
  237. rtc_time64_to_tm(val, tm);
  238. return 0;
  239. }
  240. /*
  241. * This function sets the internal RTC time based on tm in Gregorian date.
  242. */
  243. static int mxc_rtc_set_mmss(struct device *dev, time64_t time)
  244. {
  245. struct platform_device *pdev = to_platform_device(dev);
  246. struct rtc_plat_data *pdata = platform_get_drvdata(pdev);
  247. /*
  248. * TTC_DAYR register is 9-bit in MX1 SoC, save time and day of year only
  249. */
  250. if (is_imx1_rtc(pdata)) {
  251. struct rtc_time tm;
  252. rtc_time64_to_tm(time, &tm);
  253. tm.tm_year = 70;
  254. time = rtc_tm_to_time64(&tm);
  255. }
  256. /* Avoid roll-over from reading the different registers */
  257. do {
  258. set_alarm_or_time(dev, MXC_RTC_TIME, time);
  259. } while (time != get_alarm_or_time(dev, MXC_RTC_TIME));
  260. return 0;
  261. }
  262. /*
  263. * This function reads the current alarm value into the passed in 'alrm'
  264. * argument. It updates the alrm's pending field value based on the whether
  265. * an alarm interrupt occurs or not.
  266. */
  267. static int mxc_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
  268. {
  269. struct platform_device *pdev = to_platform_device(dev);
  270. struct rtc_plat_data *pdata = platform_get_drvdata(pdev);
  271. void __iomem *ioaddr = pdata->ioaddr;
  272. rtc_time64_to_tm(get_alarm_or_time(dev, MXC_RTC_ALARM), &alrm->time);
  273. alrm->pending = ((readw(ioaddr + RTC_RTCISR) & RTC_ALM_BIT)) ? 1 : 0;
  274. return 0;
  275. }
  276. /*
  277. * This function sets the RTC alarm based on passed in alrm.
  278. */
  279. static int mxc_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
  280. {
  281. struct platform_device *pdev = to_platform_device(dev);
  282. struct rtc_plat_data *pdata = platform_get_drvdata(pdev);
  283. rtc_update_alarm(dev, &alrm->time);
  284. memcpy(&pdata->g_rtc_alarm, &alrm->time, sizeof(struct rtc_time));
  285. mxc_rtc_irq_enable(dev, RTC_ALM_BIT, alrm->enabled);
  286. return 0;
  287. }
  288. /* RTC layer */
  289. static struct rtc_class_ops mxc_rtc_ops = {
  290. .release = mxc_rtc_release,
  291. .read_time = mxc_rtc_read_time,
  292. .set_mmss64 = mxc_rtc_set_mmss,
  293. .read_alarm = mxc_rtc_read_alarm,
  294. .set_alarm = mxc_rtc_set_alarm,
  295. .alarm_irq_enable = mxc_rtc_alarm_irq_enable,
  296. };
  297. static int mxc_rtc_probe(struct platform_device *pdev)
  298. {
  299. struct resource *res;
  300. struct rtc_device *rtc;
  301. struct rtc_plat_data *pdata = NULL;
  302. u32 reg;
  303. unsigned long rate;
  304. int ret;
  305. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  306. if (!pdata)
  307. return -ENOMEM;
  308. pdata->devtype = pdev->id_entry->driver_data;
  309. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  310. pdata->ioaddr = devm_ioremap_resource(&pdev->dev, res);
  311. if (IS_ERR(pdata->ioaddr))
  312. return PTR_ERR(pdata->ioaddr);
  313. pdata->clk = devm_clk_get(&pdev->dev, NULL);
  314. if (IS_ERR(pdata->clk)) {
  315. dev_err(&pdev->dev, "unable to get clock!\n");
  316. return PTR_ERR(pdata->clk);
  317. }
  318. ret = clk_prepare_enable(pdata->clk);
  319. if (ret)
  320. return ret;
  321. rate = clk_get_rate(pdata->clk);
  322. if (rate == 32768)
  323. reg = RTC_INPUT_CLK_32768HZ;
  324. else if (rate == 32000)
  325. reg = RTC_INPUT_CLK_32000HZ;
  326. else if (rate == 38400)
  327. reg = RTC_INPUT_CLK_38400HZ;
  328. else {
  329. dev_err(&pdev->dev, "rtc clock is not valid (%lu)\n", rate);
  330. ret = -EINVAL;
  331. goto exit_put_clk;
  332. }
  333. reg |= RTC_ENABLE_BIT;
  334. writew(reg, (pdata->ioaddr + RTC_RTCCTL));
  335. if (((readw(pdata->ioaddr + RTC_RTCCTL)) & RTC_ENABLE_BIT) == 0) {
  336. dev_err(&pdev->dev, "hardware module can't be enabled!\n");
  337. ret = -EIO;
  338. goto exit_put_clk;
  339. }
  340. platform_set_drvdata(pdev, pdata);
  341. /* Configure and enable the RTC */
  342. pdata->irq = platform_get_irq(pdev, 0);
  343. if (pdata->irq >= 0 &&
  344. devm_request_irq(&pdev->dev, pdata->irq, mxc_rtc_interrupt,
  345. IRQF_SHARED, pdev->name, pdev) < 0) {
  346. dev_warn(&pdev->dev, "interrupt not available.\n");
  347. pdata->irq = -1;
  348. }
  349. if (pdata->irq >= 0)
  350. device_init_wakeup(&pdev->dev, 1);
  351. rtc = devm_rtc_device_register(&pdev->dev, pdev->name, &mxc_rtc_ops,
  352. THIS_MODULE);
  353. if (IS_ERR(rtc)) {
  354. ret = PTR_ERR(rtc);
  355. goto exit_put_clk;
  356. }
  357. pdata->rtc = rtc;
  358. return 0;
  359. exit_put_clk:
  360. clk_disable_unprepare(pdata->clk);
  361. return ret;
  362. }
  363. static int mxc_rtc_remove(struct platform_device *pdev)
  364. {
  365. struct rtc_plat_data *pdata = platform_get_drvdata(pdev);
  366. clk_disable_unprepare(pdata->clk);
  367. return 0;
  368. }
  369. #ifdef CONFIG_PM_SLEEP
  370. static int mxc_rtc_suspend(struct device *dev)
  371. {
  372. struct rtc_plat_data *pdata = dev_get_drvdata(dev);
  373. if (device_may_wakeup(dev))
  374. enable_irq_wake(pdata->irq);
  375. return 0;
  376. }
  377. static int mxc_rtc_resume(struct device *dev)
  378. {
  379. struct rtc_plat_data *pdata = dev_get_drvdata(dev);
  380. if (device_may_wakeup(dev))
  381. disable_irq_wake(pdata->irq);
  382. return 0;
  383. }
  384. #endif
  385. static SIMPLE_DEV_PM_OPS(mxc_rtc_pm_ops, mxc_rtc_suspend, mxc_rtc_resume);
  386. static struct platform_driver mxc_rtc_driver = {
  387. .driver = {
  388. .name = "mxc_rtc",
  389. .pm = &mxc_rtc_pm_ops,
  390. },
  391. .id_table = imx_rtc_devtype,
  392. .probe = mxc_rtc_probe,
  393. .remove = mxc_rtc_remove,
  394. };
  395. module_platform_driver(mxc_rtc_driver)
  396. MODULE_AUTHOR("Daniel Mack <daniel@caiaq.de>");
  397. MODULE_DESCRIPTION("RTC driver for Freescale MXC");
  398. MODULE_LICENSE("GPL");